radeon.h 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. /*
  90. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  91. * symbol;
  92. */
  93. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  94. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  95. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  96. #define RADEON_IB_POOL_SIZE 16
  97. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  98. #define RADEONFB_CONN_LIMIT 4
  99. #define RADEON_BIOS_NUM_SCRATCH 8
  100. /*
  101. * Errata workarounds.
  102. */
  103. enum radeon_pll_errata {
  104. CHIP_ERRATA_R300_CG = 0x00000001,
  105. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  106. CHIP_ERRATA_PLL_DELAY = 0x00000004
  107. };
  108. struct radeon_device;
  109. /*
  110. * BIOS.
  111. */
  112. #define ATRM_BIOS_PAGE 4096
  113. #if defined(CONFIG_VGA_SWITCHEROO)
  114. bool radeon_atrm_supported(struct pci_dev *pdev);
  115. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  116. #else
  117. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  118. {
  119. return false;
  120. }
  121. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  122. return -EINVAL;
  123. }
  124. #endif
  125. bool radeon_get_bios(struct radeon_device *rdev);
  126. /*
  127. * Dummy page
  128. */
  129. struct radeon_dummy_page {
  130. struct page *page;
  131. dma_addr_t addr;
  132. };
  133. int radeon_dummy_page_init(struct radeon_device *rdev);
  134. void radeon_dummy_page_fini(struct radeon_device *rdev);
  135. /*
  136. * Clocks
  137. */
  138. struct radeon_clock {
  139. struct radeon_pll p1pll;
  140. struct radeon_pll p2pll;
  141. struct radeon_pll dcpll;
  142. struct radeon_pll spll;
  143. struct radeon_pll mpll;
  144. /* 10 Khz units */
  145. uint32_t default_mclk;
  146. uint32_t default_sclk;
  147. uint32_t default_dispclk;
  148. uint32_t dp_extclk;
  149. };
  150. /*
  151. * Power management
  152. */
  153. int radeon_pm_init(struct radeon_device *rdev);
  154. void radeon_pm_fini(struct radeon_device *rdev);
  155. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  156. void radeon_pm_suspend(struct radeon_device *rdev);
  157. void radeon_pm_resume(struct radeon_device *rdev);
  158. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  159. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  160. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
  161. void rs690_pm_info(struct radeon_device *rdev);
  162. extern u32 rv6xx_get_temp(struct radeon_device *rdev);
  163. extern u32 rv770_get_temp(struct radeon_device *rdev);
  164. extern u32 evergreen_get_temp(struct radeon_device *rdev);
  165. extern u32 sumo_get_temp(struct radeon_device *rdev);
  166. /*
  167. * Fences.
  168. */
  169. struct radeon_fence_driver {
  170. uint32_t scratch_reg;
  171. atomic_t seq;
  172. uint32_t last_seq;
  173. unsigned long last_jiffies;
  174. unsigned long last_timeout;
  175. wait_queue_head_t queue;
  176. rwlock_t lock;
  177. struct list_head created;
  178. struct list_head emited;
  179. struct list_head signaled;
  180. bool initialized;
  181. };
  182. struct radeon_fence {
  183. struct radeon_device *rdev;
  184. struct kref kref;
  185. struct list_head list;
  186. /* protected by radeon_fence.lock */
  187. uint32_t seq;
  188. bool emited;
  189. bool signaled;
  190. };
  191. int radeon_fence_driver_init(struct radeon_device *rdev);
  192. void radeon_fence_driver_fini(struct radeon_device *rdev);
  193. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  194. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  195. void radeon_fence_process(struct radeon_device *rdev);
  196. bool radeon_fence_signaled(struct radeon_fence *fence);
  197. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  198. int radeon_fence_wait_next(struct radeon_device *rdev);
  199. int radeon_fence_wait_last(struct radeon_device *rdev);
  200. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  201. void radeon_fence_unref(struct radeon_fence **fence);
  202. /*
  203. * Tiling registers
  204. */
  205. struct radeon_surface_reg {
  206. struct radeon_bo *bo;
  207. };
  208. #define RADEON_GEM_MAX_SURFACES 8
  209. /*
  210. * TTM.
  211. */
  212. struct radeon_mman {
  213. struct ttm_bo_global_ref bo_global_ref;
  214. struct drm_global_reference mem_global_ref;
  215. struct ttm_bo_device bdev;
  216. bool mem_global_referenced;
  217. bool initialized;
  218. };
  219. struct radeon_bo {
  220. /* Protected by gem.mutex */
  221. struct list_head list;
  222. /* Protected by tbo.reserved */
  223. u32 placements[3];
  224. struct ttm_placement placement;
  225. struct ttm_buffer_object tbo;
  226. struct ttm_bo_kmap_obj kmap;
  227. unsigned pin_count;
  228. void *kptr;
  229. u32 tiling_flags;
  230. u32 pitch;
  231. int surface_reg;
  232. /* Constant after initialization */
  233. struct radeon_device *rdev;
  234. struct drm_gem_object *gobj;
  235. };
  236. struct radeon_bo_list {
  237. struct ttm_validate_buffer tv;
  238. struct radeon_bo *bo;
  239. uint64_t gpu_offset;
  240. unsigned rdomain;
  241. unsigned wdomain;
  242. u32 tiling_flags;
  243. };
  244. /*
  245. * GEM objects.
  246. */
  247. struct radeon_gem {
  248. struct mutex mutex;
  249. struct list_head objects;
  250. };
  251. int radeon_gem_init(struct radeon_device *rdev);
  252. void radeon_gem_fini(struct radeon_device *rdev);
  253. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  254. int alignment, int initial_domain,
  255. bool discardable, bool kernel,
  256. struct drm_gem_object **obj);
  257. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  258. uint64_t *gpu_addr);
  259. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  260. /*
  261. * GART structures, functions & helpers
  262. */
  263. struct radeon_mc;
  264. struct radeon_gart_table_ram {
  265. volatile uint32_t *ptr;
  266. };
  267. struct radeon_gart_table_vram {
  268. struct radeon_bo *robj;
  269. volatile uint32_t *ptr;
  270. };
  271. union radeon_gart_table {
  272. struct radeon_gart_table_ram ram;
  273. struct radeon_gart_table_vram vram;
  274. };
  275. #define RADEON_GPU_PAGE_SIZE 4096
  276. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  277. struct radeon_gart {
  278. dma_addr_t table_addr;
  279. unsigned num_gpu_pages;
  280. unsigned num_cpu_pages;
  281. unsigned table_size;
  282. union radeon_gart_table table;
  283. struct page **pages;
  284. dma_addr_t *pages_addr;
  285. bool ready;
  286. };
  287. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  288. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  289. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  290. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  291. int radeon_gart_init(struct radeon_device *rdev);
  292. void radeon_gart_fini(struct radeon_device *rdev);
  293. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  294. int pages);
  295. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  296. int pages, struct page **pagelist);
  297. /*
  298. * GPU MC structures, functions & helpers
  299. */
  300. struct radeon_mc {
  301. resource_size_t aper_size;
  302. resource_size_t aper_base;
  303. resource_size_t agp_base;
  304. /* for some chips with <= 32MB we need to lie
  305. * about vram size near mc fb location */
  306. u64 mc_vram_size;
  307. u64 visible_vram_size;
  308. u64 active_vram_size;
  309. u64 gtt_size;
  310. u64 gtt_start;
  311. u64 gtt_end;
  312. u64 vram_start;
  313. u64 vram_end;
  314. unsigned vram_width;
  315. u64 real_vram_size;
  316. int vram_mtrr;
  317. bool vram_is_ddr;
  318. bool igp_sideport_enabled;
  319. u64 gtt_base_align;
  320. };
  321. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  322. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  323. /*
  324. * GPU scratch registers structures, functions & helpers
  325. */
  326. struct radeon_scratch {
  327. unsigned num_reg;
  328. uint32_t reg_base;
  329. bool free[32];
  330. uint32_t reg[32];
  331. };
  332. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  333. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  334. /*
  335. * IRQS.
  336. */
  337. struct radeon_unpin_work {
  338. struct work_struct work;
  339. struct radeon_device *rdev;
  340. int crtc_id;
  341. struct radeon_fence *fence;
  342. struct drm_pending_vblank_event *event;
  343. struct radeon_bo *old_rbo;
  344. u64 new_crtc_base;
  345. };
  346. struct r500_irq_stat_regs {
  347. u32 disp_int;
  348. };
  349. struct r600_irq_stat_regs {
  350. u32 disp_int;
  351. u32 disp_int_cont;
  352. u32 disp_int_cont2;
  353. u32 d1grph_int;
  354. u32 d2grph_int;
  355. };
  356. struct evergreen_irq_stat_regs {
  357. u32 disp_int;
  358. u32 disp_int_cont;
  359. u32 disp_int_cont2;
  360. u32 disp_int_cont3;
  361. u32 disp_int_cont4;
  362. u32 disp_int_cont5;
  363. u32 d1grph_int;
  364. u32 d2grph_int;
  365. u32 d3grph_int;
  366. u32 d4grph_int;
  367. u32 d5grph_int;
  368. u32 d6grph_int;
  369. };
  370. union radeon_irq_stat_regs {
  371. struct r500_irq_stat_regs r500;
  372. struct r600_irq_stat_regs r600;
  373. struct evergreen_irq_stat_regs evergreen;
  374. };
  375. struct radeon_irq {
  376. bool installed;
  377. bool sw_int;
  378. /* FIXME: use a define max crtc rather than hardcode it */
  379. bool crtc_vblank_int[6];
  380. bool pflip[6];
  381. wait_queue_head_t vblank_queue;
  382. /* FIXME: use defines for max hpd/dacs */
  383. bool hpd[6];
  384. bool gui_idle;
  385. bool gui_idle_acked;
  386. wait_queue_head_t idle_queue;
  387. /* FIXME: use defines for max HDMI blocks */
  388. bool hdmi[2];
  389. spinlock_t sw_lock;
  390. int sw_refcount;
  391. union radeon_irq_stat_regs stat_regs;
  392. spinlock_t pflip_lock[6];
  393. int pflip_refcount[6];
  394. };
  395. int radeon_irq_kms_init(struct radeon_device *rdev);
  396. void radeon_irq_kms_fini(struct radeon_device *rdev);
  397. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  398. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  399. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  400. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  401. /*
  402. * CP & ring.
  403. */
  404. struct radeon_ib {
  405. struct list_head list;
  406. unsigned idx;
  407. uint64_t gpu_addr;
  408. struct radeon_fence *fence;
  409. uint32_t *ptr;
  410. uint32_t length_dw;
  411. bool free;
  412. };
  413. /*
  414. * locking -
  415. * mutex protects scheduled_ibs, ready, alloc_bm
  416. */
  417. struct radeon_ib_pool {
  418. struct mutex mutex;
  419. struct radeon_bo *robj;
  420. struct list_head bogus_ib;
  421. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  422. bool ready;
  423. unsigned head_id;
  424. };
  425. struct radeon_cp {
  426. struct radeon_bo *ring_obj;
  427. volatile uint32_t *ring;
  428. unsigned rptr;
  429. unsigned wptr;
  430. unsigned wptr_old;
  431. unsigned ring_size;
  432. unsigned ring_free_dw;
  433. int count_dw;
  434. uint64_t gpu_addr;
  435. uint32_t align_mask;
  436. uint32_t ptr_mask;
  437. struct mutex mutex;
  438. bool ready;
  439. };
  440. /*
  441. * R6xx+ IH ring
  442. */
  443. struct r600_ih {
  444. struct radeon_bo *ring_obj;
  445. volatile uint32_t *ring;
  446. unsigned rptr;
  447. unsigned wptr;
  448. unsigned wptr_old;
  449. unsigned ring_size;
  450. uint64_t gpu_addr;
  451. uint32_t ptr_mask;
  452. spinlock_t lock;
  453. bool enabled;
  454. };
  455. struct r600_blit {
  456. struct mutex mutex;
  457. struct radeon_bo *shader_obj;
  458. u64 shader_gpu_addr;
  459. u32 vs_offset, ps_offset;
  460. u32 state_offset;
  461. u32 state_len;
  462. u32 vb_used, vb_total;
  463. struct radeon_ib *vb_ib;
  464. };
  465. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  466. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  467. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  468. int radeon_ib_pool_init(struct radeon_device *rdev);
  469. void radeon_ib_pool_fini(struct radeon_device *rdev);
  470. int radeon_ib_test(struct radeon_device *rdev);
  471. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  472. /* Ring access between begin & end cannot sleep */
  473. void radeon_ring_free_size(struct radeon_device *rdev);
  474. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  475. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  476. void radeon_ring_commit(struct radeon_device *rdev);
  477. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  478. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  479. int radeon_ring_test(struct radeon_device *rdev);
  480. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  481. void radeon_ring_fini(struct radeon_device *rdev);
  482. /*
  483. * CS.
  484. */
  485. struct radeon_cs_reloc {
  486. struct drm_gem_object *gobj;
  487. struct radeon_bo *robj;
  488. struct radeon_bo_list lobj;
  489. uint32_t handle;
  490. uint32_t flags;
  491. };
  492. struct radeon_cs_chunk {
  493. uint32_t chunk_id;
  494. uint32_t length_dw;
  495. int kpage_idx[2];
  496. uint32_t *kpage[2];
  497. uint32_t *kdata;
  498. void __user *user_ptr;
  499. int last_copied_page;
  500. int last_page_index;
  501. };
  502. struct radeon_cs_parser {
  503. struct device *dev;
  504. struct radeon_device *rdev;
  505. struct drm_file *filp;
  506. /* chunks */
  507. unsigned nchunks;
  508. struct radeon_cs_chunk *chunks;
  509. uint64_t *chunks_array;
  510. /* IB */
  511. unsigned idx;
  512. /* relocations */
  513. unsigned nrelocs;
  514. struct radeon_cs_reloc *relocs;
  515. struct radeon_cs_reloc **relocs_ptr;
  516. struct list_head validated;
  517. /* indices of various chunks */
  518. int chunk_ib_idx;
  519. int chunk_relocs_idx;
  520. struct radeon_ib *ib;
  521. void *track;
  522. unsigned family;
  523. int parser_error;
  524. };
  525. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  526. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  527. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  528. {
  529. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  530. u32 pg_idx, pg_offset;
  531. u32 idx_value = 0;
  532. int new_page;
  533. pg_idx = (idx * 4) / PAGE_SIZE;
  534. pg_offset = (idx * 4) % PAGE_SIZE;
  535. if (ibc->kpage_idx[0] == pg_idx)
  536. return ibc->kpage[0][pg_offset/4];
  537. if (ibc->kpage_idx[1] == pg_idx)
  538. return ibc->kpage[1][pg_offset/4];
  539. new_page = radeon_cs_update_pages(p, pg_idx);
  540. if (new_page < 0) {
  541. p->parser_error = new_page;
  542. return 0;
  543. }
  544. idx_value = ibc->kpage[new_page][pg_offset/4];
  545. return idx_value;
  546. }
  547. struct radeon_cs_packet {
  548. unsigned idx;
  549. unsigned type;
  550. unsigned reg;
  551. unsigned opcode;
  552. int count;
  553. unsigned one_reg_wr;
  554. };
  555. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  556. struct radeon_cs_packet *pkt,
  557. unsigned idx, unsigned reg);
  558. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  559. struct radeon_cs_packet *pkt);
  560. /*
  561. * AGP
  562. */
  563. int radeon_agp_init(struct radeon_device *rdev);
  564. void radeon_agp_resume(struct radeon_device *rdev);
  565. void radeon_agp_suspend(struct radeon_device *rdev);
  566. void radeon_agp_fini(struct radeon_device *rdev);
  567. /*
  568. * Writeback
  569. */
  570. struct radeon_wb {
  571. struct radeon_bo *wb_obj;
  572. volatile uint32_t *wb;
  573. uint64_t gpu_addr;
  574. bool enabled;
  575. bool use_event;
  576. };
  577. #define RADEON_WB_SCRATCH_OFFSET 0
  578. #define RADEON_WB_CP_RPTR_OFFSET 1024
  579. #define R600_WB_IH_WPTR_OFFSET 2048
  580. #define R600_WB_EVENT_OFFSET 3072
  581. /**
  582. * struct radeon_pm - power management datas
  583. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  584. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  585. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  586. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  587. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  588. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  589. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  590. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  591. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  592. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  593. * @needed_bandwidth: current bandwidth needs
  594. *
  595. * It keeps track of various data needed to take powermanagement decision.
  596. * Bandwith need is used to determine minimun clock of the GPU and memory.
  597. * Equation between gpu/memory clock and available bandwidth is hw dependent
  598. * (type of memory, bus size, efficiency, ...)
  599. */
  600. enum radeon_pm_method {
  601. PM_METHOD_PROFILE,
  602. PM_METHOD_DYNPM,
  603. };
  604. enum radeon_dynpm_state {
  605. DYNPM_STATE_DISABLED,
  606. DYNPM_STATE_MINIMUM,
  607. DYNPM_STATE_PAUSED,
  608. DYNPM_STATE_ACTIVE,
  609. DYNPM_STATE_SUSPENDED,
  610. };
  611. enum radeon_dynpm_action {
  612. DYNPM_ACTION_NONE,
  613. DYNPM_ACTION_MINIMUM,
  614. DYNPM_ACTION_DOWNCLOCK,
  615. DYNPM_ACTION_UPCLOCK,
  616. DYNPM_ACTION_DEFAULT
  617. };
  618. enum radeon_voltage_type {
  619. VOLTAGE_NONE = 0,
  620. VOLTAGE_GPIO,
  621. VOLTAGE_VDDC,
  622. VOLTAGE_SW
  623. };
  624. enum radeon_pm_state_type {
  625. POWER_STATE_TYPE_DEFAULT,
  626. POWER_STATE_TYPE_POWERSAVE,
  627. POWER_STATE_TYPE_BATTERY,
  628. POWER_STATE_TYPE_BALANCED,
  629. POWER_STATE_TYPE_PERFORMANCE,
  630. };
  631. enum radeon_pm_profile_type {
  632. PM_PROFILE_DEFAULT,
  633. PM_PROFILE_AUTO,
  634. PM_PROFILE_LOW,
  635. PM_PROFILE_MID,
  636. PM_PROFILE_HIGH,
  637. };
  638. #define PM_PROFILE_DEFAULT_IDX 0
  639. #define PM_PROFILE_LOW_SH_IDX 1
  640. #define PM_PROFILE_MID_SH_IDX 2
  641. #define PM_PROFILE_HIGH_SH_IDX 3
  642. #define PM_PROFILE_LOW_MH_IDX 4
  643. #define PM_PROFILE_MID_MH_IDX 5
  644. #define PM_PROFILE_HIGH_MH_IDX 6
  645. #define PM_PROFILE_MAX 7
  646. struct radeon_pm_profile {
  647. int dpms_off_ps_idx;
  648. int dpms_on_ps_idx;
  649. int dpms_off_cm_idx;
  650. int dpms_on_cm_idx;
  651. };
  652. enum radeon_int_thermal_type {
  653. THERMAL_TYPE_NONE,
  654. THERMAL_TYPE_RV6XX,
  655. THERMAL_TYPE_RV770,
  656. THERMAL_TYPE_EVERGREEN,
  657. THERMAL_TYPE_SUMO,
  658. };
  659. struct radeon_voltage {
  660. enum radeon_voltage_type type;
  661. /* gpio voltage */
  662. struct radeon_gpio_rec gpio;
  663. u32 delay; /* delay in usec from voltage drop to sclk change */
  664. bool active_high; /* voltage drop is active when bit is high */
  665. /* VDDC voltage */
  666. u8 vddc_id; /* index into vddc voltage table */
  667. u8 vddci_id; /* index into vddci voltage table */
  668. bool vddci_enabled;
  669. /* r6xx+ sw */
  670. u32 voltage;
  671. };
  672. /* clock mode flags */
  673. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  674. struct radeon_pm_clock_info {
  675. /* memory clock */
  676. u32 mclk;
  677. /* engine clock */
  678. u32 sclk;
  679. /* voltage info */
  680. struct radeon_voltage voltage;
  681. /* standardized clock flags */
  682. u32 flags;
  683. };
  684. /* state flags */
  685. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  686. struct radeon_power_state {
  687. enum radeon_pm_state_type type;
  688. /* XXX: use a define for num clock modes */
  689. struct radeon_pm_clock_info clock_info[8];
  690. /* number of valid clock modes in this power state */
  691. int num_clock_modes;
  692. struct radeon_pm_clock_info *default_clock_mode;
  693. /* standardized state flags */
  694. u32 flags;
  695. u32 misc; /* vbios specific flags */
  696. u32 misc2; /* vbios specific flags */
  697. int pcie_lanes; /* pcie lanes */
  698. };
  699. /*
  700. * Some modes are overclocked by very low value, accept them
  701. */
  702. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  703. struct radeon_pm {
  704. struct mutex mutex;
  705. u32 active_crtcs;
  706. int active_crtc_count;
  707. int req_vblank;
  708. bool vblank_sync;
  709. bool gui_idle;
  710. fixed20_12 max_bandwidth;
  711. fixed20_12 igp_sideport_mclk;
  712. fixed20_12 igp_system_mclk;
  713. fixed20_12 igp_ht_link_clk;
  714. fixed20_12 igp_ht_link_width;
  715. fixed20_12 k8_bandwidth;
  716. fixed20_12 sideport_bandwidth;
  717. fixed20_12 ht_bandwidth;
  718. fixed20_12 core_bandwidth;
  719. fixed20_12 sclk;
  720. fixed20_12 mclk;
  721. fixed20_12 needed_bandwidth;
  722. /* XXX: use a define for num power modes */
  723. struct radeon_power_state power_state[8];
  724. /* number of valid power states */
  725. int num_power_states;
  726. int current_power_state_index;
  727. int current_clock_mode_index;
  728. int requested_power_state_index;
  729. int requested_clock_mode_index;
  730. int default_power_state_index;
  731. u32 current_sclk;
  732. u32 current_mclk;
  733. u32 current_vddc;
  734. struct radeon_i2c_chan *i2c_bus;
  735. /* selected pm method */
  736. enum radeon_pm_method pm_method;
  737. /* dynpm power management */
  738. struct delayed_work dynpm_idle_work;
  739. enum radeon_dynpm_state dynpm_state;
  740. enum radeon_dynpm_action dynpm_planned_action;
  741. unsigned long dynpm_action_timeout;
  742. bool dynpm_can_upclock;
  743. bool dynpm_can_downclock;
  744. /* profile-based power management */
  745. enum radeon_pm_profile_type profile;
  746. int profile_index;
  747. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  748. /* internal thermal controller on rv6xx+ */
  749. enum radeon_int_thermal_type int_thermal_type;
  750. struct device *int_hwmon_dev;
  751. };
  752. /*
  753. * Benchmarking
  754. */
  755. void radeon_benchmark(struct radeon_device *rdev);
  756. /*
  757. * Testing
  758. */
  759. void radeon_test_moves(struct radeon_device *rdev);
  760. /*
  761. * Debugfs
  762. */
  763. int radeon_debugfs_add_files(struct radeon_device *rdev,
  764. struct drm_info_list *files,
  765. unsigned nfiles);
  766. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  767. /*
  768. * ASIC specific functions.
  769. */
  770. struct radeon_asic {
  771. int (*init)(struct radeon_device *rdev);
  772. void (*fini)(struct radeon_device *rdev);
  773. int (*resume)(struct radeon_device *rdev);
  774. int (*suspend)(struct radeon_device *rdev);
  775. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  776. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  777. int (*asic_reset)(struct radeon_device *rdev);
  778. void (*gart_tlb_flush)(struct radeon_device *rdev);
  779. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  780. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  781. void (*cp_fini)(struct radeon_device *rdev);
  782. void (*cp_disable)(struct radeon_device *rdev);
  783. void (*cp_commit)(struct radeon_device *rdev);
  784. void (*ring_start)(struct radeon_device *rdev);
  785. int (*ring_test)(struct radeon_device *rdev);
  786. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  787. int (*irq_set)(struct radeon_device *rdev);
  788. int (*irq_process)(struct radeon_device *rdev);
  789. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  790. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  791. int (*cs_parse)(struct radeon_cs_parser *p);
  792. int (*copy_blit)(struct radeon_device *rdev,
  793. uint64_t src_offset,
  794. uint64_t dst_offset,
  795. unsigned num_pages,
  796. struct radeon_fence *fence);
  797. int (*copy_dma)(struct radeon_device *rdev,
  798. uint64_t src_offset,
  799. uint64_t dst_offset,
  800. unsigned num_pages,
  801. struct radeon_fence *fence);
  802. int (*copy)(struct radeon_device *rdev,
  803. uint64_t src_offset,
  804. uint64_t dst_offset,
  805. unsigned num_pages,
  806. struct radeon_fence *fence);
  807. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  808. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  809. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  810. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  811. int (*get_pcie_lanes)(struct radeon_device *rdev);
  812. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  813. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  814. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  815. uint32_t tiling_flags, uint32_t pitch,
  816. uint32_t offset, uint32_t obj_size);
  817. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  818. void (*bandwidth_update)(struct radeon_device *rdev);
  819. void (*hpd_init)(struct radeon_device *rdev);
  820. void (*hpd_fini)(struct radeon_device *rdev);
  821. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  822. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  823. /* ioctl hw specific callback. Some hw might want to perform special
  824. * operation on specific ioctl. For instance on wait idle some hw
  825. * might want to perform and HDP flush through MMIO as it seems that
  826. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  827. * through ring.
  828. */
  829. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  830. bool (*gui_idle)(struct radeon_device *rdev);
  831. /* power management */
  832. void (*pm_misc)(struct radeon_device *rdev);
  833. void (*pm_prepare)(struct radeon_device *rdev);
  834. void (*pm_finish)(struct radeon_device *rdev);
  835. void (*pm_init_profile)(struct radeon_device *rdev);
  836. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  837. /* pageflipping */
  838. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  839. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  840. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  841. };
  842. /*
  843. * Asic structures
  844. */
  845. struct r100_gpu_lockup {
  846. unsigned long last_jiffies;
  847. u32 last_cp_rptr;
  848. };
  849. struct r100_asic {
  850. const unsigned *reg_safe_bm;
  851. unsigned reg_safe_bm_size;
  852. u32 hdp_cntl;
  853. struct r100_gpu_lockup lockup;
  854. };
  855. struct r300_asic {
  856. const unsigned *reg_safe_bm;
  857. unsigned reg_safe_bm_size;
  858. u32 resync_scratch;
  859. u32 hdp_cntl;
  860. struct r100_gpu_lockup lockup;
  861. };
  862. struct r600_asic {
  863. unsigned max_pipes;
  864. unsigned max_tile_pipes;
  865. unsigned max_simds;
  866. unsigned max_backends;
  867. unsigned max_gprs;
  868. unsigned max_threads;
  869. unsigned max_stack_entries;
  870. unsigned max_hw_contexts;
  871. unsigned max_gs_threads;
  872. unsigned sx_max_export_size;
  873. unsigned sx_max_export_pos_size;
  874. unsigned sx_max_export_smx_size;
  875. unsigned sq_num_cf_insts;
  876. unsigned tiling_nbanks;
  877. unsigned tiling_npipes;
  878. unsigned tiling_group_size;
  879. unsigned tile_config;
  880. struct r100_gpu_lockup lockup;
  881. };
  882. struct rv770_asic {
  883. unsigned max_pipes;
  884. unsigned max_tile_pipes;
  885. unsigned max_simds;
  886. unsigned max_backends;
  887. unsigned max_gprs;
  888. unsigned max_threads;
  889. unsigned max_stack_entries;
  890. unsigned max_hw_contexts;
  891. unsigned max_gs_threads;
  892. unsigned sx_max_export_size;
  893. unsigned sx_max_export_pos_size;
  894. unsigned sx_max_export_smx_size;
  895. unsigned sq_num_cf_insts;
  896. unsigned sx_num_of_sets;
  897. unsigned sc_prim_fifo_size;
  898. unsigned sc_hiz_tile_fifo_size;
  899. unsigned sc_earlyz_tile_fifo_fize;
  900. unsigned tiling_nbanks;
  901. unsigned tiling_npipes;
  902. unsigned tiling_group_size;
  903. unsigned tile_config;
  904. struct r100_gpu_lockup lockup;
  905. };
  906. struct evergreen_asic {
  907. unsigned num_ses;
  908. unsigned max_pipes;
  909. unsigned max_tile_pipes;
  910. unsigned max_simds;
  911. unsigned max_backends;
  912. unsigned max_gprs;
  913. unsigned max_threads;
  914. unsigned max_stack_entries;
  915. unsigned max_hw_contexts;
  916. unsigned max_gs_threads;
  917. unsigned sx_max_export_size;
  918. unsigned sx_max_export_pos_size;
  919. unsigned sx_max_export_smx_size;
  920. unsigned sq_num_cf_insts;
  921. unsigned sx_num_of_sets;
  922. unsigned sc_prim_fifo_size;
  923. unsigned sc_hiz_tile_fifo_size;
  924. unsigned sc_earlyz_tile_fifo_size;
  925. unsigned tiling_nbanks;
  926. unsigned tiling_npipes;
  927. unsigned tiling_group_size;
  928. unsigned tile_config;
  929. struct r100_gpu_lockup lockup;
  930. };
  931. union radeon_asic_config {
  932. struct r300_asic r300;
  933. struct r100_asic r100;
  934. struct r600_asic r600;
  935. struct rv770_asic rv770;
  936. struct evergreen_asic evergreen;
  937. };
  938. /*
  939. * asic initizalization from radeon_asic.c
  940. */
  941. void radeon_agp_disable(struct radeon_device *rdev);
  942. int radeon_asic_init(struct radeon_device *rdev);
  943. /*
  944. * IOCTL.
  945. */
  946. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  947. struct drm_file *filp);
  948. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  949. struct drm_file *filp);
  950. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  951. struct drm_file *file_priv);
  952. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  953. struct drm_file *file_priv);
  954. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  955. struct drm_file *file_priv);
  956. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  957. struct drm_file *file_priv);
  958. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  959. struct drm_file *filp);
  960. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  961. struct drm_file *filp);
  962. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  963. struct drm_file *filp);
  964. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  965. struct drm_file *filp);
  966. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  967. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  968. struct drm_file *filp);
  969. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  970. struct drm_file *filp);
  971. /* VRAM scratch page for HDP bug */
  972. struct r700_vram_scratch {
  973. struct radeon_bo *robj;
  974. volatile uint32_t *ptr;
  975. };
  976. /*
  977. * Core structure, functions and helpers.
  978. */
  979. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  980. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  981. struct radeon_device {
  982. struct device *dev;
  983. struct drm_device *ddev;
  984. struct pci_dev *pdev;
  985. /* ASIC */
  986. union radeon_asic_config config;
  987. enum radeon_family family;
  988. unsigned long flags;
  989. int usec_timeout;
  990. enum radeon_pll_errata pll_errata;
  991. int num_gb_pipes;
  992. int num_z_pipes;
  993. int disp_priority;
  994. /* BIOS */
  995. uint8_t *bios;
  996. bool is_atom_bios;
  997. uint16_t bios_header_start;
  998. struct radeon_bo *stollen_vga_memory;
  999. /* Register mmio */
  1000. resource_size_t rmmio_base;
  1001. resource_size_t rmmio_size;
  1002. void *rmmio;
  1003. radeon_rreg_t mc_rreg;
  1004. radeon_wreg_t mc_wreg;
  1005. radeon_rreg_t pll_rreg;
  1006. radeon_wreg_t pll_wreg;
  1007. uint32_t pcie_reg_mask;
  1008. radeon_rreg_t pciep_rreg;
  1009. radeon_wreg_t pciep_wreg;
  1010. /* io port */
  1011. void __iomem *rio_mem;
  1012. resource_size_t rio_mem_size;
  1013. struct radeon_clock clock;
  1014. struct radeon_mc mc;
  1015. struct radeon_gart gart;
  1016. struct radeon_mode_info mode_info;
  1017. struct radeon_scratch scratch;
  1018. struct radeon_mman mman;
  1019. struct radeon_fence_driver fence_drv;
  1020. struct radeon_cp cp;
  1021. struct radeon_ib_pool ib_pool;
  1022. struct radeon_irq irq;
  1023. struct radeon_asic *asic;
  1024. struct radeon_gem gem;
  1025. struct radeon_pm pm;
  1026. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1027. struct mutex cs_mutex;
  1028. struct radeon_wb wb;
  1029. struct radeon_dummy_page dummy_page;
  1030. bool gpu_lockup;
  1031. bool shutdown;
  1032. bool suspend;
  1033. bool need_dma32;
  1034. bool accel_working;
  1035. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1036. const struct firmware *me_fw; /* all family ME firmware */
  1037. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1038. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1039. struct r600_blit r600_blit;
  1040. struct r700_vram_scratch vram_scratch;
  1041. int msi_enabled; /* msi enabled */
  1042. struct r600_ih ih; /* r6/700 interrupt ring */
  1043. struct work_struct hotplug_work;
  1044. int num_crtc; /* number of crtcs */
  1045. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1046. struct mutex vram_mutex;
  1047. /* audio stuff */
  1048. bool audio_enabled;
  1049. struct timer_list audio_timer;
  1050. int audio_channels;
  1051. int audio_rate;
  1052. int audio_bits_per_sample;
  1053. uint8_t audio_status_bits;
  1054. uint8_t audio_category_code;
  1055. struct notifier_block acpi_nb;
  1056. /* only one userspace can use Hyperz features or CMASK at a time */
  1057. struct drm_file *hyperz_filp;
  1058. struct drm_file *cmask_filp;
  1059. /* i2c buses */
  1060. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1061. };
  1062. int radeon_device_init(struct radeon_device *rdev,
  1063. struct drm_device *ddev,
  1064. struct pci_dev *pdev,
  1065. uint32_t flags);
  1066. void radeon_device_fini(struct radeon_device *rdev);
  1067. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1068. /* r600 blit */
  1069. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1070. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1071. void r600_kms_blit_copy(struct radeon_device *rdev,
  1072. u64 src_gpu_addr, u64 dst_gpu_addr,
  1073. int size_bytes);
  1074. /* evergreen blit */
  1075. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1076. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1077. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  1078. u64 src_gpu_addr, u64 dst_gpu_addr,
  1079. int size_bytes);
  1080. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  1081. {
  1082. if (reg < rdev->rmmio_size)
  1083. return readl(((void __iomem *)rdev->rmmio) + reg);
  1084. else {
  1085. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1086. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1087. }
  1088. }
  1089. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1090. {
  1091. if (reg < rdev->rmmio_size)
  1092. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  1093. else {
  1094. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1095. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1096. }
  1097. }
  1098. static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  1099. {
  1100. if (reg < rdev->rio_mem_size)
  1101. return ioread32(rdev->rio_mem + reg);
  1102. else {
  1103. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1104. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  1105. }
  1106. }
  1107. static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1108. {
  1109. if (reg < rdev->rio_mem_size)
  1110. iowrite32(v, rdev->rio_mem + reg);
  1111. else {
  1112. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1113. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  1114. }
  1115. }
  1116. /*
  1117. * Cast helper
  1118. */
  1119. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1120. /*
  1121. * Registers read & write functions.
  1122. */
  1123. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1124. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1125. #define RREG16(reg) readw(((void __iomem *)rdev->rmmio) + (reg))
  1126. #define WREG16(reg, v) writew(v, ((void __iomem *)rdev->rmmio) + (reg))
  1127. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1128. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1129. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1130. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1131. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1132. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1133. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1134. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1135. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1136. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1137. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1138. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1139. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1140. #define WREG32_P(reg, val, mask) \
  1141. do { \
  1142. uint32_t tmp_ = RREG32(reg); \
  1143. tmp_ &= (mask); \
  1144. tmp_ |= ((val) & ~(mask)); \
  1145. WREG32(reg, tmp_); \
  1146. } while (0)
  1147. #define WREG32_PLL_P(reg, val, mask) \
  1148. do { \
  1149. uint32_t tmp_ = RREG32_PLL(reg); \
  1150. tmp_ &= (mask); \
  1151. tmp_ |= ((val) & ~(mask)); \
  1152. WREG32_PLL(reg, tmp_); \
  1153. } while (0)
  1154. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1155. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1156. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1157. /*
  1158. * Indirect registers accessor
  1159. */
  1160. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1161. {
  1162. uint32_t r;
  1163. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1164. r = RREG32(RADEON_PCIE_DATA);
  1165. return r;
  1166. }
  1167. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1168. {
  1169. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1170. WREG32(RADEON_PCIE_DATA, (v));
  1171. }
  1172. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1173. /*
  1174. * ASICs helpers.
  1175. */
  1176. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1177. (rdev->pdev->device == 0x5969))
  1178. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1179. (rdev->family == CHIP_RV200) || \
  1180. (rdev->family == CHIP_RS100) || \
  1181. (rdev->family == CHIP_RS200) || \
  1182. (rdev->family == CHIP_RV250) || \
  1183. (rdev->family == CHIP_RV280) || \
  1184. (rdev->family == CHIP_RS300))
  1185. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1186. (rdev->family == CHIP_RV350) || \
  1187. (rdev->family == CHIP_R350) || \
  1188. (rdev->family == CHIP_RV380) || \
  1189. (rdev->family == CHIP_R420) || \
  1190. (rdev->family == CHIP_R423) || \
  1191. (rdev->family == CHIP_RV410) || \
  1192. (rdev->family == CHIP_RS400) || \
  1193. (rdev->family == CHIP_RS480))
  1194. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1195. (rdev->ddev->pdev->device == 0x9443) || \
  1196. (rdev->ddev->pdev->device == 0x944B) || \
  1197. (rdev->ddev->pdev->device == 0x9506) || \
  1198. (rdev->ddev->pdev->device == 0x9509) || \
  1199. (rdev->ddev->pdev->device == 0x950F) || \
  1200. (rdev->ddev->pdev->device == 0x689C) || \
  1201. (rdev->ddev->pdev->device == 0x689D))
  1202. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1203. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1204. (rdev->family == CHIP_RS690) || \
  1205. (rdev->family == CHIP_RS740) || \
  1206. (rdev->family >= CHIP_R600))
  1207. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1208. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1209. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1210. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1211. (rdev->flags & RADEON_IS_IGP))
  1212. /*
  1213. * BIOS helpers.
  1214. */
  1215. #define RBIOS8(i) (rdev->bios[i])
  1216. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1217. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1218. int radeon_combios_init(struct radeon_device *rdev);
  1219. void radeon_combios_fini(struct radeon_device *rdev);
  1220. int radeon_atombios_init(struct radeon_device *rdev);
  1221. void radeon_atombios_fini(struct radeon_device *rdev);
  1222. /*
  1223. * RING helpers.
  1224. */
  1225. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1226. {
  1227. #if DRM_DEBUG_CODE
  1228. if (rdev->cp.count_dw <= 0) {
  1229. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1230. }
  1231. #endif
  1232. rdev->cp.ring[rdev->cp.wptr++] = v;
  1233. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1234. rdev->cp.count_dw--;
  1235. rdev->cp.ring_free_dw--;
  1236. }
  1237. /*
  1238. * ASICs macro.
  1239. */
  1240. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1241. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1242. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1243. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1244. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1245. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1246. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1247. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1248. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1249. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1250. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1251. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1252. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1253. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1254. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1255. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1256. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1257. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1258. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1259. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1260. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1261. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1262. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1263. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1264. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1265. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1266. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1267. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1268. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1269. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1270. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1271. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1272. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1273. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1274. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1275. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1276. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1277. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1278. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1279. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1280. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1281. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
  1282. #define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
  1283. #define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
  1284. /* Common functions */
  1285. /* AGP */
  1286. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1287. extern void radeon_agp_disable(struct radeon_device *rdev);
  1288. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1289. extern void radeon_gart_restore(struct radeon_device *rdev);
  1290. extern int radeon_modeset_init(struct radeon_device *rdev);
  1291. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1292. extern bool radeon_card_posted(struct radeon_device *rdev);
  1293. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1294. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1295. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1296. extern void radeon_scratch_init(struct radeon_device *rdev);
  1297. extern void radeon_wb_fini(struct radeon_device *rdev);
  1298. extern int radeon_wb_init(struct radeon_device *rdev);
  1299. extern void radeon_wb_disable(struct radeon_device *rdev);
  1300. extern void radeon_surface_init(struct radeon_device *rdev);
  1301. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1302. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1303. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1304. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1305. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1306. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1307. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1308. extern int radeon_resume_kms(struct drm_device *dev);
  1309. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1310. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1311. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1312. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1313. /* rv200,rv250,rv280 */
  1314. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1315. /* r300,r350,rv350,rv370,rv380 */
  1316. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1317. extern void r300_mc_program(struct radeon_device *rdev);
  1318. extern void r300_mc_init(struct radeon_device *rdev);
  1319. extern void r300_clock_startup(struct radeon_device *rdev);
  1320. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1321. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1322. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1323. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1324. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1325. /* r420,r423,rv410 */
  1326. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1327. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1328. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1329. extern void r420_pipes_init(struct radeon_device *rdev);
  1330. /* rv515 */
  1331. struct rv515_mc_save {
  1332. u32 d1vga_control;
  1333. u32 d2vga_control;
  1334. u32 vga_render_control;
  1335. u32 vga_hdp_control;
  1336. u32 d1crtc_control;
  1337. u32 d2crtc_control;
  1338. };
  1339. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1340. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1341. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1342. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1343. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1344. extern void rv515_clock_startup(struct radeon_device *rdev);
  1345. extern void rv515_debugfs(struct radeon_device *rdev);
  1346. extern int rv515_suspend(struct radeon_device *rdev);
  1347. /* rs400 */
  1348. extern int rs400_gart_init(struct radeon_device *rdev);
  1349. extern int rs400_gart_enable(struct radeon_device *rdev);
  1350. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1351. extern void rs400_gart_disable(struct radeon_device *rdev);
  1352. extern void rs400_gart_fini(struct radeon_device *rdev);
  1353. /* rs600 */
  1354. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1355. extern int rs600_irq_set(struct radeon_device *rdev);
  1356. extern void rs600_irq_disable(struct radeon_device *rdev);
  1357. /* rs690, rs740 */
  1358. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1359. struct drm_display_mode *mode1,
  1360. struct drm_display_mode *mode2);
  1361. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1362. extern bool r600_card_posted(struct radeon_device *rdev);
  1363. extern void r600_cp_stop(struct radeon_device *rdev);
  1364. extern int r600_cp_start(struct radeon_device *rdev);
  1365. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1366. extern int r600_cp_resume(struct radeon_device *rdev);
  1367. extern void r600_cp_fini(struct radeon_device *rdev);
  1368. extern int r600_count_pipe_bits(uint32_t val);
  1369. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1370. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1371. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1372. extern int r600_ib_test(struct radeon_device *rdev);
  1373. extern int r600_ring_test(struct radeon_device *rdev);
  1374. extern void r600_scratch_init(struct radeon_device *rdev);
  1375. extern int r600_blit_init(struct radeon_device *rdev);
  1376. extern void r600_blit_fini(struct radeon_device *rdev);
  1377. extern int r600_init_microcode(struct radeon_device *rdev);
  1378. extern int r600_asic_reset(struct radeon_device *rdev);
  1379. /* r600 irq */
  1380. extern int r600_irq_init(struct radeon_device *rdev);
  1381. extern void r600_irq_fini(struct radeon_device *rdev);
  1382. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1383. extern int r600_irq_set(struct radeon_device *rdev);
  1384. extern void r600_irq_suspend(struct radeon_device *rdev);
  1385. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1386. extern void r600_rlc_stop(struct radeon_device *rdev);
  1387. /* r600 audio */
  1388. extern int r600_audio_init(struct radeon_device *rdev);
  1389. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1390. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1391. extern int r600_audio_channels(struct radeon_device *rdev);
  1392. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1393. extern int r600_audio_rate(struct radeon_device *rdev);
  1394. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1395. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1396. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1397. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1398. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1399. extern void r600_audio_fini(struct radeon_device *rdev);
  1400. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1401. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1402. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1403. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1404. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1405. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1406. extern void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1407. extern void r700_cp_stop(struct radeon_device *rdev);
  1408. extern void r700_cp_fini(struct radeon_device *rdev);
  1409. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1410. extern int evergreen_irq_set(struct radeon_device *rdev);
  1411. extern int evergreen_blit_init(struct radeon_device *rdev);
  1412. extern void evergreen_blit_fini(struct radeon_device *rdev);
  1413. /* radeon_acpi.c */
  1414. #if defined(CONFIG_ACPI)
  1415. extern int radeon_acpi_init(struct radeon_device *rdev);
  1416. #else
  1417. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1418. #endif
  1419. /* evergreen */
  1420. struct evergreen_mc_save {
  1421. u32 vga_control[6];
  1422. u32 vga_render_control;
  1423. u32 vga_hdp_control;
  1424. u32 crtc_control[6];
  1425. };
  1426. #include "radeon_object.h"
  1427. #endif