cx23885-417.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx23885 host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver <http://sourceforge.net/projects/ivtv/>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/fs.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <linux/firmware.h>
  33. #include <linux/smp_lock.h>
  34. #include <linux/slab.h>
  35. #include <media/v4l2-common.h>
  36. #include <media/v4l2-ioctl.h>
  37. #include <media/cx2341x.h>
  38. #include "cx23885.h"
  39. #include "cx23885-ioctl.h"
  40. #define CX23885_FIRM_IMAGE_SIZE 376836
  41. #define CX23885_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  42. static unsigned int mpegbufs = 32;
  43. module_param(mpegbufs, int, 0644);
  44. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  45. static unsigned int mpeglines = 32;
  46. module_param(mpeglines, int, 0644);
  47. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  48. static unsigned int mpeglinesize = 512;
  49. module_param(mpeglinesize, int, 0644);
  50. MODULE_PARM_DESC(mpeglinesize,
  51. "number of bytes in each line of an MPEG buffer, range 512-1024");
  52. static unsigned int v4l_debug;
  53. module_param(v4l_debug, int, 0644);
  54. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  55. #define dprintk(level, fmt, arg...)\
  56. do { if (v4l_debug >= level) \
  57. printk(KERN_DEBUG "%s: " fmt, \
  58. (dev) ? dev->name : "cx23885[?]", ## arg); \
  59. } while (0)
  60. static struct cx23885_tvnorm cx23885_tvnorms[] = {
  61. {
  62. .name = "NTSC-M",
  63. .id = V4L2_STD_NTSC_M,
  64. }, {
  65. .name = "NTSC-JP",
  66. .id = V4L2_STD_NTSC_M_JP,
  67. }, {
  68. .name = "PAL-BG",
  69. .id = V4L2_STD_PAL_BG,
  70. }, {
  71. .name = "PAL-DK",
  72. .id = V4L2_STD_PAL_DK,
  73. }, {
  74. .name = "PAL-I",
  75. .id = V4L2_STD_PAL_I,
  76. }, {
  77. .name = "PAL-M",
  78. .id = V4L2_STD_PAL_M,
  79. }, {
  80. .name = "PAL-N",
  81. .id = V4L2_STD_PAL_N,
  82. }, {
  83. .name = "PAL-Nc",
  84. .id = V4L2_STD_PAL_Nc,
  85. }, {
  86. .name = "PAL-60",
  87. .id = V4L2_STD_PAL_60,
  88. }, {
  89. .name = "SECAM-L",
  90. .id = V4L2_STD_SECAM_L,
  91. }, {
  92. .name = "SECAM-DK",
  93. .id = V4L2_STD_SECAM_DK,
  94. }
  95. };
  96. /* ------------------------------------------------------------------ */
  97. enum cx23885_capture_type {
  98. CX23885_MPEG_CAPTURE,
  99. CX23885_RAW_CAPTURE,
  100. CX23885_RAW_PASSTHRU_CAPTURE
  101. };
  102. enum cx23885_capture_bits {
  103. CX23885_RAW_BITS_NONE = 0x00,
  104. CX23885_RAW_BITS_YUV_CAPTURE = 0x01,
  105. CX23885_RAW_BITS_PCM_CAPTURE = 0x02,
  106. CX23885_RAW_BITS_VBI_CAPTURE = 0x04,
  107. CX23885_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  108. CX23885_RAW_BITS_TO_HOST_CAPTURE = 0x10
  109. };
  110. enum cx23885_capture_end {
  111. CX23885_END_AT_GOP, /* stop at the end of gop, generate irq */
  112. CX23885_END_NOW, /* stop immediately, no irq */
  113. };
  114. enum cx23885_framerate {
  115. CX23885_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  116. CX23885_FRAMERATE_PAL_25 /* PAL: 25fps */
  117. };
  118. enum cx23885_stream_port {
  119. CX23885_OUTPUT_PORT_MEMORY,
  120. CX23885_OUTPUT_PORT_STREAMING,
  121. CX23885_OUTPUT_PORT_SERIAL
  122. };
  123. enum cx23885_data_xfer_status {
  124. CX23885_MORE_BUFFERS_FOLLOW,
  125. CX23885_LAST_BUFFER,
  126. };
  127. enum cx23885_picture_mask {
  128. CX23885_PICTURE_MASK_NONE,
  129. CX23885_PICTURE_MASK_I_FRAMES,
  130. CX23885_PICTURE_MASK_I_P_FRAMES = 0x3,
  131. CX23885_PICTURE_MASK_ALL_FRAMES = 0x7,
  132. };
  133. enum cx23885_vbi_mode_bits {
  134. CX23885_VBI_BITS_SLICED,
  135. CX23885_VBI_BITS_RAW,
  136. };
  137. enum cx23885_vbi_insertion_bits {
  138. CX23885_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  139. CX23885_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  140. CX23885_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  141. CX23885_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  142. CX23885_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  143. };
  144. enum cx23885_dma_unit {
  145. CX23885_DMA_BYTES,
  146. CX23885_DMA_FRAMES,
  147. };
  148. enum cx23885_dma_transfer_status_bits {
  149. CX23885_DMA_TRANSFER_BITS_DONE = 0x01,
  150. CX23885_DMA_TRANSFER_BITS_ERROR = 0x04,
  151. CX23885_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  152. };
  153. enum cx23885_pause {
  154. CX23885_PAUSE_ENCODING,
  155. CX23885_RESUME_ENCODING,
  156. };
  157. enum cx23885_copyright {
  158. CX23885_COPYRIGHT_OFF,
  159. CX23885_COPYRIGHT_ON,
  160. };
  161. enum cx23885_notification_type {
  162. CX23885_NOTIFICATION_REFRESH,
  163. };
  164. enum cx23885_notification_status {
  165. CX23885_NOTIFICATION_OFF,
  166. CX23885_NOTIFICATION_ON,
  167. };
  168. enum cx23885_notification_mailbox {
  169. CX23885_NOTIFICATION_NO_MAILBOX = -1,
  170. };
  171. enum cx23885_field1_lines {
  172. CX23885_FIELD1_SAA7114 = 0x00EF, /* 239 */
  173. CX23885_FIELD1_SAA7115 = 0x00F0, /* 240 */
  174. CX23885_FIELD1_MICRONAS = 0x0105, /* 261 */
  175. };
  176. enum cx23885_field2_lines {
  177. CX23885_FIELD2_SAA7114 = 0x00EF, /* 239 */
  178. CX23885_FIELD2_SAA7115 = 0x00F0, /* 240 */
  179. CX23885_FIELD2_MICRONAS = 0x0106, /* 262 */
  180. };
  181. enum cx23885_custom_data_type {
  182. CX23885_CUSTOM_EXTENSION_USR_DATA,
  183. CX23885_CUSTOM_PRIVATE_PACKET,
  184. };
  185. enum cx23885_mute {
  186. CX23885_UNMUTE,
  187. CX23885_MUTE,
  188. };
  189. enum cx23885_mute_video_mask {
  190. CX23885_MUTE_VIDEO_V_MASK = 0x0000FF00,
  191. CX23885_MUTE_VIDEO_U_MASK = 0x00FF0000,
  192. CX23885_MUTE_VIDEO_Y_MASK = 0xFF000000,
  193. };
  194. enum cx23885_mute_video_shift {
  195. CX23885_MUTE_VIDEO_V_SHIFT = 8,
  196. CX23885_MUTE_VIDEO_U_SHIFT = 16,
  197. CX23885_MUTE_VIDEO_Y_SHIFT = 24,
  198. };
  199. /* defines below are from ivtv-driver.h */
  200. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  201. /* Firmware API commands */
  202. #define IVTV_API_STD_TIMEOUT 500
  203. /* Registers */
  204. /* IVTV_REG_OFFSET */
  205. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  206. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  207. #define IVTV_REG_SPU (0x9050)
  208. #define IVTV_REG_HW_BLOCKS (0x9054)
  209. #define IVTV_REG_VPU (0x9058)
  210. #define IVTV_REG_APU (0xA064)
  211. /**** Bit definitions for MC417_RWD and MC417_OEN registers ***
  212. bits 31-16
  213. +-----------+
  214. | Reserved |
  215. +-----------+
  216. bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  217. +-------+-------+-------+-------+-------+-------+-------+-------+
  218. | MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  219. +-------+-------+-------+-------+-------+-------+-------+-------+
  220. bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  221. +-------+-------+-------+-------+-------+-------+-------+-------+
  222. |MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  223. +-------+-------+-------+-------+-------+-------+-------+-------+
  224. ***/
  225. #define MC417_MIWR 0x8000
  226. #define MC417_MIRD 0x4000
  227. #define MC417_MICS 0x2000
  228. #define MC417_MIRDY 0x1000
  229. #define MC417_MIADDR 0x0F00
  230. #define MC417_MIDATA 0x00FF
  231. /* MIADDR* nibble definitions */
  232. #define MCI_MEMORY_DATA_BYTE0 0x000
  233. #define MCI_MEMORY_DATA_BYTE1 0x100
  234. #define MCI_MEMORY_DATA_BYTE2 0x200
  235. #define MCI_MEMORY_DATA_BYTE3 0x300
  236. #define MCI_MEMORY_ADDRESS_BYTE2 0x400
  237. #define MCI_MEMORY_ADDRESS_BYTE1 0x500
  238. #define MCI_MEMORY_ADDRESS_BYTE0 0x600
  239. #define MCI_REGISTER_DATA_BYTE0 0x800
  240. #define MCI_REGISTER_DATA_BYTE1 0x900
  241. #define MCI_REGISTER_DATA_BYTE2 0xA00
  242. #define MCI_REGISTER_DATA_BYTE3 0xB00
  243. #define MCI_REGISTER_ADDRESS_BYTE0 0xC00
  244. #define MCI_REGISTER_ADDRESS_BYTE1 0xD00
  245. #define MCI_REGISTER_MODE 0xE00
  246. /* Read and write modes */
  247. #define MCI_MODE_REGISTER_READ 0
  248. #define MCI_MODE_REGISTER_WRITE 1
  249. #define MCI_MODE_MEMORY_READ 0
  250. #define MCI_MODE_MEMORY_WRITE 0x40
  251. /*** Bit definitions for MC417_CTL register ****
  252. bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  253. +--------+-------------+--------+--------------+------------+
  254. |Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  255. +--------+-------------+--------+--------------+------------+
  256. ***/
  257. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  258. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  259. #define MC417_UART_GPIO_EN 0x00000001
  260. /* Values for speed control */
  261. #define MC417_SPD_CTL_SLOW 0x1
  262. #define MC417_SPD_CTL_MEDIUM 0x0
  263. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  264. /* Values for GPIO select */
  265. #define MC417_GPIO_SEL_GPIO3 0x3
  266. #define MC417_GPIO_SEL_GPIO2 0x2
  267. #define MC417_GPIO_SEL_GPIO1 0x1
  268. #define MC417_GPIO_SEL_GPIO0 0x0
  269. void cx23885_mc417_init(struct cx23885_dev *dev)
  270. {
  271. u32 regval;
  272. dprintk(2, "%s()\n", __func__);
  273. /* Configure MC417_CTL register to defaults. */
  274. regval = MC417_SPD_CTL(MC417_SPD_CTL_FAST) |
  275. MC417_GPIO_SEL(MC417_GPIO_SEL_GPIO3) |
  276. MC417_UART_GPIO_EN;
  277. cx_write(MC417_CTL, regval);
  278. /* Configure MC417_OEN to defaults. */
  279. regval = MC417_MIRDY;
  280. cx_write(MC417_OEN, regval);
  281. /* Configure MC417_RWD to defaults. */
  282. regval = MC417_MIWR | MC417_MIRD | MC417_MICS;
  283. cx_write(MC417_RWD, regval);
  284. }
  285. static int mc417_wait_ready(struct cx23885_dev *dev)
  286. {
  287. u32 mi_ready;
  288. unsigned long timeout = jiffies + msecs_to_jiffies(1);
  289. for (;;) {
  290. mi_ready = cx_read(MC417_RWD) & MC417_MIRDY;
  291. if (mi_ready != 0)
  292. return 0;
  293. if (time_after(jiffies, timeout))
  294. return -1;
  295. udelay(1);
  296. }
  297. }
  298. int mc417_register_write(struct cx23885_dev *dev, u16 address, u32 value)
  299. {
  300. u32 regval;
  301. /* Enable MC417 GPIO outputs except for MC417_MIRDY,
  302. * which is an input.
  303. */
  304. cx_write(MC417_OEN, MC417_MIRDY);
  305. /* Write data byte 0 */
  306. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE0 |
  307. (value & 0x000000FF);
  308. cx_write(MC417_RWD, regval);
  309. /* Transition CS/WR to effect write transaction across bus. */
  310. regval |= MC417_MICS | MC417_MIWR;
  311. cx_write(MC417_RWD, regval);
  312. /* Write data byte 1 */
  313. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE1 |
  314. ((value >> 8) & 0x000000FF);
  315. cx_write(MC417_RWD, regval);
  316. regval |= MC417_MICS | MC417_MIWR;
  317. cx_write(MC417_RWD, regval);
  318. /* Write data byte 2 */
  319. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE2 |
  320. ((value >> 16) & 0x000000FF);
  321. cx_write(MC417_RWD, regval);
  322. regval |= MC417_MICS | MC417_MIWR;
  323. cx_write(MC417_RWD, regval);
  324. /* Write data byte 3 */
  325. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE3 |
  326. ((value >> 24) & 0x000000FF);
  327. cx_write(MC417_RWD, regval);
  328. regval |= MC417_MICS | MC417_MIWR;
  329. cx_write(MC417_RWD, regval);
  330. /* Write address byte 0 */
  331. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_ADDRESS_BYTE0 |
  332. (address & 0xFF);
  333. cx_write(MC417_RWD, regval);
  334. regval |= MC417_MICS | MC417_MIWR;
  335. cx_write(MC417_RWD, regval);
  336. /* Write address byte 1 */
  337. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_ADDRESS_BYTE1 |
  338. ((address >> 8) & 0xFF);
  339. cx_write(MC417_RWD, regval);
  340. regval |= MC417_MICS | MC417_MIWR;
  341. cx_write(MC417_RWD, regval);
  342. /* Indicate that this is a write. */
  343. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_MODE |
  344. MCI_MODE_REGISTER_WRITE;
  345. cx_write(MC417_RWD, regval);
  346. regval |= MC417_MICS | MC417_MIWR;
  347. cx_write(MC417_RWD, regval);
  348. /* Wait for the trans to complete (MC417_MIRDY asserted). */
  349. return mc417_wait_ready(dev);
  350. }
  351. int mc417_register_read(struct cx23885_dev *dev, u16 address, u32 *value)
  352. {
  353. int retval;
  354. u32 regval;
  355. u32 tempval;
  356. u32 dataval;
  357. /* Enable MC417 GPIO outputs except for MC417_MIRDY,
  358. * which is an input.
  359. */
  360. cx_write(MC417_OEN, MC417_MIRDY);
  361. /* Write address byte 0 */
  362. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_ADDRESS_BYTE0 |
  363. ((address & 0x00FF));
  364. cx_write(MC417_RWD, regval);
  365. regval |= MC417_MICS | MC417_MIWR;
  366. cx_write(MC417_RWD, regval);
  367. /* Write address byte 1 */
  368. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_ADDRESS_BYTE1 |
  369. ((address >> 8) & 0xFF);
  370. cx_write(MC417_RWD, regval);
  371. regval |= MC417_MICS | MC417_MIWR;
  372. cx_write(MC417_RWD, regval);
  373. /* Indicate that this is a register read. */
  374. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_MODE |
  375. MCI_MODE_REGISTER_READ;
  376. cx_write(MC417_RWD, regval);
  377. regval |= MC417_MICS | MC417_MIWR;
  378. cx_write(MC417_RWD, regval);
  379. /* Wait for the trans to complete (MC417_MIRDY asserted). */
  380. retval = mc417_wait_ready(dev);
  381. /* switch the DAT0-7 GPIO[10:3] to input mode */
  382. cx_write(MC417_OEN, MC417_MIRDY | MC417_MIDATA);
  383. /* Read data byte 0 */
  384. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE0;
  385. cx_write(MC417_RWD, regval);
  386. /* Transition RD to effect read transaction across bus.
  387. * Transtion 0x5000 -> 0x9000 correct (RD/RDY -> WR/RDY)?
  388. * Should it be 0x9000 -> 0xF000 (also why is RDY being set, its
  389. * input only...)
  390. */
  391. regval = MC417_MIWR | MC417_MIRDY | MCI_REGISTER_DATA_BYTE0;
  392. cx_write(MC417_RWD, regval);
  393. /* Collect byte */
  394. tempval = cx_read(MC417_RWD);
  395. dataval = tempval & 0x000000FF;
  396. /* Bring CS and RD high. */
  397. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  398. cx_write(MC417_RWD, regval);
  399. /* Read data byte 1 */
  400. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE1;
  401. cx_write(MC417_RWD, regval);
  402. regval = MC417_MIWR | MC417_MIRDY | MCI_REGISTER_DATA_BYTE1;
  403. cx_write(MC417_RWD, regval);
  404. tempval = cx_read(MC417_RWD);
  405. dataval |= ((tempval & 0x000000FF) << 8);
  406. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  407. cx_write(MC417_RWD, regval);
  408. /* Read data byte 2 */
  409. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE2;
  410. cx_write(MC417_RWD, regval);
  411. regval = MC417_MIWR | MC417_MIRDY | MCI_REGISTER_DATA_BYTE2;
  412. cx_write(MC417_RWD, regval);
  413. tempval = cx_read(MC417_RWD);
  414. dataval |= ((tempval & 0x000000FF) << 16);
  415. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  416. cx_write(MC417_RWD, regval);
  417. /* Read data byte 3 */
  418. regval = MC417_MIRD | MC417_MIRDY | MCI_REGISTER_DATA_BYTE3;
  419. cx_write(MC417_RWD, regval);
  420. regval = MC417_MIWR | MC417_MIRDY | MCI_REGISTER_DATA_BYTE3;
  421. cx_write(MC417_RWD, regval);
  422. tempval = cx_read(MC417_RWD);
  423. dataval |= ((tempval & 0x000000FF) << 24);
  424. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  425. cx_write(MC417_RWD, regval);
  426. *value = dataval;
  427. return retval;
  428. }
  429. int mc417_memory_write(struct cx23885_dev *dev, u32 address, u32 value)
  430. {
  431. u32 regval;
  432. /* Enable MC417 GPIO outputs except for MC417_MIRDY,
  433. * which is an input.
  434. */
  435. cx_write(MC417_OEN, MC417_MIRDY);
  436. /* Write data byte 0 */
  437. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE0 |
  438. (value & 0x000000FF);
  439. cx_write(MC417_RWD, regval);
  440. /* Transition CS/WR to effect write transaction across bus. */
  441. regval |= MC417_MICS | MC417_MIWR;
  442. cx_write(MC417_RWD, regval);
  443. /* Write data byte 1 */
  444. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE1 |
  445. ((value >> 8) & 0x000000FF);
  446. cx_write(MC417_RWD, regval);
  447. regval |= MC417_MICS | MC417_MIWR;
  448. cx_write(MC417_RWD, regval);
  449. /* Write data byte 2 */
  450. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE2 |
  451. ((value >> 16) & 0x000000FF);
  452. cx_write(MC417_RWD, regval);
  453. regval |= MC417_MICS | MC417_MIWR;
  454. cx_write(MC417_RWD, regval);
  455. /* Write data byte 3 */
  456. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE3 |
  457. ((value >> 24) & 0x000000FF);
  458. cx_write(MC417_RWD, regval);
  459. regval |= MC417_MICS | MC417_MIWR;
  460. cx_write(MC417_RWD, regval);
  461. /* Write address byte 2 */
  462. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_ADDRESS_BYTE2 |
  463. MCI_MODE_MEMORY_WRITE | ((address >> 16) & 0x3F);
  464. cx_write(MC417_RWD, regval);
  465. regval |= MC417_MICS | MC417_MIWR;
  466. cx_write(MC417_RWD, regval);
  467. /* Write address byte 1 */
  468. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_ADDRESS_BYTE1 |
  469. ((address >> 8) & 0xFF);
  470. cx_write(MC417_RWD, regval);
  471. regval |= MC417_MICS | MC417_MIWR;
  472. cx_write(MC417_RWD, regval);
  473. /* Write address byte 0 */
  474. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_ADDRESS_BYTE0 |
  475. (address & 0xFF);
  476. cx_write(MC417_RWD, regval);
  477. regval |= MC417_MICS | MC417_MIWR;
  478. cx_write(MC417_RWD, regval);
  479. /* Wait for the trans to complete (MC417_MIRDY asserted). */
  480. return mc417_wait_ready(dev);
  481. }
  482. int mc417_memory_read(struct cx23885_dev *dev, u32 address, u32 *value)
  483. {
  484. int retval;
  485. u32 regval;
  486. u32 tempval;
  487. u32 dataval;
  488. /* Enable MC417 GPIO outputs except for MC417_MIRDY,
  489. * which is an input.
  490. */
  491. cx_write(MC417_OEN, MC417_MIRDY);
  492. /* Write address byte 2 */
  493. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_ADDRESS_BYTE2 |
  494. MCI_MODE_MEMORY_READ | ((address >> 16) & 0x3F);
  495. cx_write(MC417_RWD, regval);
  496. regval |= MC417_MICS | MC417_MIWR;
  497. cx_write(MC417_RWD, regval);
  498. /* Write address byte 1 */
  499. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_ADDRESS_BYTE1 |
  500. ((address >> 8) & 0xFF);
  501. cx_write(MC417_RWD, regval);
  502. regval |= MC417_MICS | MC417_MIWR;
  503. cx_write(MC417_RWD, regval);
  504. /* Write address byte 0 */
  505. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_ADDRESS_BYTE0 |
  506. (address & 0xFF);
  507. cx_write(MC417_RWD, regval);
  508. regval |= MC417_MICS | MC417_MIWR;
  509. cx_write(MC417_RWD, regval);
  510. /* Wait for the trans to complete (MC417_MIRDY asserted). */
  511. retval = mc417_wait_ready(dev);
  512. /* switch the DAT0-7 GPIO[10:3] to input mode */
  513. cx_write(MC417_OEN, MC417_MIRDY | MC417_MIDATA);
  514. /* Read data byte 3 */
  515. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE3;
  516. cx_write(MC417_RWD, regval);
  517. /* Transition RD to effect read transaction across bus. */
  518. regval = MC417_MIWR | MC417_MIRDY | MCI_MEMORY_DATA_BYTE3;
  519. cx_write(MC417_RWD, regval);
  520. /* Collect byte */
  521. tempval = cx_read(MC417_RWD);
  522. dataval = ((tempval & 0x000000FF) << 24);
  523. /* Bring CS and RD high. */
  524. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  525. cx_write(MC417_RWD, regval);
  526. /* Read data byte 2 */
  527. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE2;
  528. cx_write(MC417_RWD, regval);
  529. regval = MC417_MIWR | MC417_MIRDY | MCI_MEMORY_DATA_BYTE2;
  530. cx_write(MC417_RWD, regval);
  531. tempval = cx_read(MC417_RWD);
  532. dataval |= ((tempval & 0x000000FF) << 16);
  533. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  534. cx_write(MC417_RWD, regval);
  535. /* Read data byte 1 */
  536. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE1;
  537. cx_write(MC417_RWD, regval);
  538. regval = MC417_MIWR | MC417_MIRDY | MCI_MEMORY_DATA_BYTE1;
  539. cx_write(MC417_RWD, regval);
  540. tempval = cx_read(MC417_RWD);
  541. dataval |= ((tempval & 0x000000FF) << 8);
  542. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  543. cx_write(MC417_RWD, regval);
  544. /* Read data byte 0 */
  545. regval = MC417_MIRD | MC417_MIRDY | MCI_MEMORY_DATA_BYTE0;
  546. cx_write(MC417_RWD, regval);
  547. regval = MC417_MIWR | MC417_MIRDY | MCI_MEMORY_DATA_BYTE0;
  548. cx_write(MC417_RWD, regval);
  549. tempval = cx_read(MC417_RWD);
  550. dataval |= (tempval & 0x000000FF);
  551. regval = MC417_MIWR | MC417_MIRD | MC417_MICS | MC417_MIRDY;
  552. cx_write(MC417_RWD, regval);
  553. *value = dataval;
  554. return retval;
  555. }
  556. void mc417_gpio_set(struct cx23885_dev *dev, u32 mask)
  557. {
  558. u32 val;
  559. /* Set the gpio value */
  560. mc417_register_read(dev, 0x900C, &val);
  561. val |= (mask & 0x000ffff);
  562. mc417_register_write(dev, 0x900C, val);
  563. }
  564. void mc417_gpio_clear(struct cx23885_dev *dev, u32 mask)
  565. {
  566. u32 val;
  567. /* Clear the gpio value */
  568. mc417_register_read(dev, 0x900C, &val);
  569. val &= ~(mask & 0x0000ffff);
  570. mc417_register_write(dev, 0x900C, val);
  571. }
  572. void mc417_gpio_enable(struct cx23885_dev *dev, u32 mask, int asoutput)
  573. {
  574. u32 val;
  575. /* Enable GPIO direction bits */
  576. mc417_register_read(dev, 0x9020, &val);
  577. if (asoutput)
  578. val |= (mask & 0x0000ffff);
  579. else
  580. val &= ~(mask & 0x0000ffff);
  581. mc417_register_write(dev, 0x9020, val);
  582. }
  583. /* ------------------------------------------------------------------ */
  584. /* MPEG encoder API */
  585. static char *cmd_to_str(int cmd)
  586. {
  587. switch (cmd) {
  588. case CX2341X_ENC_PING_FW:
  589. return "PING_FW";
  590. case CX2341X_ENC_START_CAPTURE:
  591. return "START_CAPTURE";
  592. case CX2341X_ENC_STOP_CAPTURE:
  593. return "STOP_CAPTURE";
  594. case CX2341X_ENC_SET_AUDIO_ID:
  595. return "SET_AUDIO_ID";
  596. case CX2341X_ENC_SET_VIDEO_ID:
  597. return "SET_VIDEO_ID";
  598. case CX2341X_ENC_SET_PCR_ID:
  599. return "SET_PCR_ID";
  600. case CX2341X_ENC_SET_FRAME_RATE:
  601. return "SET_FRAME_RATE";
  602. case CX2341X_ENC_SET_FRAME_SIZE:
  603. return "SET_FRAME_SIZE";
  604. case CX2341X_ENC_SET_BIT_RATE:
  605. return "SET_BIT_RATE";
  606. case CX2341X_ENC_SET_GOP_PROPERTIES:
  607. return "SET_GOP_PROPERTIES";
  608. case CX2341X_ENC_SET_ASPECT_RATIO:
  609. return "SET_ASPECT_RATIO";
  610. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  611. return "SET_DNR_FILTER_MODE";
  612. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  613. return "SET_DNR_FILTER_PROPS";
  614. case CX2341X_ENC_SET_CORING_LEVELS:
  615. return "SET_CORING_LEVELS";
  616. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  617. return "SET_SPATIAL_FILTER_TYPE";
  618. case CX2341X_ENC_SET_VBI_LINE:
  619. return "SET_VBI_LINE";
  620. case CX2341X_ENC_SET_STREAM_TYPE:
  621. return "SET_STREAM_TYPE";
  622. case CX2341X_ENC_SET_OUTPUT_PORT:
  623. return "SET_OUTPUT_PORT";
  624. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  625. return "SET_AUDIO_PROPERTIES";
  626. case CX2341X_ENC_HALT_FW:
  627. return "HALT_FW";
  628. case CX2341X_ENC_GET_VERSION:
  629. return "GET_VERSION";
  630. case CX2341X_ENC_SET_GOP_CLOSURE:
  631. return "SET_GOP_CLOSURE";
  632. case CX2341X_ENC_GET_SEQ_END:
  633. return "GET_SEQ_END";
  634. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  635. return "SET_PGM_INDEX_INFO";
  636. case CX2341X_ENC_SET_VBI_CONFIG:
  637. return "SET_VBI_CONFIG";
  638. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  639. return "SET_DMA_BLOCK_SIZE";
  640. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  641. return "GET_PREV_DMA_INFO_MB_10";
  642. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  643. return "GET_PREV_DMA_INFO_MB_9";
  644. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  645. return "SCHED_DMA_TO_HOST";
  646. case CX2341X_ENC_INITIALIZE_INPUT:
  647. return "INITIALIZE_INPUT";
  648. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  649. return "SET_FRAME_DROP_RATE";
  650. case CX2341X_ENC_PAUSE_ENCODER:
  651. return "PAUSE_ENCODER";
  652. case CX2341X_ENC_REFRESH_INPUT:
  653. return "REFRESH_INPUT";
  654. case CX2341X_ENC_SET_COPYRIGHT:
  655. return "SET_COPYRIGHT";
  656. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  657. return "SET_EVENT_NOTIFICATION";
  658. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  659. return "SET_NUM_VSYNC_LINES";
  660. case CX2341X_ENC_SET_PLACEHOLDER:
  661. return "SET_PLACEHOLDER";
  662. case CX2341X_ENC_MUTE_VIDEO:
  663. return "MUTE_VIDEO";
  664. case CX2341X_ENC_MUTE_AUDIO:
  665. return "MUTE_AUDIO";
  666. case CX2341X_ENC_MISC:
  667. return "MISC";
  668. default:
  669. return "UNKNOWN";
  670. }
  671. }
  672. static int cx23885_mbox_func(void *priv,
  673. u32 command,
  674. int in,
  675. int out,
  676. u32 data[CX2341X_MBOX_MAX_DATA])
  677. {
  678. struct cx23885_dev *dev = priv;
  679. unsigned long timeout;
  680. u32 value, flag, retval = 0;
  681. int i;
  682. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  683. cmd_to_str(command));
  684. /* this may not be 100% safe if we can't read any memory location
  685. without side effects */
  686. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  687. if (value != 0x12345678) {
  688. printk(KERN_ERR
  689. "Firmware and/or mailbox pointer not initialized "
  690. "or corrupted, signature = 0x%x, cmd = %s\n", value,
  691. cmd_to_str(command));
  692. return -1;
  693. }
  694. /* This read looks at 32 bits, but flag is only 8 bits.
  695. * Seems we also bail if CMD or TIMEOUT bytes are set???
  696. */
  697. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  698. if (flag) {
  699. printk(KERN_ERR "ERROR: Mailbox appears to be in use "
  700. "(%x), cmd = %s\n", flag, cmd_to_str(command));
  701. return -1;
  702. }
  703. flag |= 1; /* tell 'em we're working on it */
  704. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  705. /* write command + args + fill remaining with zeros */
  706. /* command code */
  707. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  708. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  709. IVTV_API_STD_TIMEOUT); /* timeout */
  710. for (i = 0; i < in; i++) {
  711. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  712. dprintk(3, "API Input %d = %d\n", i, data[i]);
  713. }
  714. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  715. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  716. flag |= 3; /* tell 'em we're done writing */
  717. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  718. /* wait for firmware to handle the API command */
  719. timeout = jiffies + msecs_to_jiffies(10);
  720. for (;;) {
  721. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  722. if (0 != (flag & 4))
  723. break;
  724. if (time_after(jiffies, timeout)) {
  725. printk(KERN_ERR "ERROR: API Mailbox timeout\n");
  726. return -1;
  727. }
  728. udelay(10);
  729. }
  730. /* read output values */
  731. for (i = 0; i < out; i++) {
  732. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  733. dprintk(3, "API Output %d = %d\n", i, data[i]);
  734. }
  735. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  736. dprintk(3, "API result = %d\n", retval);
  737. flag = 0;
  738. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  739. return retval;
  740. }
  741. /* We don't need to call the API often, so using just one
  742. * mailbox will probably suffice
  743. */
  744. static int cx23885_api_cmd(struct cx23885_dev *dev,
  745. u32 command,
  746. u32 inputcnt,
  747. u32 outputcnt,
  748. ...)
  749. {
  750. u32 data[CX2341X_MBOX_MAX_DATA];
  751. va_list vargs;
  752. int i, err;
  753. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  754. va_start(vargs, outputcnt);
  755. for (i = 0; i < inputcnt; i++)
  756. data[i] = va_arg(vargs, int);
  757. err = cx23885_mbox_func(dev, command, inputcnt, outputcnt, data);
  758. for (i = 0; i < outputcnt; i++) {
  759. int *vptr = va_arg(vargs, int *);
  760. *vptr = data[i];
  761. }
  762. va_end(vargs);
  763. return err;
  764. }
  765. static int cx23885_find_mailbox(struct cx23885_dev *dev)
  766. {
  767. u32 signature[4] = {
  768. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  769. };
  770. int signaturecnt = 0;
  771. u32 value;
  772. int i;
  773. dprintk(2, "%s()\n", __func__);
  774. for (i = 0; i < CX23885_FIRM_IMAGE_SIZE; i++) {
  775. mc417_memory_read(dev, i, &value);
  776. if (value == signature[signaturecnt])
  777. signaturecnt++;
  778. else
  779. signaturecnt = 0;
  780. if (4 == signaturecnt) {
  781. dprintk(1, "Mailbox signature found at 0x%x\n", i+1);
  782. return i+1;
  783. }
  784. }
  785. printk(KERN_ERR "Mailbox signature values not found!\n");
  786. return -1;
  787. }
  788. static int cx23885_load_firmware(struct cx23885_dev *dev)
  789. {
  790. static const unsigned char magic[8] = {
  791. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  792. };
  793. const struct firmware *firmware;
  794. int i, retval = 0;
  795. u32 value = 0;
  796. u32 gpio_output = 0;
  797. u32 checksum = 0;
  798. u32 *dataptr;
  799. dprintk(2, "%s()\n", __func__);
  800. /* Save GPIO settings before reset of APU */
  801. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  802. retval |= mc417_memory_read(dev, 0x900C, &value);
  803. retval = mc417_register_write(dev,
  804. IVTV_REG_VPU, 0xFFFFFFED);
  805. retval |= mc417_register_write(dev,
  806. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  807. retval |= mc417_register_write(dev,
  808. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  809. retval |= mc417_register_write(dev,
  810. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  811. retval |= mc417_register_write(dev,
  812. IVTV_REG_APU, 0);
  813. if (retval != 0) {
  814. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  815. __func__);
  816. return -1;
  817. }
  818. retval = request_firmware(&firmware, CX23885_FIRM_IMAGE_NAME,
  819. &dev->pci->dev);
  820. if (retval != 0) {
  821. printk(KERN_ERR
  822. "ERROR: Hotplug firmware request failed (%s).\n",
  823. CX23885_FIRM_IMAGE_NAME);
  824. printk(KERN_ERR "Please fix your hotplug setup, the board will "
  825. "not work without firmware loaded!\n");
  826. return -1;
  827. }
  828. if (firmware->size != CX23885_FIRM_IMAGE_SIZE) {
  829. printk(KERN_ERR "ERROR: Firmware size mismatch "
  830. "(have %zd, expected %d)\n",
  831. firmware->size, CX23885_FIRM_IMAGE_SIZE);
  832. release_firmware(firmware);
  833. return -1;
  834. }
  835. if (0 != memcmp(firmware->data, magic, 8)) {
  836. printk(KERN_ERR
  837. "ERROR: Firmware magic mismatch, wrong file?\n");
  838. release_firmware(firmware);
  839. return -1;
  840. }
  841. /* transfer to the chip */
  842. dprintk(2, "Loading firmware ...\n");
  843. dataptr = (u32 *)firmware->data;
  844. for (i = 0; i < (firmware->size >> 2); i++) {
  845. value = *dataptr;
  846. checksum += ~value;
  847. if (mc417_memory_write(dev, i, value) != 0) {
  848. printk(KERN_ERR "ERROR: Loading firmware failed!\n");
  849. release_firmware(firmware);
  850. return -1;
  851. }
  852. dataptr++;
  853. }
  854. /* read back to verify with the checksum */
  855. dprintk(1, "Verifying firmware ...\n");
  856. for (i--; i >= 0; i--) {
  857. if (mc417_memory_read(dev, i, &value) != 0) {
  858. printk(KERN_ERR "ERROR: Reading firmware failed!\n");
  859. release_firmware(firmware);
  860. return -1;
  861. }
  862. checksum -= ~value;
  863. }
  864. if (checksum) {
  865. printk(KERN_ERR
  866. "ERROR: Firmware load failed (checksum mismatch).\n");
  867. release_firmware(firmware);
  868. return -1;
  869. }
  870. release_firmware(firmware);
  871. dprintk(1, "Firmware upload successful.\n");
  872. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  873. IVTV_CMD_HW_BLOCKS_RST);
  874. /* F/W power up disturbs the GPIOs, restore state */
  875. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  876. retval |= mc417_register_write(dev, 0x900C, value);
  877. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  878. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  879. if (retval < 0)
  880. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  881. __func__);
  882. return 0;
  883. }
  884. void cx23885_417_check_encoder(struct cx23885_dev *dev)
  885. {
  886. u32 status, seq;
  887. status = seq = 0;
  888. cx23885_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  889. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  890. }
  891. static void cx23885_codec_settings(struct cx23885_dev *dev)
  892. {
  893. dprintk(1, "%s()\n", __func__);
  894. /* assign frame size */
  895. cx23885_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  896. dev->ts1.height, dev->ts1.width);
  897. dev->mpeg_params.width = dev->ts1.width;
  898. dev->mpeg_params.height = dev->ts1.height;
  899. dev->mpeg_params.is_50hz =
  900. (dev->encodernorm.id & V4L2_STD_625_50) != 0;
  901. cx2341x_update(dev, cx23885_mbox_func, NULL, &dev->mpeg_params);
  902. cx23885_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  903. cx23885_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  904. }
  905. static int cx23885_initialize_codec(struct cx23885_dev *dev)
  906. {
  907. int version;
  908. int retval;
  909. u32 i, data[7];
  910. dprintk(1, "%s()\n", __func__);
  911. retval = cx23885_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  912. if (retval < 0) {
  913. dprintk(2, "%s() PING OK\n", __func__);
  914. retval = cx23885_load_firmware(dev);
  915. if (retval < 0) {
  916. printk(KERN_ERR "%s() f/w load failed\n", __func__);
  917. return retval;
  918. }
  919. retval = cx23885_find_mailbox(dev);
  920. if (retval < 0) {
  921. printk(KERN_ERR "%s() mailbox < 0, error\n",
  922. __func__);
  923. return -1;
  924. }
  925. dev->cx23417_mailbox = retval;
  926. retval = cx23885_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  927. if (retval < 0) {
  928. printk(KERN_ERR
  929. "ERROR: cx23417 firmware ping failed!\n");
  930. return -1;
  931. }
  932. retval = cx23885_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  933. &version);
  934. if (retval < 0) {
  935. printk(KERN_ERR "ERROR: cx23417 firmware get encoder :"
  936. "version failed!\n");
  937. return -1;
  938. }
  939. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  940. msleep(200);
  941. }
  942. cx23885_codec_settings(dev);
  943. msleep(60);
  944. cx23885_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  945. CX23885_FIELD1_SAA7115, CX23885_FIELD2_SAA7115);
  946. cx23885_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  947. CX23885_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  948. 0, 0);
  949. /* Setup to capture VBI */
  950. data[0] = 0x0001BD00;
  951. data[1] = 1; /* frames per interrupt */
  952. data[2] = 4; /* total bufs */
  953. data[3] = 0x91559155; /* start codes */
  954. data[4] = 0x206080C0; /* stop codes */
  955. data[5] = 6; /* lines */
  956. data[6] = 64; /* BPL */
  957. cx23885_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  958. data[2], data[3], data[4], data[5], data[6]);
  959. for (i = 2; i <= 24; i++) {
  960. int valid;
  961. valid = ((i >= 19) && (i <= 21));
  962. cx23885_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  963. valid, 0 , 0, 0);
  964. cx23885_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  965. i | 0x80000000, valid, 0, 0, 0);
  966. }
  967. cx23885_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX23885_UNMUTE);
  968. msleep(60);
  969. /* initialize the video input */
  970. cx23885_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  971. msleep(60);
  972. /* Enable VIP style pixel invalidation so we work with scaled mode */
  973. mc417_memory_write(dev, 2120, 0x00000080);
  974. /* start capturing to the host interface */
  975. cx23885_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  976. CX23885_MPEG_CAPTURE, CX23885_RAW_BITS_NONE);
  977. msleep(10);
  978. return 0;
  979. }
  980. /* ------------------------------------------------------------------ */
  981. static int bb_buf_setup(struct videobuf_queue *q,
  982. unsigned int *count, unsigned int *size)
  983. {
  984. struct cx23885_fh *fh = q->priv_data;
  985. fh->dev->ts1.ts_packet_size = mpeglinesize;
  986. fh->dev->ts1.ts_packet_count = mpeglines;
  987. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  988. *count = mpegbufs;
  989. return 0;
  990. }
  991. static int bb_buf_prepare(struct videobuf_queue *q,
  992. struct videobuf_buffer *vb, enum v4l2_field field)
  993. {
  994. struct cx23885_fh *fh = q->priv_data;
  995. return cx23885_buf_prepare(q, &fh->dev->ts1,
  996. (struct cx23885_buffer *)vb,
  997. field);
  998. }
  999. static void bb_buf_queue(struct videobuf_queue *q,
  1000. struct videobuf_buffer *vb)
  1001. {
  1002. struct cx23885_fh *fh = q->priv_data;
  1003. cx23885_buf_queue(&fh->dev->ts1, (struct cx23885_buffer *)vb);
  1004. }
  1005. static void bb_buf_release(struct videobuf_queue *q,
  1006. struct videobuf_buffer *vb)
  1007. {
  1008. cx23885_free_buffer(q, (struct cx23885_buffer *)vb);
  1009. }
  1010. static struct videobuf_queue_ops cx23885_qops = {
  1011. .buf_setup = bb_buf_setup,
  1012. .buf_prepare = bb_buf_prepare,
  1013. .buf_queue = bb_buf_queue,
  1014. .buf_release = bb_buf_release,
  1015. };
  1016. /* ------------------------------------------------------------------ */
  1017. static const u32 *ctrl_classes[] = {
  1018. cx2341x_mpeg_ctrls,
  1019. NULL
  1020. };
  1021. static int cx23885_queryctrl(struct cx23885_dev *dev,
  1022. struct v4l2_queryctrl *qctrl)
  1023. {
  1024. qctrl->id = v4l2_ctrl_next(ctrl_classes, qctrl->id);
  1025. if (qctrl->id == 0)
  1026. return -EINVAL;
  1027. /* MPEG V4L2 controls */
  1028. if (cx2341x_ctrl_query(&dev->mpeg_params, qctrl))
  1029. qctrl->flags |= V4L2_CTRL_FLAG_DISABLED;
  1030. return 0;
  1031. }
  1032. static int cx23885_querymenu(struct cx23885_dev *dev,
  1033. struct v4l2_querymenu *qmenu)
  1034. {
  1035. struct v4l2_queryctrl qctrl;
  1036. qctrl.id = qmenu->id;
  1037. cx23885_queryctrl(dev, &qctrl);
  1038. return v4l2_ctrl_query_menu(qmenu, &qctrl,
  1039. cx2341x_ctrl_get_menu(&dev->mpeg_params, qmenu->id));
  1040. }
  1041. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id *id)
  1042. {
  1043. struct cx23885_fh *fh = file->private_data;
  1044. struct cx23885_dev *dev = fh->dev;
  1045. unsigned int i;
  1046. for (i = 0; i < ARRAY_SIZE(cx23885_tvnorms); i++)
  1047. if (*id & cx23885_tvnorms[i].id)
  1048. break;
  1049. if (i == ARRAY_SIZE(cx23885_tvnorms))
  1050. return -EINVAL;
  1051. dev->encodernorm = cx23885_tvnorms[i];
  1052. return 0;
  1053. }
  1054. static int vidioc_enum_input(struct file *file, void *priv,
  1055. struct v4l2_input *i)
  1056. {
  1057. struct cx23885_fh *fh = file->private_data;
  1058. struct cx23885_dev *dev = fh->dev;
  1059. struct cx23885_input *input;
  1060. int n;
  1061. if (i->index >= 4)
  1062. return -EINVAL;
  1063. input = &cx23885_boards[dev->board].input[i->index];
  1064. if (input->type == 0)
  1065. return -EINVAL;
  1066. /* FIXME
  1067. * strcpy(i->name, input->name); */
  1068. strcpy(i->name, "unset");
  1069. if (input->type == CX23885_VMUX_TELEVISION ||
  1070. input->type == CX23885_VMUX_CABLE)
  1071. i->type = V4L2_INPUT_TYPE_TUNER;
  1072. else
  1073. i->type = V4L2_INPUT_TYPE_CAMERA;
  1074. for (n = 0; n < ARRAY_SIZE(cx23885_tvnorms); n++)
  1075. i->std |= cx23885_tvnorms[n].id;
  1076. return 0;
  1077. }
  1078. static int vidioc_g_input(struct file *file, void *priv, unsigned int *i)
  1079. {
  1080. struct cx23885_fh *fh = file->private_data;
  1081. struct cx23885_dev *dev = fh->dev;
  1082. *i = dev->input;
  1083. return 0;
  1084. }
  1085. static int vidioc_s_input(struct file *file, void *priv, unsigned int i)
  1086. {
  1087. if (i >= 4)
  1088. return -EINVAL;
  1089. return 0;
  1090. }
  1091. static int vidioc_g_tuner(struct file *file, void *priv,
  1092. struct v4l2_tuner *t)
  1093. {
  1094. struct cx23885_fh *fh = file->private_data;
  1095. struct cx23885_dev *dev = fh->dev;
  1096. if (UNSET == dev->tuner_type)
  1097. return -EINVAL;
  1098. if (0 != t->index)
  1099. return -EINVAL;
  1100. strcpy(t->name, "Television");
  1101. call_all(dev, tuner, g_tuner, t);
  1102. dprintk(1, "VIDIOC_G_TUNER: tuner type %d\n", t->type);
  1103. return 0;
  1104. }
  1105. static int vidioc_s_tuner(struct file *file, void *priv,
  1106. struct v4l2_tuner *t)
  1107. {
  1108. struct cx23885_fh *fh = file->private_data;
  1109. struct cx23885_dev *dev = fh->dev;
  1110. if (UNSET == dev->tuner_type)
  1111. return -EINVAL;
  1112. /* Update the A/V core */
  1113. call_all(dev, tuner, s_tuner, t);
  1114. return 0;
  1115. }
  1116. static int vidioc_g_frequency(struct file *file, void *priv,
  1117. struct v4l2_frequency *f)
  1118. {
  1119. struct cx23885_fh *fh = file->private_data;
  1120. struct cx23885_dev *dev = fh->dev;
  1121. if (UNSET == dev->tuner_type)
  1122. return -EINVAL;
  1123. f->type = V4L2_TUNER_ANALOG_TV;
  1124. f->frequency = dev->freq;
  1125. call_all(dev, tuner, g_frequency, f);
  1126. return 0;
  1127. }
  1128. static int vidioc_s_frequency(struct file *file, void *priv,
  1129. struct v4l2_frequency *f)
  1130. {
  1131. struct cx23885_fh *fh = file->private_data;
  1132. struct cx23885_dev *dev = fh->dev;
  1133. cx23885_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1134. CX23885_END_NOW, CX23885_MPEG_CAPTURE,
  1135. CX23885_RAW_BITS_NONE);
  1136. dprintk(1, "VIDIOC_S_FREQUENCY: dev type %d, f\n",
  1137. dev->tuner_type);
  1138. dprintk(1, "VIDIOC_S_FREQUENCY: f tuner %d, f type %d\n",
  1139. f->tuner, f->type);
  1140. if (UNSET == dev->tuner_type)
  1141. return -EINVAL;
  1142. if (f->tuner != 0)
  1143. return -EINVAL;
  1144. if (f->type != V4L2_TUNER_ANALOG_TV)
  1145. return -EINVAL;
  1146. dev->freq = f->frequency;
  1147. call_all(dev, tuner, s_frequency, f);
  1148. cx23885_initialize_codec(dev);
  1149. return 0;
  1150. }
  1151. static int vidioc_s_ctrl(struct file *file, void *priv,
  1152. struct v4l2_control *ctl)
  1153. {
  1154. struct cx23885_fh *fh = file->private_data;
  1155. struct cx23885_dev *dev = fh->dev;
  1156. /* Update the A/V core */
  1157. call_all(dev, core, s_ctrl, ctl);
  1158. return 0;
  1159. }
  1160. static int vidioc_querycap(struct file *file, void *priv,
  1161. struct v4l2_capability *cap)
  1162. {
  1163. struct cx23885_fh *fh = file->private_data;
  1164. struct cx23885_dev *dev = fh->dev;
  1165. struct cx23885_tsport *tsport = &dev->ts1;
  1166. strlcpy(cap->driver, dev->name, sizeof(cap->driver));
  1167. strlcpy(cap->card, cx23885_boards[tsport->dev->board].name,
  1168. sizeof(cap->card));
  1169. sprintf(cap->bus_info, "PCI:%s", pci_name(dev->pci));
  1170. cap->version = CX23885_VERSION_CODE;
  1171. cap->capabilities =
  1172. V4L2_CAP_VIDEO_CAPTURE |
  1173. V4L2_CAP_READWRITE |
  1174. V4L2_CAP_STREAMING |
  1175. 0;
  1176. if (UNSET != dev->tuner_type)
  1177. cap->capabilities |= V4L2_CAP_TUNER;
  1178. return 0;
  1179. }
  1180. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1181. struct v4l2_fmtdesc *f)
  1182. {
  1183. if (f->index != 0)
  1184. return -EINVAL;
  1185. strlcpy(f->description, "MPEG", sizeof(f->description));
  1186. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1187. return 0;
  1188. }
  1189. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1190. struct v4l2_format *f)
  1191. {
  1192. struct cx23885_fh *fh = file->private_data;
  1193. struct cx23885_dev *dev = fh->dev;
  1194. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1195. f->fmt.pix.bytesperline = 0;
  1196. f->fmt.pix.sizeimage =
  1197. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1198. f->fmt.pix.colorspace = 0;
  1199. f->fmt.pix.width = dev->ts1.width;
  1200. f->fmt.pix.height = dev->ts1.height;
  1201. f->fmt.pix.field = fh->mpegq.field;
  1202. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d, f: %d\n",
  1203. dev->ts1.width, dev->ts1.height, fh->mpegq.field);
  1204. return 0;
  1205. }
  1206. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1207. struct v4l2_format *f)
  1208. {
  1209. struct cx23885_fh *fh = file->private_data;
  1210. struct cx23885_dev *dev = fh->dev;
  1211. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1212. f->fmt.pix.bytesperline = 0;
  1213. f->fmt.pix.sizeimage =
  1214. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1215. f->fmt.pix.colorspace = 0;
  1216. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d, f: %d\n",
  1217. dev->ts1.width, dev->ts1.height, fh->mpegq.field);
  1218. return 0;
  1219. }
  1220. static int vidioc_s_fmt_vid_cap(struct file *file, void *priv,
  1221. struct v4l2_format *f)
  1222. {
  1223. struct cx23885_fh *fh = file->private_data;
  1224. struct cx23885_dev *dev = fh->dev;
  1225. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1226. f->fmt.pix.bytesperline = 0;
  1227. f->fmt.pix.sizeimage =
  1228. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1229. f->fmt.pix.colorspace = 0;
  1230. dprintk(1, "VIDIOC_S_FMT: w: %d, h: %d, f: %d\n",
  1231. f->fmt.pix.width, f->fmt.pix.height, f->fmt.pix.field);
  1232. return 0;
  1233. }
  1234. static int vidioc_reqbufs(struct file *file, void *priv,
  1235. struct v4l2_requestbuffers *p)
  1236. {
  1237. struct cx23885_fh *fh = file->private_data;
  1238. return videobuf_reqbufs(&fh->mpegq, p);
  1239. }
  1240. static int vidioc_querybuf(struct file *file, void *priv,
  1241. struct v4l2_buffer *p)
  1242. {
  1243. struct cx23885_fh *fh = file->private_data;
  1244. return videobuf_querybuf(&fh->mpegq, p);
  1245. }
  1246. static int vidioc_qbuf(struct file *file, void *priv,
  1247. struct v4l2_buffer *p)
  1248. {
  1249. struct cx23885_fh *fh = file->private_data;
  1250. return videobuf_qbuf(&fh->mpegq, p);
  1251. }
  1252. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1253. {
  1254. struct cx23885_fh *fh = priv;
  1255. return videobuf_dqbuf(&fh->mpegq, b, file->f_flags & O_NONBLOCK);
  1256. }
  1257. static int vidioc_streamon(struct file *file, void *priv,
  1258. enum v4l2_buf_type i)
  1259. {
  1260. struct cx23885_fh *fh = file->private_data;
  1261. return videobuf_streamon(&fh->mpegq);
  1262. }
  1263. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1264. {
  1265. struct cx23885_fh *fh = file->private_data;
  1266. return videobuf_streamoff(&fh->mpegq);
  1267. }
  1268. static int vidioc_g_ext_ctrls(struct file *file, void *priv,
  1269. struct v4l2_ext_controls *f)
  1270. {
  1271. struct cx23885_fh *fh = priv;
  1272. struct cx23885_dev *dev = fh->dev;
  1273. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1274. return -EINVAL;
  1275. return cx2341x_ext_ctrls(&dev->mpeg_params, 0, f, VIDIOC_G_EXT_CTRLS);
  1276. }
  1277. static int vidioc_s_ext_ctrls(struct file *file, void *priv,
  1278. struct v4l2_ext_controls *f)
  1279. {
  1280. struct cx23885_fh *fh = priv;
  1281. struct cx23885_dev *dev = fh->dev;
  1282. struct cx2341x_mpeg_params p;
  1283. int err;
  1284. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1285. return -EINVAL;
  1286. p = dev->mpeg_params;
  1287. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_S_EXT_CTRLS);
  1288. if (err == 0) {
  1289. err = cx2341x_update(dev, cx23885_mbox_func,
  1290. &dev->mpeg_params, &p);
  1291. dev->mpeg_params = p;
  1292. }
  1293. return err;
  1294. }
  1295. static int vidioc_try_ext_ctrls(struct file *file, void *priv,
  1296. struct v4l2_ext_controls *f)
  1297. {
  1298. struct cx23885_fh *fh = priv;
  1299. struct cx23885_dev *dev = fh->dev;
  1300. struct cx2341x_mpeg_params p;
  1301. int err;
  1302. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1303. return -EINVAL;
  1304. p = dev->mpeg_params;
  1305. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1306. return err;
  1307. }
  1308. static int vidioc_log_status(struct file *file, void *priv)
  1309. {
  1310. struct cx23885_fh *fh = priv;
  1311. struct cx23885_dev *dev = fh->dev;
  1312. char name[32 + 2];
  1313. snprintf(name, sizeof(name), "%s/2", dev->name);
  1314. printk(KERN_INFO
  1315. "%s/2: ============ START LOG STATUS ============\n",
  1316. dev->name);
  1317. call_all(dev, core, log_status);
  1318. cx2341x_log_status(&dev->mpeg_params, name);
  1319. printk(KERN_INFO
  1320. "%s/2: ============= END LOG STATUS =============\n",
  1321. dev->name);
  1322. return 0;
  1323. }
  1324. static int vidioc_querymenu(struct file *file, void *priv,
  1325. struct v4l2_querymenu *a)
  1326. {
  1327. struct cx23885_fh *fh = priv;
  1328. struct cx23885_dev *dev = fh->dev;
  1329. return cx23885_querymenu(dev, a);
  1330. }
  1331. static int vidioc_queryctrl(struct file *file, void *priv,
  1332. struct v4l2_queryctrl *c)
  1333. {
  1334. struct cx23885_fh *fh = priv;
  1335. struct cx23885_dev *dev = fh->dev;
  1336. return cx23885_queryctrl(dev, c);
  1337. }
  1338. static int mpeg_open(struct file *file)
  1339. {
  1340. struct cx23885_dev *dev = video_drvdata(file);
  1341. struct cx23885_fh *fh;
  1342. dprintk(2, "%s()\n", __func__);
  1343. /* allocate + initialize per filehandle data */
  1344. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1345. if (NULL == fh) {
  1346. unlock_kernel();
  1347. return -ENOMEM;
  1348. }
  1349. lock_kernel();
  1350. file->private_data = fh;
  1351. fh->dev = dev;
  1352. videobuf_queue_sg_init(&fh->mpegq, &cx23885_qops,
  1353. &dev->pci->dev, &dev->ts1.slock,
  1354. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1355. V4L2_FIELD_INTERLACED,
  1356. sizeof(struct cx23885_buffer),
  1357. fh);
  1358. unlock_kernel();
  1359. return 0;
  1360. }
  1361. static int mpeg_release(struct file *file)
  1362. {
  1363. struct cx23885_fh *fh = file->private_data;
  1364. struct cx23885_dev *dev = fh->dev;
  1365. dprintk(2, "%s()\n", __func__);
  1366. /* FIXME: Review this crap */
  1367. /* Shut device down on last close */
  1368. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1369. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1370. /* stop mpeg capture */
  1371. cx23885_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1372. CX23885_END_NOW, CX23885_MPEG_CAPTURE,
  1373. CX23885_RAW_BITS_NONE);
  1374. msleep(500);
  1375. cx23885_417_check_encoder(dev);
  1376. cx23885_cancel_buffers(&fh->dev->ts1);
  1377. }
  1378. }
  1379. if (fh->mpegq.streaming)
  1380. videobuf_streamoff(&fh->mpegq);
  1381. if (fh->mpegq.reading)
  1382. videobuf_read_stop(&fh->mpegq);
  1383. videobuf_mmap_free(&fh->mpegq);
  1384. file->private_data = NULL;
  1385. kfree(fh);
  1386. return 0;
  1387. }
  1388. static ssize_t mpeg_read(struct file *file, char __user *data,
  1389. size_t count, loff_t *ppos)
  1390. {
  1391. struct cx23885_fh *fh = file->private_data;
  1392. struct cx23885_dev *dev = fh->dev;
  1393. dprintk(2, "%s()\n", __func__);
  1394. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1395. /* Start mpeg encoder on first read. */
  1396. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1397. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1398. if (cx23885_initialize_codec(dev) < 0)
  1399. return -EINVAL;
  1400. }
  1401. }
  1402. return videobuf_read_stream(&fh->mpegq, data, count, ppos, 0,
  1403. file->f_flags & O_NONBLOCK);
  1404. }
  1405. static unsigned int mpeg_poll(struct file *file,
  1406. struct poll_table_struct *wait)
  1407. {
  1408. struct cx23885_fh *fh = file->private_data;
  1409. struct cx23885_dev *dev = fh->dev;
  1410. dprintk(2, "%s\n", __func__);
  1411. return videobuf_poll_stream(file, &fh->mpegq, wait);
  1412. }
  1413. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1414. {
  1415. struct cx23885_fh *fh = file->private_data;
  1416. struct cx23885_dev *dev = fh->dev;
  1417. dprintk(2, "%s()\n", __func__);
  1418. return videobuf_mmap_mapper(&fh->mpegq, vma);
  1419. }
  1420. static struct v4l2_file_operations mpeg_fops = {
  1421. .owner = THIS_MODULE,
  1422. .open = mpeg_open,
  1423. .release = mpeg_release,
  1424. .read = mpeg_read,
  1425. .poll = mpeg_poll,
  1426. .mmap = mpeg_mmap,
  1427. .ioctl = video_ioctl2,
  1428. };
  1429. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1430. .vidioc_s_std = vidioc_s_std,
  1431. .vidioc_enum_input = vidioc_enum_input,
  1432. .vidioc_g_input = vidioc_g_input,
  1433. .vidioc_s_input = vidioc_s_input,
  1434. .vidioc_g_tuner = vidioc_g_tuner,
  1435. .vidioc_s_tuner = vidioc_s_tuner,
  1436. .vidioc_g_frequency = vidioc_g_frequency,
  1437. .vidioc_s_frequency = vidioc_s_frequency,
  1438. .vidioc_s_ctrl = vidioc_s_ctrl,
  1439. .vidioc_querycap = vidioc_querycap,
  1440. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1441. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1442. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1443. .vidioc_s_fmt_vid_cap = vidioc_s_fmt_vid_cap,
  1444. .vidioc_reqbufs = vidioc_reqbufs,
  1445. .vidioc_querybuf = vidioc_querybuf,
  1446. .vidioc_qbuf = vidioc_qbuf,
  1447. .vidioc_dqbuf = vidioc_dqbuf,
  1448. .vidioc_streamon = vidioc_streamon,
  1449. .vidioc_streamoff = vidioc_streamoff,
  1450. .vidioc_g_ext_ctrls = vidioc_g_ext_ctrls,
  1451. .vidioc_s_ext_ctrls = vidioc_s_ext_ctrls,
  1452. .vidioc_try_ext_ctrls = vidioc_try_ext_ctrls,
  1453. .vidioc_log_status = vidioc_log_status,
  1454. .vidioc_querymenu = vidioc_querymenu,
  1455. .vidioc_queryctrl = vidioc_queryctrl,
  1456. .vidioc_g_chip_ident = cx23885_g_chip_ident,
  1457. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1458. .vidioc_g_register = cx23885_g_register,
  1459. .vidioc_s_register = cx23885_s_register,
  1460. #endif
  1461. };
  1462. static struct video_device cx23885_mpeg_template = {
  1463. .name = "cx23885",
  1464. .fops = &mpeg_fops,
  1465. .ioctl_ops = &mpeg_ioctl_ops,
  1466. .tvnorms = CX23885_NORMS,
  1467. .current_norm = V4L2_STD_NTSC_M,
  1468. };
  1469. void cx23885_417_unregister(struct cx23885_dev *dev)
  1470. {
  1471. dprintk(1, "%s()\n", __func__);
  1472. if (dev->v4l_device) {
  1473. if (video_is_registered(dev->v4l_device))
  1474. video_unregister_device(dev->v4l_device);
  1475. else
  1476. video_device_release(dev->v4l_device);
  1477. dev->v4l_device = NULL;
  1478. }
  1479. }
  1480. static struct video_device *cx23885_video_dev_alloc(
  1481. struct cx23885_tsport *tsport,
  1482. struct pci_dev *pci,
  1483. struct video_device *template,
  1484. char *type)
  1485. {
  1486. struct video_device *vfd;
  1487. struct cx23885_dev *dev = tsport->dev;
  1488. dprintk(1, "%s()\n", __func__);
  1489. vfd = video_device_alloc();
  1490. if (NULL == vfd)
  1491. return NULL;
  1492. *vfd = *template;
  1493. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1494. type, cx23885_boards[tsport->dev->board].name);
  1495. vfd->parent = &pci->dev;
  1496. vfd->release = video_device_release;
  1497. return vfd;
  1498. }
  1499. int cx23885_417_register(struct cx23885_dev *dev)
  1500. {
  1501. /* FIXME: Port1 hardcoded here */
  1502. int err = -ENODEV;
  1503. struct cx23885_tsport *tsport = &dev->ts1;
  1504. dprintk(1, "%s()\n", __func__);
  1505. if (cx23885_boards[dev->board].portb != CX23885_MPEG_ENCODER)
  1506. return err;
  1507. /* Set default TV standard */
  1508. dev->encodernorm = cx23885_tvnorms[0];
  1509. if (dev->encodernorm.id & V4L2_STD_525_60)
  1510. tsport->height = 480;
  1511. else
  1512. tsport->height = 576;
  1513. tsport->width = 720;
  1514. cx2341x_fill_defaults(&dev->mpeg_params);
  1515. dev->mpeg_params.port = CX2341X_PORT_SERIAL;
  1516. /* Allocate and initialize V4L video device */
  1517. dev->v4l_device = cx23885_video_dev_alloc(tsport,
  1518. dev->pci, &cx23885_mpeg_template, "mpeg");
  1519. video_set_drvdata(dev->v4l_device, dev);
  1520. err = video_register_device(dev->v4l_device,
  1521. VFL_TYPE_GRABBER, -1);
  1522. if (err < 0) {
  1523. printk(KERN_INFO "%s: can't register mpeg device\n", dev->name);
  1524. return err;
  1525. }
  1526. printk(KERN_INFO "%s: registered device %s [mpeg]\n",
  1527. dev->name, video_device_node_name(dev->v4l_device));
  1528. return 0;
  1529. }