system_64.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. #ifndef __ASM_SYSTEM_H
  2. #define __ASM_SYSTEM_H
  3. #include <asm/segment.h>
  4. #include <asm/cmpxchg.h>
  5. #ifdef __KERNEL__
  6. /* entries in ARCH_DLINFO: */
  7. #ifdef CONFIG_IA32_EMULATION
  8. # define AT_VECTOR_SIZE_ARCH 2
  9. #else
  10. # define AT_VECTOR_SIZE_ARCH 1
  11. #endif
  12. #define __SAVE(reg,offset) "movq %%" #reg ",(14-" #offset ")*8(%%rsp)\n\t"
  13. #define __RESTORE(reg,offset) "movq (14-" #offset ")*8(%%rsp),%%" #reg "\n\t"
  14. /* frame pointer must be last for get_wchan */
  15. #define SAVE_CONTEXT "pushf ; pushq %%rbp ; movq %%rsi,%%rbp\n\t"
  16. #define RESTORE_CONTEXT "movq %%rbp,%%rsi ; popq %%rbp ; popf\t"
  17. #define __EXTRA_CLOBBER \
  18. ,"rcx","rbx","rdx","r8","r9","r10","r11","r12","r13","r14","r15"
  19. /* Save restore flags to clear handle leaking NT */
  20. #define switch_to(prev,next,last) \
  21. asm volatile(SAVE_CONTEXT \
  22. "movq %%rsp,%P[threadrsp](%[prev])\n\t" /* save RSP */ \
  23. "movq %P[threadrsp](%[next]),%%rsp\n\t" /* restore RSP */ \
  24. "call __switch_to\n\t" \
  25. ".globl thread_return\n" \
  26. "thread_return:\n\t" \
  27. "movq %%gs:%P[pda_pcurrent],%%rsi\n\t" \
  28. "movq %P[thread_info](%%rsi),%%r8\n\t" \
  29. LOCK_PREFIX "btr %[tif_fork],%P[ti_flags](%%r8)\n\t" \
  30. "movq %%rax,%%rdi\n\t" \
  31. "jc ret_from_fork\n\t" \
  32. RESTORE_CONTEXT \
  33. : "=a" (last) \
  34. : [next] "S" (next), [prev] "D" (prev), \
  35. [threadrsp] "i" (offsetof(struct task_struct, thread.sp)), \
  36. [ti_flags] "i" (offsetof(struct thread_info, flags)),\
  37. [tif_fork] "i" (TIF_FORK), \
  38. [thread_info] "i" (offsetof(struct task_struct, stack)), \
  39. [pda_pcurrent] "i" (offsetof(struct x8664_pda, pcurrent)) \
  40. : "memory", "cc" __EXTRA_CLOBBER)
  41. #endif /* __KERNEL__ */
  42. #ifdef CONFIG_SMP
  43. #define smp_mb() mb()
  44. #define smp_rmb() barrier()
  45. #define smp_wmb() barrier()
  46. #define smp_read_barrier_depends() do {} while(0)
  47. #else
  48. #define smp_mb() barrier()
  49. #define smp_rmb() barrier()
  50. #define smp_wmb() barrier()
  51. #define smp_read_barrier_depends() do {} while(0)
  52. #endif
  53. /*
  54. * Force strict CPU ordering.
  55. * And yes, this is required on UP too when we're talking
  56. * to devices.
  57. */
  58. #define mb() asm volatile("mfence":::"memory")
  59. #define rmb() asm volatile("lfence":::"memory")
  60. #define wmb() asm volatile("sfence" ::: "memory")
  61. #define read_barrier_depends() do {} while(0)
  62. #define set_mb(var, value) do { (void) xchg(&var, value); } while (0)
  63. static inline unsigned long read_cr8(void)
  64. {
  65. unsigned long cr8;
  66. asm volatile("movq %%cr8,%0" : "=r" (cr8));
  67. return cr8;
  68. }
  69. static inline void write_cr8(unsigned long val)
  70. {
  71. asm volatile("movq %0,%%cr8" :: "r" (val) : "memory");
  72. }
  73. #include <linux/irqflags.h>
  74. #endif