clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-sys.h>
  24. #include <mach/regs-clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/devs.h>
  27. #include <plat/cpu-freq.h>
  28. #include <plat/clock.h>
  29. #include <plat/clock-clksrc.h>
  30. #include <plat/pll.h>
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. };
  37. #define clk_fin_apll clk_ext_xtal_mux
  38. #define clk_fin_mpll clk_ext_xtal_mux
  39. #define clk_fin_epll clk_ext_xtal_mux
  40. #define clk_fout_mpll clk_mpll
  41. #define clk_fout_epll clk_epll
  42. struct clk clk_h2 = {
  43. .name = "hclk2",
  44. .rate = 0,
  45. };
  46. struct clk clk_27m = {
  47. .name = "clk_27m",
  48. .rate = 27000000,
  49. };
  50. static int clk_48m_ctrl(struct clk *clk, int enable)
  51. {
  52. unsigned long flags;
  53. u32 val;
  54. /* can't rely on clock lock, this register has other usages */
  55. local_irq_save(flags);
  56. val = __raw_readl(S3C64XX_OTHERS);
  57. if (enable)
  58. val |= S3C64XX_OTHERS_USBMASK;
  59. else
  60. val &= ~S3C64XX_OTHERS_USBMASK;
  61. __raw_writel(val, S3C64XX_OTHERS);
  62. local_irq_restore(flags);
  63. return 0;
  64. }
  65. struct clk clk_48m = {
  66. .name = "clk_48m",
  67. .rate = 48000000,
  68. .enable = clk_48m_ctrl,
  69. };
  70. struct clk clk_xusbxti = {
  71. .name = "xusbxti",
  72. .rate = 48000000,
  73. };
  74. static int inline s3c64xx_gate(void __iomem *reg,
  75. struct clk *clk,
  76. int enable)
  77. {
  78. unsigned int ctrlbit = clk->ctrlbit;
  79. u32 con;
  80. con = __raw_readl(reg);
  81. if (enable)
  82. con |= ctrlbit;
  83. else
  84. con &= ~ctrlbit;
  85. __raw_writel(con, reg);
  86. return 0;
  87. }
  88. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  89. {
  90. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  91. }
  92. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  93. {
  94. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  95. }
  96. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  97. {
  98. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  99. }
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "nand",
  103. .parent = &clk_h,
  104. }, {
  105. .name = "rtc",
  106. .parent = &clk_p,
  107. .enable = s3c64xx_pclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  109. }, {
  110. .name = "adc",
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  114. }, {
  115. .name = "i2c",
  116. .devname = "s3c2440-i2c.0",
  117. .parent = &clk_p,
  118. .enable = s3c64xx_pclk_ctrl,
  119. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  120. }, {
  121. .name = "i2c",
  122. .devname = "s3c2440-i2c.1",
  123. .parent = &clk_p,
  124. .enable = s3c64xx_pclk_ctrl,
  125. .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
  126. }, {
  127. .name = "iis",
  128. .devname = "samsung-i2s.0",
  129. .parent = &clk_p,
  130. .enable = s3c64xx_pclk_ctrl,
  131. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  132. }, {
  133. .name = "iis",
  134. .devname = "samsung-i2s.1",
  135. .parent = &clk_p,
  136. .enable = s3c64xx_pclk_ctrl,
  137. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  138. }, {
  139. #ifdef CONFIG_CPU_S3C6410
  140. .name = "iis",
  141. .parent = &clk_p,
  142. .enable = s3c64xx_pclk_ctrl,
  143. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  144. }, {
  145. #endif
  146. .name = "keypad",
  147. .parent = &clk_p,
  148. .enable = s3c64xx_pclk_ctrl,
  149. .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
  150. }, {
  151. .name = "spi",
  152. .devname = "s3c6410-spi.0",
  153. .parent = &clk_p,
  154. .enable = s3c64xx_pclk_ctrl,
  155. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  156. }, {
  157. .name = "spi",
  158. .devname = "s3c6410-spi.1",
  159. .parent = &clk_p,
  160. .enable = s3c64xx_pclk_ctrl,
  161. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  162. }, {
  163. .name = "48m",
  164. .devname = "s3c-sdhci.0",
  165. .parent = &clk_48m,
  166. .enable = s3c64xx_sclk_ctrl,
  167. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  168. }, {
  169. .name = "48m",
  170. .devname = "s3c-sdhci.1",
  171. .parent = &clk_48m,
  172. .enable = s3c64xx_sclk_ctrl,
  173. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  174. }, {
  175. .name = "48m",
  176. .devname = "s3c-sdhci.2",
  177. .parent = &clk_48m,
  178. .enable = s3c64xx_sclk_ctrl,
  179. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  180. }, {
  181. .name = "ac97",
  182. .parent = &clk_p,
  183. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  184. }, {
  185. .name = "cfcon",
  186. .parent = &clk_h,
  187. .enable = s3c64xx_hclk_ctrl,
  188. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  189. }, {
  190. .name = "dma0",
  191. .parent = &clk_h,
  192. .enable = s3c64xx_hclk_ctrl,
  193. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  194. }, {
  195. .name = "dma1",
  196. .parent = &clk_h,
  197. .enable = s3c64xx_hclk_ctrl,
  198. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  199. }, {
  200. .name = "3dse",
  201. .parent = &clk_h,
  202. .enable = s3c64xx_hclk_ctrl,
  203. .ctrlbit = S3C_CLKCON_HCLK_3DSE,
  204. }, {
  205. .name = "hclk_secur",
  206. .parent = &clk_h,
  207. .enable = s3c64xx_hclk_ctrl,
  208. .ctrlbit = S3C_CLKCON_HCLK_SECUR,
  209. }, {
  210. .name = "sdma1",
  211. .parent = &clk_h,
  212. .enable = s3c64xx_hclk_ctrl,
  213. .ctrlbit = S3C_CLKCON_HCLK_SDMA1,
  214. }, {
  215. .name = "sdma0",
  216. .parent = &clk_h,
  217. .enable = s3c64xx_hclk_ctrl,
  218. .ctrlbit = S3C_CLKCON_HCLK_SDMA0,
  219. }, {
  220. .name = "hclk_jpeg",
  221. .parent = &clk_h,
  222. .enable = s3c64xx_hclk_ctrl,
  223. .ctrlbit = S3C_CLKCON_HCLK_JPEG,
  224. }, {
  225. .name = "camif",
  226. .parent = &clk_h,
  227. .enable = s3c64xx_hclk_ctrl,
  228. .ctrlbit = S3C_CLKCON_HCLK_CAMIF,
  229. }, {
  230. .name = "hclk_scaler",
  231. .parent = &clk_h,
  232. .enable = s3c64xx_hclk_ctrl,
  233. .ctrlbit = S3C_CLKCON_HCLK_SCALER,
  234. }, {
  235. .name = "2d",
  236. .parent = &clk_h,
  237. .enable = s3c64xx_hclk_ctrl,
  238. .ctrlbit = S3C_CLKCON_HCLK_2D,
  239. }, {
  240. .name = "tv",
  241. .parent = &clk_h,
  242. .enable = s3c64xx_hclk_ctrl,
  243. .ctrlbit = S3C_CLKCON_HCLK_TV,
  244. }, {
  245. .name = "post0",
  246. .parent = &clk_h,
  247. .enable = s3c64xx_hclk_ctrl,
  248. .ctrlbit = S3C_CLKCON_HCLK_POST0,
  249. }, {
  250. .name = "rot",
  251. .parent = &clk_h,
  252. .enable = s3c64xx_hclk_ctrl,
  253. .ctrlbit = S3C_CLKCON_HCLK_ROT,
  254. }, {
  255. .name = "hclk_mfc",
  256. .parent = &clk_h,
  257. .enable = s3c64xx_hclk_ctrl,
  258. .ctrlbit = S3C_CLKCON_HCLK_MFC,
  259. }, {
  260. .name = "pclk_mfc",
  261. .parent = &clk_p,
  262. .enable = s3c64xx_pclk_ctrl,
  263. .ctrlbit = S3C_CLKCON_PCLK_MFC,
  264. }, {
  265. .name = "dac27",
  266. .enable = s3c64xx_sclk_ctrl,
  267. .ctrlbit = S3C_CLKCON_SCLK_DAC27,
  268. }, {
  269. .name = "tv27",
  270. .enable = s3c64xx_sclk_ctrl,
  271. .ctrlbit = S3C_CLKCON_SCLK_TV27,
  272. }, {
  273. .name = "scaler27",
  274. .enable = s3c64xx_sclk_ctrl,
  275. .ctrlbit = S3C_CLKCON_SCLK_SCALER27,
  276. }, {
  277. .name = "sclk_scaler",
  278. .enable = s3c64xx_sclk_ctrl,
  279. .ctrlbit = S3C_CLKCON_SCLK_SCALER,
  280. }, {
  281. .name = "post0_27",
  282. .enable = s3c64xx_sclk_ctrl,
  283. .ctrlbit = S3C_CLKCON_SCLK_POST0_27,
  284. }, {
  285. .name = "secur",
  286. .enable = s3c64xx_sclk_ctrl,
  287. .ctrlbit = S3C_CLKCON_SCLK_SECUR,
  288. }, {
  289. .name = "sclk_mfc",
  290. .enable = s3c64xx_sclk_ctrl,
  291. .ctrlbit = S3C_CLKCON_SCLK_MFC,
  292. }, {
  293. .name = "cam",
  294. .enable = s3c64xx_sclk_ctrl,
  295. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  296. }, {
  297. .name = "sclk_jpeg",
  298. .enable = s3c64xx_sclk_ctrl,
  299. .ctrlbit = S3C_CLKCON_SCLK_JPEG,
  300. },
  301. };
  302. static struct clk clk_48m_spi0 = {
  303. .name = "spi_48m",
  304. .devname = "s3c6410-spi.0",
  305. .parent = &clk_48m,
  306. .enable = s3c64xx_sclk_ctrl,
  307. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  308. };
  309. static struct clk clk_48m_spi1 = {
  310. .name = "spi_48m",
  311. .devname = "s3c6410-spi.1",
  312. .parent = &clk_48m,
  313. .enable = s3c64xx_sclk_ctrl,
  314. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  315. };
  316. static struct clk init_clocks[] = {
  317. {
  318. .name = "lcd",
  319. .parent = &clk_h,
  320. .enable = s3c64xx_hclk_ctrl,
  321. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  322. }, {
  323. .name = "gpio",
  324. .parent = &clk_p,
  325. .enable = s3c64xx_pclk_ctrl,
  326. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  327. }, {
  328. .name = "usb-host",
  329. .parent = &clk_h,
  330. .enable = s3c64xx_hclk_ctrl,
  331. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  332. }, {
  333. .name = "otg",
  334. .parent = &clk_h,
  335. .enable = s3c64xx_hclk_ctrl,
  336. .ctrlbit = S3C_CLKCON_HCLK_USB,
  337. }, {
  338. .name = "timers",
  339. .parent = &clk_p,
  340. .enable = s3c64xx_pclk_ctrl,
  341. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  342. }, {
  343. .name = "uart",
  344. .devname = "s3c6400-uart.0",
  345. .parent = &clk_p,
  346. .enable = s3c64xx_pclk_ctrl,
  347. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  348. }, {
  349. .name = "uart",
  350. .devname = "s3c6400-uart.1",
  351. .parent = &clk_p,
  352. .enable = s3c64xx_pclk_ctrl,
  353. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  354. }, {
  355. .name = "uart",
  356. .devname = "s3c6400-uart.2",
  357. .parent = &clk_p,
  358. .enable = s3c64xx_pclk_ctrl,
  359. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  360. }, {
  361. .name = "uart",
  362. .devname = "s3c6400-uart.3",
  363. .parent = &clk_p,
  364. .enable = s3c64xx_pclk_ctrl,
  365. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  366. }, {
  367. .name = "watchdog",
  368. .parent = &clk_p,
  369. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  370. },
  371. };
  372. static struct clk clk_hsmmc0 = {
  373. .name = "hsmmc",
  374. .devname = "s3c-sdhci.0",
  375. .parent = &clk_h,
  376. .enable = s3c64xx_hclk_ctrl,
  377. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  378. };
  379. static struct clk clk_hsmmc1 = {
  380. .name = "hsmmc",
  381. .devname = "s3c-sdhci.1",
  382. .parent = &clk_h,
  383. .enable = s3c64xx_hclk_ctrl,
  384. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  385. };
  386. static struct clk clk_hsmmc2 = {
  387. .name = "hsmmc",
  388. .devname = "s3c-sdhci.2",
  389. .parent = &clk_h,
  390. .enable = s3c64xx_hclk_ctrl,
  391. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  392. };
  393. static struct clk clk_fout_apll = {
  394. .name = "fout_apll",
  395. };
  396. static struct clk *clk_src_apll_list[] = {
  397. [0] = &clk_fin_apll,
  398. [1] = &clk_fout_apll,
  399. };
  400. static struct clksrc_sources clk_src_apll = {
  401. .sources = clk_src_apll_list,
  402. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  403. };
  404. static struct clksrc_clk clk_mout_apll = {
  405. .clk = {
  406. .name = "mout_apll",
  407. },
  408. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  409. .sources = &clk_src_apll,
  410. };
  411. static struct clk *clk_src_epll_list[] = {
  412. [0] = &clk_fin_epll,
  413. [1] = &clk_fout_epll,
  414. };
  415. static struct clksrc_sources clk_src_epll = {
  416. .sources = clk_src_epll_list,
  417. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  418. };
  419. static struct clksrc_clk clk_mout_epll = {
  420. .clk = {
  421. .name = "mout_epll",
  422. },
  423. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  424. .sources = &clk_src_epll,
  425. };
  426. static struct clk *clk_src_mpll_list[] = {
  427. [0] = &clk_fin_mpll,
  428. [1] = &clk_fout_mpll,
  429. };
  430. static struct clksrc_sources clk_src_mpll = {
  431. .sources = clk_src_mpll_list,
  432. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  433. };
  434. static struct clksrc_clk clk_mout_mpll = {
  435. .clk = {
  436. .name = "mout_mpll",
  437. },
  438. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  439. .sources = &clk_src_mpll,
  440. };
  441. static unsigned int armclk_mask;
  442. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  443. {
  444. unsigned long rate = clk_get_rate(clk->parent);
  445. u32 clkdiv;
  446. /* divisor mask starts at bit0, so no need to shift */
  447. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  448. return rate / (clkdiv + 1);
  449. }
  450. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  451. unsigned long rate)
  452. {
  453. unsigned long parent = clk_get_rate(clk->parent);
  454. u32 div;
  455. if (parent < rate)
  456. return parent;
  457. div = (parent / rate) - 1;
  458. if (div > armclk_mask)
  459. div = armclk_mask;
  460. return parent / (div + 1);
  461. }
  462. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  463. {
  464. unsigned long parent = clk_get_rate(clk->parent);
  465. u32 div;
  466. u32 val;
  467. if (rate < parent / (armclk_mask + 1))
  468. return -EINVAL;
  469. rate = clk_round_rate(clk, rate);
  470. div = clk_get_rate(clk->parent) / rate;
  471. val = __raw_readl(S3C_CLK_DIV0);
  472. val &= ~armclk_mask;
  473. val |= (div - 1);
  474. __raw_writel(val, S3C_CLK_DIV0);
  475. return 0;
  476. }
  477. static struct clk clk_arm = {
  478. .name = "armclk",
  479. .parent = &clk_mout_apll.clk,
  480. .ops = &(struct clk_ops) {
  481. .get_rate = s3c64xx_clk_arm_get_rate,
  482. .set_rate = s3c64xx_clk_arm_set_rate,
  483. .round_rate = s3c64xx_clk_arm_round_rate,
  484. },
  485. };
  486. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  487. {
  488. unsigned long rate = clk_get_rate(clk->parent);
  489. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  490. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  491. rate /= 2;
  492. return rate;
  493. }
  494. static struct clk_ops clk_dout_ops = {
  495. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  496. };
  497. static struct clk clk_dout_mpll = {
  498. .name = "dout_mpll",
  499. .parent = &clk_mout_mpll.clk,
  500. .ops = &clk_dout_ops,
  501. };
  502. static struct clk *clkset_spi_mmc_list[] = {
  503. &clk_mout_epll.clk,
  504. &clk_dout_mpll,
  505. &clk_fin_epll,
  506. &clk_27m,
  507. };
  508. static struct clksrc_sources clkset_spi_mmc = {
  509. .sources = clkset_spi_mmc_list,
  510. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  511. };
  512. static struct clk *clkset_irda_list[] = {
  513. &clk_mout_epll.clk,
  514. &clk_dout_mpll,
  515. NULL,
  516. &clk_27m,
  517. };
  518. static struct clksrc_sources clkset_irda = {
  519. .sources = clkset_irda_list,
  520. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  521. };
  522. static struct clk *clkset_uart_list[] = {
  523. &clk_mout_epll.clk,
  524. &clk_dout_mpll,
  525. NULL,
  526. NULL
  527. };
  528. static struct clksrc_sources clkset_uart = {
  529. .sources = clkset_uart_list,
  530. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  531. };
  532. static struct clk *clkset_uhost_list[] = {
  533. &clk_48m,
  534. &clk_mout_epll.clk,
  535. &clk_dout_mpll,
  536. &clk_fin_epll,
  537. };
  538. static struct clksrc_sources clkset_uhost = {
  539. .sources = clkset_uhost_list,
  540. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  541. };
  542. /* The peripheral clocks are all controlled via clocksource followed
  543. * by an optional divider and gate stage. We currently roll this into
  544. * one clock which hides the intermediate clock from the mux.
  545. *
  546. * Note, the JPEG clock can only be an even divider...
  547. *
  548. * The scaler and LCD clocks depend on the S3C64XX version, and also
  549. * have a common parent divisor so are not included here.
  550. */
  551. /* clocks that feed other parts of the clock source tree */
  552. static struct clk clk_iis_cd0 = {
  553. .name = "iis_cdclk0",
  554. };
  555. static struct clk clk_iis_cd1 = {
  556. .name = "iis_cdclk1",
  557. };
  558. static struct clk clk_iisv4_cd = {
  559. .name = "iis_cdclk_v4",
  560. };
  561. static struct clk clk_pcm_cd = {
  562. .name = "pcm_cdclk",
  563. };
  564. static struct clk *clkset_audio0_list[] = {
  565. [0] = &clk_mout_epll.clk,
  566. [1] = &clk_dout_mpll,
  567. [2] = &clk_fin_epll,
  568. [3] = &clk_iis_cd0,
  569. [4] = &clk_pcm_cd,
  570. };
  571. static struct clksrc_sources clkset_audio0 = {
  572. .sources = clkset_audio0_list,
  573. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  574. };
  575. static struct clk *clkset_audio1_list[] = {
  576. [0] = &clk_mout_epll.clk,
  577. [1] = &clk_dout_mpll,
  578. [2] = &clk_fin_epll,
  579. [3] = &clk_iis_cd1,
  580. [4] = &clk_pcm_cd,
  581. };
  582. static struct clksrc_sources clkset_audio1 = {
  583. .sources = clkset_audio1_list,
  584. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  585. };
  586. static struct clk *clkset_audio2_list[] = {
  587. [0] = &clk_mout_epll.clk,
  588. [1] = &clk_dout_mpll,
  589. [2] = &clk_fin_epll,
  590. [3] = &clk_iisv4_cd,
  591. [4] = &clk_pcm_cd,
  592. };
  593. static struct clksrc_sources clkset_audio2 = {
  594. .sources = clkset_audio2_list,
  595. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  596. };
  597. static struct clk *clkset_camif_list[] = {
  598. &clk_h2,
  599. };
  600. static struct clksrc_sources clkset_camif = {
  601. .sources = clkset_camif_list,
  602. .nr_sources = ARRAY_SIZE(clkset_camif_list),
  603. };
  604. static struct clksrc_clk clksrcs[] = {
  605. {
  606. .clk = {
  607. .name = "usb-bus-host",
  608. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  609. .enable = s3c64xx_sclk_ctrl,
  610. },
  611. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  612. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  613. .sources = &clkset_uhost,
  614. }, {
  615. .clk = {
  616. .name = "audio-bus",
  617. .devname = "samsung-i2s.0",
  618. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  619. .enable = s3c64xx_sclk_ctrl,
  620. },
  621. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  622. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  623. .sources = &clkset_audio0,
  624. }, {
  625. .clk = {
  626. .name = "audio-bus",
  627. .devname = "samsung-i2s.1",
  628. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  629. .enable = s3c64xx_sclk_ctrl,
  630. },
  631. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  632. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  633. .sources = &clkset_audio1,
  634. }, {
  635. .clk = {
  636. .name = "audio-bus",
  637. .devname = "samsung-i2s.2",
  638. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  639. .enable = s3c64xx_sclk_ctrl,
  640. },
  641. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  642. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  643. .sources = &clkset_audio2,
  644. }, {
  645. .clk = {
  646. .name = "irda-bus",
  647. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  648. .enable = s3c64xx_sclk_ctrl,
  649. },
  650. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  651. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  652. .sources = &clkset_irda,
  653. }, {
  654. .clk = {
  655. .name = "camera",
  656. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  657. .enable = s3c64xx_sclk_ctrl,
  658. },
  659. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  660. .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
  661. .sources = &clkset_camif,
  662. },
  663. };
  664. /* Where does UCLK0 come from? */
  665. static struct clksrc_clk clk_sclk_uclk = {
  666. .clk = {
  667. .name = "uclk1",
  668. .ctrlbit = S3C_CLKCON_SCLK_UART,
  669. .enable = s3c64xx_sclk_ctrl,
  670. },
  671. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  672. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  673. .sources = &clkset_uart,
  674. };
  675. static struct clksrc_clk clk_sclk_mmc0 = {
  676. .clk = {
  677. .name = "mmc_bus",
  678. .devname = "s3c-sdhci.0",
  679. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  680. .enable = s3c64xx_sclk_ctrl,
  681. },
  682. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  683. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  684. .sources = &clkset_spi_mmc,
  685. };
  686. static struct clksrc_clk clk_sclk_mmc1 = {
  687. .clk = {
  688. .name = "mmc_bus",
  689. .devname = "s3c-sdhci.1",
  690. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  691. .enable = s3c64xx_sclk_ctrl,
  692. },
  693. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  694. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  695. .sources = &clkset_spi_mmc,
  696. };
  697. static struct clksrc_clk clk_sclk_mmc2 = {
  698. .clk = {
  699. .name = "mmc_bus",
  700. .devname = "s3c-sdhci.2",
  701. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  702. .enable = s3c64xx_sclk_ctrl,
  703. },
  704. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  705. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  706. .sources = &clkset_spi_mmc,
  707. };
  708. static struct clksrc_clk clk_sclk_spi0 = {
  709. .clk = {
  710. .name = "spi-bus",
  711. .devname = "s3c6410-spi.0",
  712. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  713. .enable = s3c64xx_sclk_ctrl,
  714. },
  715. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  716. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  717. .sources = &clkset_spi_mmc,
  718. };
  719. static struct clksrc_clk clk_sclk_spi1 = {
  720. .clk = {
  721. .name = "spi-bus",
  722. .devname = "s3c6410-spi.1",
  723. .ctrlbit = S3C_CLKCON_SCLK_SPI1,
  724. .enable = s3c64xx_sclk_ctrl,
  725. },
  726. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  727. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  728. .sources = &clkset_spi_mmc,
  729. };
  730. /* Clock initialisation code */
  731. static struct clksrc_clk *init_parents[] = {
  732. &clk_mout_apll,
  733. &clk_mout_epll,
  734. &clk_mout_mpll,
  735. };
  736. static struct clksrc_clk *clksrc_cdev[] = {
  737. &clk_sclk_uclk,
  738. &clk_sclk_mmc0,
  739. &clk_sclk_mmc1,
  740. &clk_sclk_mmc2,
  741. &clk_sclk_spi0,
  742. &clk_sclk_spi1,
  743. };
  744. static struct clk *clk_cdev[] = {
  745. &clk_hsmmc0,
  746. &clk_hsmmc1,
  747. &clk_hsmmc2,
  748. &clk_48m_spi0,
  749. &clk_48m_spi1,
  750. };
  751. static struct clk_lookup s3c64xx_clk_lookup[] = {
  752. CLKDEV_INIT(NULL, "clk_uart_baud2", &clk_p),
  753. CLKDEV_INIT(NULL, "clk_uart_baud3", &clk_sclk_uclk.clk),
  754. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0),
  755. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1),
  756. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2),
  757. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
  758. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
  759. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
  760. CLKDEV_INIT(NULL, "spi_busclk0", &clk_p),
  761. CLKDEV_INIT("s3c6410-spi.0", "spi_busclk1", &clk_sclk_spi0.clk),
  762. CLKDEV_INIT("s3c6410-spi.0", "spi_busclk2", &clk_48m_spi0),
  763. CLKDEV_INIT("s3c6410-spi.1", "spi_busclk1", &clk_sclk_spi1.clk),
  764. CLKDEV_INIT("s3c6410-spi.1", "spi_busclk2", &clk_48m_spi1),
  765. };
  766. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  767. void __init_or_cpufreq s3c64xx_setup_clocks(void)
  768. {
  769. struct clk *xtal_clk;
  770. unsigned long xtal;
  771. unsigned long fclk;
  772. unsigned long hclk;
  773. unsigned long hclk2;
  774. unsigned long pclk;
  775. unsigned long epll;
  776. unsigned long apll;
  777. unsigned long mpll;
  778. unsigned int ptr;
  779. u32 clkdiv0;
  780. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  781. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  782. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  783. xtal_clk = clk_get(NULL, "xtal");
  784. BUG_ON(IS_ERR(xtal_clk));
  785. xtal = clk_get_rate(xtal_clk);
  786. clk_put(xtal_clk);
  787. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  788. /* For now assume the mux always selects the crystal */
  789. clk_ext_xtal_mux.parent = xtal_clk;
  790. epll = s3c_get_pll6553x(xtal, __raw_readl(S3C_EPLL_CON0),
  791. __raw_readl(S3C_EPLL_CON1));
  792. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  793. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  794. fclk = mpll;
  795. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  796. apll, mpll, epll);
  797. if(__raw_readl(S3C64XX_OTHERS) & S3C64XX_OTHERS_SYNCMUXSEL)
  798. /* Synchronous mode */
  799. hclk2 = apll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  800. else
  801. /* Asynchronous mode */
  802. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  803. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  804. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  805. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  806. hclk2, hclk, pclk);
  807. clk_fout_mpll.rate = mpll;
  808. clk_fout_epll.rate = epll;
  809. clk_fout_apll.rate = apll;
  810. clk_h2.rate = hclk2;
  811. clk_h.rate = hclk;
  812. clk_p.rate = pclk;
  813. clk_f.rate = fclk;
  814. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  815. s3c_set_clksrc(init_parents[ptr], true);
  816. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  817. s3c_set_clksrc(&clksrcs[ptr], true);
  818. }
  819. static struct clk *clks1[] __initdata = {
  820. &clk_ext_xtal_mux,
  821. &clk_iis_cd0,
  822. &clk_iis_cd1,
  823. &clk_iisv4_cd,
  824. &clk_pcm_cd,
  825. &clk_mout_epll.clk,
  826. &clk_mout_mpll.clk,
  827. &clk_dout_mpll,
  828. &clk_arm,
  829. };
  830. static struct clk *clks[] __initdata = {
  831. &clk_ext,
  832. &clk_epll,
  833. &clk_27m,
  834. &clk_48m,
  835. &clk_h2,
  836. &clk_xusbxti,
  837. };
  838. /**
  839. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  840. * @xtal: The rate for the clock crystal feeding the PLLs.
  841. * @armclk_divlimit: Divisor mask for ARMCLK.
  842. *
  843. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  844. * as ARMCLK as well as the necessary parent clocks.
  845. *
  846. * This call does not setup the clocks, which is left to the
  847. * s3c64xx_setup_clocks() call which may be needed by the cpufreq
  848. * or resume code to re-set the clocks if the bootloader has changed
  849. * them.
  850. */
  851. void __init s3c64xx_register_clocks(unsigned long xtal,
  852. unsigned armclk_divlimit)
  853. {
  854. unsigned int cnt;
  855. armclk_mask = armclk_divlimit;
  856. s3c24xx_register_baseclocks(xtal);
  857. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  858. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  859. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  860. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  861. s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
  862. for (cnt = 0; cnt < ARRAY_SIZE(clk_cdev); cnt++)
  863. s3c_disable_clocks(clk_cdev[cnt], 1);
  864. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  865. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  866. for (cnt = 0; cnt < ARRAY_SIZE(clksrc_cdev); cnt++)
  867. s3c_register_clksrc(clksrc_cdev[cnt], 1);
  868. clkdev_add_table(s3c64xx_clk_lookup, ARRAY_SIZE(s3c64xx_clk_lookup));
  869. s3c_pwmclk_init();
  870. }