sdhci.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538
  1. /*
  2. * linux/drivers/mmc/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2006 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/highmem.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/protocol.h>
  17. #include <asm/scatterlist.h>
  18. #include "sdhci.h"
  19. #define DRIVER_NAME "sdhci"
  20. #define DBG(f, x...) \
  21. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  22. static unsigned int debug_nodma = 0;
  23. static unsigned int debug_forcedma = 0;
  24. static unsigned int debug_quirks = 0;
  25. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  26. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  27. /* Controller doesn't like some resets when there is no card inserted. */
  28. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  29. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  30. static const struct pci_device_id pci_ids[] __devinitdata = {
  31. {
  32. .vendor = PCI_VENDOR_ID_RICOH,
  33. .device = PCI_DEVICE_ID_RICOH_R5C822,
  34. .subvendor = PCI_VENDOR_ID_IBM,
  35. .subdevice = PCI_ANY_ID,
  36. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  37. SDHCI_QUIRK_FORCE_DMA,
  38. },
  39. {
  40. .vendor = PCI_VENDOR_ID_RICOH,
  41. .device = PCI_DEVICE_ID_RICOH_R5C822,
  42. .subvendor = PCI_ANY_ID,
  43. .subdevice = PCI_ANY_ID,
  44. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  45. SDHCI_QUIRK_NO_CARD_NO_RESET,
  46. },
  47. {
  48. .vendor = PCI_VENDOR_ID_TI,
  49. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  50. .subvendor = PCI_ANY_ID,
  51. .subdevice = PCI_ANY_ID,
  52. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  53. },
  54. {
  55. .vendor = PCI_VENDOR_ID_ENE,
  56. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  57. .subvendor = PCI_ANY_ID,
  58. .subdevice = PCI_ANY_ID,
  59. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE,
  60. },
  61. { /* Generic SD host controller */
  62. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  63. },
  64. { /* end: all zeroes */ },
  65. };
  66. MODULE_DEVICE_TABLE(pci, pci_ids);
  67. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  68. static void sdhci_finish_data(struct sdhci_host *);
  69. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  70. static void sdhci_finish_command(struct sdhci_host *);
  71. static void sdhci_dumpregs(struct sdhci_host *host)
  72. {
  73. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  74. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  75. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  76. readw(host->ioaddr + SDHCI_HOST_VERSION));
  77. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  78. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  79. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  80. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  81. readl(host->ioaddr + SDHCI_ARGUMENT),
  82. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  83. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  84. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  85. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  86. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  87. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  88. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  89. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  90. readb(host->ioaddr + SDHCI_WALK_UP_CONTROL),
  91. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  92. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  93. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  94. readl(host->ioaddr + SDHCI_INT_STATUS));
  95. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  96. readl(host->ioaddr + SDHCI_INT_ENABLE),
  97. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  98. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  99. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  100. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  101. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  102. readl(host->ioaddr + SDHCI_CAPABILITIES),
  103. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  104. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  105. }
  106. /*****************************************************************************\
  107. * *
  108. * Low level functions *
  109. * *
  110. \*****************************************************************************/
  111. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  112. {
  113. unsigned long timeout;
  114. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  115. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  116. SDHCI_CARD_PRESENT))
  117. return;
  118. }
  119. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  120. if (mask & SDHCI_RESET_ALL)
  121. host->clock = 0;
  122. /* Wait max 100 ms */
  123. timeout = 100;
  124. /* hw clears the bit when it's done */
  125. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  126. if (timeout == 0) {
  127. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  128. mmc_hostname(host->mmc), (int)mask);
  129. sdhci_dumpregs(host);
  130. return;
  131. }
  132. timeout--;
  133. mdelay(1);
  134. }
  135. }
  136. static void sdhci_init(struct sdhci_host *host)
  137. {
  138. u32 intmask;
  139. sdhci_reset(host, SDHCI_RESET_ALL);
  140. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  141. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  142. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  143. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  144. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  145. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  146. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  147. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  148. }
  149. static void sdhci_activate_led(struct sdhci_host *host)
  150. {
  151. u8 ctrl;
  152. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  153. ctrl |= SDHCI_CTRL_LED;
  154. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  155. }
  156. static void sdhci_deactivate_led(struct sdhci_host *host)
  157. {
  158. u8 ctrl;
  159. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  160. ctrl &= ~SDHCI_CTRL_LED;
  161. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  162. }
  163. /*****************************************************************************\
  164. * *
  165. * Core functions *
  166. * *
  167. \*****************************************************************************/
  168. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  169. {
  170. return page_address(host->cur_sg->page) + host->cur_sg->offset;
  171. }
  172. static inline int sdhci_next_sg(struct sdhci_host* host)
  173. {
  174. /*
  175. * Skip to next SG entry.
  176. */
  177. host->cur_sg++;
  178. host->num_sg--;
  179. /*
  180. * Any entries left?
  181. */
  182. if (host->num_sg > 0) {
  183. host->offset = 0;
  184. host->remain = host->cur_sg->length;
  185. }
  186. return host->num_sg;
  187. }
  188. static void sdhci_read_block_pio(struct sdhci_host *host)
  189. {
  190. int blksize, chunk_remain;
  191. u32 data;
  192. char *buffer;
  193. int size;
  194. DBG("PIO reading\n");
  195. blksize = host->data->blksz;
  196. chunk_remain = 0;
  197. data = 0;
  198. buffer = sdhci_sg_to_buffer(host) + host->offset;
  199. while (blksize) {
  200. if (chunk_remain == 0) {
  201. data = readl(host->ioaddr + SDHCI_BUFFER);
  202. chunk_remain = min(blksize, 4);
  203. }
  204. size = min(host->size, host->remain);
  205. size = min(size, chunk_remain);
  206. chunk_remain -= size;
  207. blksize -= size;
  208. host->offset += size;
  209. host->remain -= size;
  210. host->size -= size;
  211. while (size) {
  212. *buffer = data & 0xFF;
  213. buffer++;
  214. data >>= 8;
  215. size--;
  216. }
  217. if (host->remain == 0) {
  218. if (sdhci_next_sg(host) == 0) {
  219. BUG_ON(blksize != 0);
  220. return;
  221. }
  222. buffer = sdhci_sg_to_buffer(host);
  223. }
  224. }
  225. }
  226. static void sdhci_write_block_pio(struct sdhci_host *host)
  227. {
  228. int blksize, chunk_remain;
  229. u32 data;
  230. char *buffer;
  231. int bytes, size;
  232. DBG("PIO writing\n");
  233. blksize = host->data->blksz;
  234. chunk_remain = 4;
  235. data = 0;
  236. bytes = 0;
  237. buffer = sdhci_sg_to_buffer(host) + host->offset;
  238. while (blksize) {
  239. size = min(host->size, host->remain);
  240. size = min(size, chunk_remain);
  241. chunk_remain -= size;
  242. blksize -= size;
  243. host->offset += size;
  244. host->remain -= size;
  245. host->size -= size;
  246. while (size) {
  247. data >>= 8;
  248. data |= (u32)*buffer << 24;
  249. buffer++;
  250. size--;
  251. }
  252. if (chunk_remain == 0) {
  253. writel(data, host->ioaddr + SDHCI_BUFFER);
  254. chunk_remain = min(blksize, 4);
  255. }
  256. if (host->remain == 0) {
  257. if (sdhci_next_sg(host) == 0) {
  258. BUG_ON(blksize != 0);
  259. return;
  260. }
  261. buffer = sdhci_sg_to_buffer(host);
  262. }
  263. }
  264. }
  265. static void sdhci_transfer_pio(struct sdhci_host *host)
  266. {
  267. u32 mask;
  268. BUG_ON(!host->data);
  269. if (host->size == 0)
  270. return;
  271. if (host->data->flags & MMC_DATA_READ)
  272. mask = SDHCI_DATA_AVAILABLE;
  273. else
  274. mask = SDHCI_SPACE_AVAILABLE;
  275. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  276. if (host->data->flags & MMC_DATA_READ)
  277. sdhci_read_block_pio(host);
  278. else
  279. sdhci_write_block_pio(host);
  280. if (host->size == 0)
  281. break;
  282. BUG_ON(host->num_sg == 0);
  283. }
  284. DBG("PIO transfer complete.\n");
  285. }
  286. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  287. {
  288. u8 count;
  289. unsigned target_timeout, current_timeout;
  290. WARN_ON(host->data);
  291. if (data == NULL)
  292. return;
  293. DBG("blksz %04x blks %04x flags %08x\n",
  294. data->blksz, data->blocks, data->flags);
  295. DBG("tsac %d ms nsac %d clk\n",
  296. data->timeout_ns / 1000000, data->timeout_clks);
  297. /* Sanity checks */
  298. BUG_ON(data->blksz * data->blocks > 524288);
  299. BUG_ON(data->blksz > host->mmc->max_blk_size);
  300. BUG_ON(data->blocks > 65535);
  301. /* timeout in us */
  302. target_timeout = data->timeout_ns / 1000 +
  303. data->timeout_clks / host->clock;
  304. /*
  305. * Figure out needed cycles.
  306. * We do this in steps in order to fit inside a 32 bit int.
  307. * The first step is the minimum timeout, which will have a
  308. * minimum resolution of 6 bits:
  309. * (1) 2^13*1000 > 2^22,
  310. * (2) host->timeout_clk < 2^16
  311. * =>
  312. * (1) / (2) > 2^6
  313. */
  314. count = 0;
  315. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  316. while (current_timeout < target_timeout) {
  317. count++;
  318. current_timeout <<= 1;
  319. if (count >= 0xF)
  320. break;
  321. }
  322. if (count >= 0xF) {
  323. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  324. mmc_hostname(host->mmc));
  325. count = 0xE;
  326. }
  327. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  328. if (host->flags & SDHCI_USE_DMA) {
  329. int count;
  330. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  331. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  332. BUG_ON(count != 1);
  333. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  334. } else {
  335. host->size = data->blksz * data->blocks;
  336. host->cur_sg = data->sg;
  337. host->num_sg = data->sg_len;
  338. host->offset = 0;
  339. host->remain = host->cur_sg->length;
  340. }
  341. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  342. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  343. host->ioaddr + SDHCI_BLOCK_SIZE);
  344. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  345. }
  346. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  347. struct mmc_data *data)
  348. {
  349. u16 mode;
  350. WARN_ON(host->data);
  351. if (data == NULL)
  352. return;
  353. mode = SDHCI_TRNS_BLK_CNT_EN;
  354. if (data->blocks > 1)
  355. mode |= SDHCI_TRNS_MULTI;
  356. if (data->flags & MMC_DATA_READ)
  357. mode |= SDHCI_TRNS_READ;
  358. if (host->flags & SDHCI_USE_DMA)
  359. mode |= SDHCI_TRNS_DMA;
  360. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  361. }
  362. static void sdhci_finish_data(struct sdhci_host *host)
  363. {
  364. struct mmc_data *data;
  365. u16 blocks;
  366. BUG_ON(!host->data);
  367. data = host->data;
  368. host->data = NULL;
  369. if (host->flags & SDHCI_USE_DMA) {
  370. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  371. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  372. }
  373. /*
  374. * Controller doesn't count down when in single block mode.
  375. */
  376. if ((data->blocks == 1) && (data->error == MMC_ERR_NONE))
  377. blocks = 0;
  378. else
  379. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  380. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  381. if ((data->error == MMC_ERR_NONE) && blocks) {
  382. printk(KERN_ERR "%s: Controller signalled completion even "
  383. "though there were blocks left.\n",
  384. mmc_hostname(host->mmc));
  385. data->error = MMC_ERR_FAILED;
  386. } else if (host->size != 0) {
  387. printk(KERN_ERR "%s: %d bytes were left untransferred.\n",
  388. mmc_hostname(host->mmc), host->size);
  389. data->error = MMC_ERR_FAILED;
  390. }
  391. DBG("Ending data transfer (%d bytes)\n", data->bytes_xfered);
  392. if (data->stop) {
  393. /*
  394. * The controller needs a reset of internal state machines
  395. * upon error conditions.
  396. */
  397. if (data->error != MMC_ERR_NONE) {
  398. sdhci_reset(host, SDHCI_RESET_CMD);
  399. sdhci_reset(host, SDHCI_RESET_DATA);
  400. }
  401. sdhci_send_command(host, data->stop);
  402. } else
  403. tasklet_schedule(&host->finish_tasklet);
  404. }
  405. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  406. {
  407. int flags;
  408. u32 mask;
  409. unsigned long timeout;
  410. WARN_ON(host->cmd);
  411. DBG("Sending cmd (%x)\n", cmd->opcode);
  412. /* Wait max 10 ms */
  413. timeout = 10;
  414. mask = SDHCI_CMD_INHIBIT;
  415. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  416. mask |= SDHCI_DATA_INHIBIT;
  417. /* We shouldn't wait for data inihibit for stop commands, even
  418. though they might use busy signaling */
  419. if (host->mrq->data && (cmd == host->mrq->data->stop))
  420. mask &= ~SDHCI_DATA_INHIBIT;
  421. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  422. if (timeout == 0) {
  423. printk(KERN_ERR "%s: Controller never released "
  424. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  425. sdhci_dumpregs(host);
  426. cmd->error = MMC_ERR_FAILED;
  427. tasklet_schedule(&host->finish_tasklet);
  428. return;
  429. }
  430. timeout--;
  431. mdelay(1);
  432. }
  433. mod_timer(&host->timer, jiffies + 10 * HZ);
  434. host->cmd = cmd;
  435. sdhci_prepare_data(host, cmd->data);
  436. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  437. sdhci_set_transfer_mode(host, cmd->data);
  438. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  439. printk(KERN_ERR "%s: Unsupported response type!\n",
  440. mmc_hostname(host->mmc));
  441. cmd->error = MMC_ERR_INVALID;
  442. tasklet_schedule(&host->finish_tasklet);
  443. return;
  444. }
  445. if (!(cmd->flags & MMC_RSP_PRESENT))
  446. flags = SDHCI_CMD_RESP_NONE;
  447. else if (cmd->flags & MMC_RSP_136)
  448. flags = SDHCI_CMD_RESP_LONG;
  449. else if (cmd->flags & MMC_RSP_BUSY)
  450. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  451. else
  452. flags = SDHCI_CMD_RESP_SHORT;
  453. if (cmd->flags & MMC_RSP_CRC)
  454. flags |= SDHCI_CMD_CRC;
  455. if (cmd->flags & MMC_RSP_OPCODE)
  456. flags |= SDHCI_CMD_INDEX;
  457. if (cmd->data)
  458. flags |= SDHCI_CMD_DATA;
  459. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  460. host->ioaddr + SDHCI_COMMAND);
  461. }
  462. static void sdhci_finish_command(struct sdhci_host *host)
  463. {
  464. int i;
  465. BUG_ON(host->cmd == NULL);
  466. if (host->cmd->flags & MMC_RSP_PRESENT) {
  467. if (host->cmd->flags & MMC_RSP_136) {
  468. /* CRC is stripped so we need to do some shifting. */
  469. for (i = 0;i < 4;i++) {
  470. host->cmd->resp[i] = readl(host->ioaddr +
  471. SDHCI_RESPONSE + (3-i)*4) << 8;
  472. if (i != 3)
  473. host->cmd->resp[i] |=
  474. readb(host->ioaddr +
  475. SDHCI_RESPONSE + (3-i)*4-1);
  476. }
  477. } else {
  478. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  479. }
  480. }
  481. host->cmd->error = MMC_ERR_NONE;
  482. DBG("Ending cmd (%x)\n", host->cmd->opcode);
  483. if (host->cmd->data)
  484. host->data = host->cmd->data;
  485. else
  486. tasklet_schedule(&host->finish_tasklet);
  487. host->cmd = NULL;
  488. }
  489. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  490. {
  491. int div;
  492. u16 clk;
  493. unsigned long timeout;
  494. if (clock == host->clock)
  495. return;
  496. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  497. if (clock == 0)
  498. goto out;
  499. for (div = 1;div < 256;div *= 2) {
  500. if ((host->max_clk / div) <= clock)
  501. break;
  502. }
  503. div >>= 1;
  504. clk = div << SDHCI_DIVIDER_SHIFT;
  505. clk |= SDHCI_CLOCK_INT_EN;
  506. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  507. /* Wait max 10 ms */
  508. timeout = 10;
  509. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  510. & SDHCI_CLOCK_INT_STABLE)) {
  511. if (timeout == 0) {
  512. printk(KERN_ERR "%s: Internal clock never "
  513. "stabilised.\n", mmc_hostname(host->mmc));
  514. sdhci_dumpregs(host);
  515. return;
  516. }
  517. timeout--;
  518. mdelay(1);
  519. }
  520. clk |= SDHCI_CLOCK_CARD_EN;
  521. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  522. out:
  523. host->clock = clock;
  524. }
  525. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  526. {
  527. u8 pwr;
  528. if (host->power == power)
  529. return;
  530. if (power == (unsigned short)-1) {
  531. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  532. goto out;
  533. }
  534. /*
  535. * Spec says that we should clear the power reg before setting
  536. * a new value. Some controllers don't seem to like this though.
  537. */
  538. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  539. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  540. pwr = SDHCI_POWER_ON;
  541. switch (power) {
  542. case MMC_VDD_170:
  543. case MMC_VDD_180:
  544. case MMC_VDD_190:
  545. pwr |= SDHCI_POWER_180;
  546. break;
  547. case MMC_VDD_290:
  548. case MMC_VDD_300:
  549. case MMC_VDD_310:
  550. pwr |= SDHCI_POWER_300;
  551. break;
  552. case MMC_VDD_320:
  553. case MMC_VDD_330:
  554. case MMC_VDD_340:
  555. pwr |= SDHCI_POWER_330;
  556. break;
  557. default:
  558. BUG();
  559. }
  560. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  561. out:
  562. host->power = power;
  563. }
  564. /*****************************************************************************\
  565. * *
  566. * MMC callbacks *
  567. * *
  568. \*****************************************************************************/
  569. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  570. {
  571. struct sdhci_host *host;
  572. unsigned long flags;
  573. host = mmc_priv(mmc);
  574. spin_lock_irqsave(&host->lock, flags);
  575. WARN_ON(host->mrq != NULL);
  576. sdhci_activate_led(host);
  577. host->mrq = mrq;
  578. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  579. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  580. tasklet_schedule(&host->finish_tasklet);
  581. } else
  582. sdhci_send_command(host, mrq->cmd);
  583. mmiowb();
  584. spin_unlock_irqrestore(&host->lock, flags);
  585. }
  586. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  587. {
  588. struct sdhci_host *host;
  589. unsigned long flags;
  590. u8 ctrl;
  591. host = mmc_priv(mmc);
  592. spin_lock_irqsave(&host->lock, flags);
  593. /*
  594. * Reset the chip on each power off.
  595. * Should clear out any weird states.
  596. */
  597. if (ios->power_mode == MMC_POWER_OFF) {
  598. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  599. sdhci_init(host);
  600. }
  601. sdhci_set_clock(host, ios->clock);
  602. if (ios->power_mode == MMC_POWER_OFF)
  603. sdhci_set_power(host, -1);
  604. else
  605. sdhci_set_power(host, ios->vdd);
  606. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  607. if (ios->bus_width == MMC_BUS_WIDTH_4)
  608. ctrl |= SDHCI_CTRL_4BITBUS;
  609. else
  610. ctrl &= ~SDHCI_CTRL_4BITBUS;
  611. if (ios->timing == MMC_TIMING_SD_HS)
  612. ctrl |= SDHCI_CTRL_HISPD;
  613. else
  614. ctrl &= ~SDHCI_CTRL_HISPD;
  615. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  616. mmiowb();
  617. spin_unlock_irqrestore(&host->lock, flags);
  618. }
  619. static int sdhci_get_ro(struct mmc_host *mmc)
  620. {
  621. struct sdhci_host *host;
  622. unsigned long flags;
  623. int present;
  624. host = mmc_priv(mmc);
  625. spin_lock_irqsave(&host->lock, flags);
  626. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  627. spin_unlock_irqrestore(&host->lock, flags);
  628. return !(present & SDHCI_WRITE_PROTECT);
  629. }
  630. static const struct mmc_host_ops sdhci_ops = {
  631. .request = sdhci_request,
  632. .set_ios = sdhci_set_ios,
  633. .get_ro = sdhci_get_ro,
  634. };
  635. /*****************************************************************************\
  636. * *
  637. * Tasklets *
  638. * *
  639. \*****************************************************************************/
  640. static void sdhci_tasklet_card(unsigned long param)
  641. {
  642. struct sdhci_host *host;
  643. unsigned long flags;
  644. host = (struct sdhci_host*)param;
  645. spin_lock_irqsave(&host->lock, flags);
  646. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  647. if (host->mrq) {
  648. printk(KERN_ERR "%s: Card removed during transfer!\n",
  649. mmc_hostname(host->mmc));
  650. printk(KERN_ERR "%s: Resetting controller.\n",
  651. mmc_hostname(host->mmc));
  652. sdhci_reset(host, SDHCI_RESET_CMD);
  653. sdhci_reset(host, SDHCI_RESET_DATA);
  654. host->mrq->cmd->error = MMC_ERR_FAILED;
  655. tasklet_schedule(&host->finish_tasklet);
  656. }
  657. }
  658. spin_unlock_irqrestore(&host->lock, flags);
  659. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  660. }
  661. static void sdhci_tasklet_finish(unsigned long param)
  662. {
  663. struct sdhci_host *host;
  664. unsigned long flags;
  665. struct mmc_request *mrq;
  666. host = (struct sdhci_host*)param;
  667. spin_lock_irqsave(&host->lock, flags);
  668. del_timer(&host->timer);
  669. mrq = host->mrq;
  670. DBG("Ending request, cmd (%x)\n", mrq->cmd->opcode);
  671. /*
  672. * The controller needs a reset of internal state machines
  673. * upon error conditions.
  674. */
  675. if ((mrq->cmd->error != MMC_ERR_NONE) ||
  676. (mrq->data && ((mrq->data->error != MMC_ERR_NONE) ||
  677. (mrq->data->stop && (mrq->data->stop->error != MMC_ERR_NONE))))) {
  678. /* Some controllers need this kick or reset won't work here */
  679. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  680. unsigned int clock;
  681. /* This is to force an update */
  682. clock = host->clock;
  683. host->clock = 0;
  684. sdhci_set_clock(host, clock);
  685. }
  686. /* Spec says we should do both at the same time, but Ricoh
  687. controllers do not like that. */
  688. sdhci_reset(host, SDHCI_RESET_CMD);
  689. sdhci_reset(host, SDHCI_RESET_DATA);
  690. }
  691. host->mrq = NULL;
  692. host->cmd = NULL;
  693. host->data = NULL;
  694. sdhci_deactivate_led(host);
  695. mmiowb();
  696. spin_unlock_irqrestore(&host->lock, flags);
  697. mmc_request_done(host->mmc, mrq);
  698. }
  699. static void sdhci_timeout_timer(unsigned long data)
  700. {
  701. struct sdhci_host *host;
  702. unsigned long flags;
  703. host = (struct sdhci_host*)data;
  704. spin_lock_irqsave(&host->lock, flags);
  705. if (host->mrq) {
  706. printk(KERN_ERR "%s: Timeout waiting for hardware "
  707. "interrupt.\n", mmc_hostname(host->mmc));
  708. sdhci_dumpregs(host);
  709. if (host->data) {
  710. host->data->error = MMC_ERR_TIMEOUT;
  711. sdhci_finish_data(host);
  712. } else {
  713. if (host->cmd)
  714. host->cmd->error = MMC_ERR_TIMEOUT;
  715. else
  716. host->mrq->cmd->error = MMC_ERR_TIMEOUT;
  717. tasklet_schedule(&host->finish_tasklet);
  718. }
  719. }
  720. mmiowb();
  721. spin_unlock_irqrestore(&host->lock, flags);
  722. }
  723. /*****************************************************************************\
  724. * *
  725. * Interrupt handling *
  726. * *
  727. \*****************************************************************************/
  728. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  729. {
  730. BUG_ON(intmask == 0);
  731. if (!host->cmd) {
  732. printk(KERN_ERR "%s: Got command interrupt even though no "
  733. "command operation was in progress.\n",
  734. mmc_hostname(host->mmc));
  735. sdhci_dumpregs(host);
  736. return;
  737. }
  738. if (intmask & SDHCI_INT_RESPONSE)
  739. sdhci_finish_command(host);
  740. else {
  741. if (intmask & SDHCI_INT_TIMEOUT)
  742. host->cmd->error = MMC_ERR_TIMEOUT;
  743. else if (intmask & SDHCI_INT_CRC)
  744. host->cmd->error = MMC_ERR_BADCRC;
  745. else if (intmask & (SDHCI_INT_END_BIT | SDHCI_INT_INDEX))
  746. host->cmd->error = MMC_ERR_FAILED;
  747. else
  748. host->cmd->error = MMC_ERR_INVALID;
  749. tasklet_schedule(&host->finish_tasklet);
  750. }
  751. }
  752. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  753. {
  754. BUG_ON(intmask == 0);
  755. if (!host->data) {
  756. /*
  757. * A data end interrupt is sent together with the response
  758. * for the stop command.
  759. */
  760. if (intmask & SDHCI_INT_DATA_END)
  761. return;
  762. printk(KERN_ERR "%s: Got data interrupt even though no "
  763. "data operation was in progress.\n",
  764. mmc_hostname(host->mmc));
  765. sdhci_dumpregs(host);
  766. return;
  767. }
  768. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  769. host->data->error = MMC_ERR_TIMEOUT;
  770. else if (intmask & SDHCI_INT_DATA_CRC)
  771. host->data->error = MMC_ERR_BADCRC;
  772. else if (intmask & SDHCI_INT_DATA_END_BIT)
  773. host->data->error = MMC_ERR_FAILED;
  774. if (host->data->error != MMC_ERR_NONE)
  775. sdhci_finish_data(host);
  776. else {
  777. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  778. sdhci_transfer_pio(host);
  779. if (intmask & SDHCI_INT_DATA_END)
  780. sdhci_finish_data(host);
  781. }
  782. }
  783. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  784. {
  785. irqreturn_t result;
  786. struct sdhci_host* host = dev_id;
  787. u32 intmask;
  788. spin_lock(&host->lock);
  789. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  790. if (!intmask || intmask == 0xffffffff) {
  791. result = IRQ_NONE;
  792. goto out;
  793. }
  794. DBG("*** %s got interrupt: 0x%08x\n", host->slot_descr, intmask);
  795. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  796. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  797. host->ioaddr + SDHCI_INT_STATUS);
  798. tasklet_schedule(&host->card_tasklet);
  799. }
  800. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  801. if (intmask & SDHCI_INT_CMD_MASK) {
  802. writel(intmask & SDHCI_INT_CMD_MASK,
  803. host->ioaddr + SDHCI_INT_STATUS);
  804. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  805. }
  806. if (intmask & SDHCI_INT_DATA_MASK) {
  807. writel(intmask & SDHCI_INT_DATA_MASK,
  808. host->ioaddr + SDHCI_INT_STATUS);
  809. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  810. }
  811. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  812. if (intmask & SDHCI_INT_BUS_POWER) {
  813. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  814. mmc_hostname(host->mmc));
  815. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  816. }
  817. intmask &= SDHCI_INT_BUS_POWER;
  818. if (intmask) {
  819. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  820. mmc_hostname(host->mmc), intmask);
  821. sdhci_dumpregs(host);
  822. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  823. }
  824. result = IRQ_HANDLED;
  825. mmiowb();
  826. out:
  827. spin_unlock(&host->lock);
  828. return result;
  829. }
  830. /*****************************************************************************\
  831. * *
  832. * Suspend/resume *
  833. * *
  834. \*****************************************************************************/
  835. #ifdef CONFIG_PM
  836. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  837. {
  838. struct sdhci_chip *chip;
  839. int i, ret;
  840. chip = pci_get_drvdata(pdev);
  841. if (!chip)
  842. return 0;
  843. DBG("Suspending...\n");
  844. for (i = 0;i < chip->num_slots;i++) {
  845. if (!chip->hosts[i])
  846. continue;
  847. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  848. if (ret) {
  849. for (i--;i >= 0;i--)
  850. mmc_resume_host(chip->hosts[i]->mmc);
  851. return ret;
  852. }
  853. }
  854. pci_save_state(pdev);
  855. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  856. pci_disable_device(pdev);
  857. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  858. return 0;
  859. }
  860. static int sdhci_resume (struct pci_dev *pdev)
  861. {
  862. struct sdhci_chip *chip;
  863. int i, ret;
  864. chip = pci_get_drvdata(pdev);
  865. if (!chip)
  866. return 0;
  867. DBG("Resuming...\n");
  868. pci_set_power_state(pdev, PCI_D0);
  869. pci_restore_state(pdev);
  870. ret = pci_enable_device(pdev);
  871. if (ret)
  872. return ret;
  873. for (i = 0;i < chip->num_slots;i++) {
  874. if (!chip->hosts[i])
  875. continue;
  876. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  877. pci_set_master(pdev);
  878. sdhci_init(chip->hosts[i]);
  879. mmiowb();
  880. ret = mmc_resume_host(chip->hosts[i]->mmc);
  881. if (ret)
  882. return ret;
  883. }
  884. return 0;
  885. }
  886. #else /* CONFIG_PM */
  887. #define sdhci_suspend NULL
  888. #define sdhci_resume NULL
  889. #endif /* CONFIG_PM */
  890. /*****************************************************************************\
  891. * *
  892. * Device probing/removal *
  893. * *
  894. \*****************************************************************************/
  895. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  896. {
  897. int ret;
  898. unsigned int version;
  899. struct sdhci_chip *chip;
  900. struct mmc_host *mmc;
  901. struct sdhci_host *host;
  902. u8 first_bar;
  903. unsigned int caps;
  904. chip = pci_get_drvdata(pdev);
  905. BUG_ON(!chip);
  906. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  907. if (ret)
  908. return ret;
  909. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  910. if (first_bar > 5) {
  911. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  912. return -ENODEV;
  913. }
  914. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  915. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  916. return -ENODEV;
  917. }
  918. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  919. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  920. "You may experience problems.\n");
  921. }
  922. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  923. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  924. return -ENODEV;
  925. }
  926. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  927. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  928. return -ENODEV;
  929. }
  930. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  931. if (!mmc)
  932. return -ENOMEM;
  933. host = mmc_priv(mmc);
  934. host->mmc = mmc;
  935. host->chip = chip;
  936. chip->hosts[slot] = host;
  937. host->bar = first_bar + slot;
  938. host->addr = pci_resource_start(pdev, host->bar);
  939. host->irq = pdev->irq;
  940. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  941. snprintf(host->slot_descr, 20, "sdhci:slot%d", slot);
  942. ret = pci_request_region(pdev, host->bar, host->slot_descr);
  943. if (ret)
  944. goto free;
  945. host->ioaddr = ioremap_nocache(host->addr,
  946. pci_resource_len(pdev, host->bar));
  947. if (!host->ioaddr) {
  948. ret = -ENOMEM;
  949. goto release;
  950. }
  951. sdhci_reset(host, SDHCI_RESET_ALL);
  952. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  953. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  954. if (version != 0) {
  955. printk(KERN_ERR "%s: Unknown controller version (%d). "
  956. "You may experience problems.\n", host->slot_descr,
  957. version);
  958. }
  959. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  960. if (debug_nodma)
  961. DBG("DMA forced off\n");
  962. else if (debug_forcedma) {
  963. DBG("DMA forced on\n");
  964. host->flags |= SDHCI_USE_DMA;
  965. } else if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  966. host->flags |= SDHCI_USE_DMA;
  967. else if ((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA)
  968. DBG("Controller doesn't have DMA interface\n");
  969. else if (!(caps & SDHCI_CAN_DO_DMA))
  970. DBG("Controller doesn't have DMA capability\n");
  971. else
  972. host->flags |= SDHCI_USE_DMA;
  973. if (host->flags & SDHCI_USE_DMA) {
  974. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  975. printk(KERN_WARNING "%s: No suitable DMA available. "
  976. "Falling back to PIO.\n", host->slot_descr);
  977. host->flags &= ~SDHCI_USE_DMA;
  978. }
  979. }
  980. if (host->flags & SDHCI_USE_DMA)
  981. pci_set_master(pdev);
  982. else /* XXX: Hack to get MMC layer to avoid highmem */
  983. pdev->dma_mask = 0;
  984. host->max_clk =
  985. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  986. if (host->max_clk == 0) {
  987. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  988. "frequency.\n", host->slot_descr);
  989. ret = -ENODEV;
  990. goto unmap;
  991. }
  992. host->max_clk *= 1000000;
  993. host->timeout_clk =
  994. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  995. if (host->timeout_clk == 0) {
  996. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  997. "frequency.\n", host->slot_descr);
  998. ret = -ENODEV;
  999. goto unmap;
  1000. }
  1001. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1002. host->timeout_clk *= 1000;
  1003. /*
  1004. * Set host parameters.
  1005. */
  1006. mmc->ops = &sdhci_ops;
  1007. mmc->f_min = host->max_clk / 256;
  1008. mmc->f_max = host->max_clk;
  1009. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_BYTEBLOCK;
  1010. if (caps & SDHCI_CAN_DO_HISPD)
  1011. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1012. mmc->ocr_avail = 0;
  1013. if (caps & SDHCI_CAN_VDD_330)
  1014. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1015. if (caps & SDHCI_CAN_VDD_300)
  1016. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1017. if (caps & SDHCI_CAN_VDD_180)
  1018. mmc->ocr_avail |= MMC_VDD_17_18|MMC_VDD_18_19;
  1019. if (mmc->ocr_avail == 0) {
  1020. printk(KERN_ERR "%s: Hardware doesn't report any "
  1021. "support voltages.\n", host->slot_descr);
  1022. ret = -ENODEV;
  1023. goto unmap;
  1024. }
  1025. spin_lock_init(&host->lock);
  1026. /*
  1027. * Maximum number of segments. Hardware cannot do scatter lists.
  1028. */
  1029. if (host->flags & SDHCI_USE_DMA)
  1030. mmc->max_hw_segs = 1;
  1031. else
  1032. mmc->max_hw_segs = 16;
  1033. mmc->max_phys_segs = 16;
  1034. /*
  1035. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1036. * size (512KiB).
  1037. */
  1038. mmc->max_req_size = 524288;
  1039. /*
  1040. * Maximum segment size. Could be one segment with the maximum number
  1041. * of bytes.
  1042. */
  1043. mmc->max_seg_size = mmc->max_req_size;
  1044. /*
  1045. * Maximum block size. This varies from controller to controller and
  1046. * is specified in the capabilities register.
  1047. */
  1048. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1049. if (mmc->max_blk_size >= 3) {
  1050. printk(KERN_ERR "%s: Invalid maximum block size.\n",
  1051. host->slot_descr);
  1052. ret = -ENODEV;
  1053. goto unmap;
  1054. }
  1055. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1056. /*
  1057. * Maximum block count.
  1058. */
  1059. mmc->max_blk_count = 65535;
  1060. /*
  1061. * Init tasklets.
  1062. */
  1063. tasklet_init(&host->card_tasklet,
  1064. sdhci_tasklet_card, (unsigned long)host);
  1065. tasklet_init(&host->finish_tasklet,
  1066. sdhci_tasklet_finish, (unsigned long)host);
  1067. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1068. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1069. host->slot_descr, host);
  1070. if (ret)
  1071. goto untasklet;
  1072. sdhci_init(host);
  1073. #ifdef CONFIG_MMC_DEBUG
  1074. sdhci_dumpregs(host);
  1075. #endif
  1076. mmiowb();
  1077. mmc_add_host(mmc);
  1078. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n", mmc_hostname(mmc),
  1079. host->addr, host->irq,
  1080. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1081. return 0;
  1082. untasklet:
  1083. tasklet_kill(&host->card_tasklet);
  1084. tasklet_kill(&host->finish_tasklet);
  1085. unmap:
  1086. iounmap(host->ioaddr);
  1087. release:
  1088. pci_release_region(pdev, host->bar);
  1089. free:
  1090. mmc_free_host(mmc);
  1091. return ret;
  1092. }
  1093. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1094. {
  1095. struct sdhci_chip *chip;
  1096. struct mmc_host *mmc;
  1097. struct sdhci_host *host;
  1098. chip = pci_get_drvdata(pdev);
  1099. host = chip->hosts[slot];
  1100. mmc = host->mmc;
  1101. chip->hosts[slot] = NULL;
  1102. mmc_remove_host(mmc);
  1103. sdhci_reset(host, SDHCI_RESET_ALL);
  1104. free_irq(host->irq, host);
  1105. del_timer_sync(&host->timer);
  1106. tasklet_kill(&host->card_tasklet);
  1107. tasklet_kill(&host->finish_tasklet);
  1108. iounmap(host->ioaddr);
  1109. pci_release_region(pdev, host->bar);
  1110. mmc_free_host(mmc);
  1111. }
  1112. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1113. const struct pci_device_id *ent)
  1114. {
  1115. int ret, i;
  1116. u8 slots, rev;
  1117. struct sdhci_chip *chip;
  1118. BUG_ON(pdev == NULL);
  1119. BUG_ON(ent == NULL);
  1120. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1121. printk(KERN_INFO DRIVER_NAME
  1122. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1123. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1124. (int)rev);
  1125. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1126. if (ret)
  1127. return ret;
  1128. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1129. DBG("found %d slot(s)\n", slots);
  1130. if (slots == 0)
  1131. return -ENODEV;
  1132. ret = pci_enable_device(pdev);
  1133. if (ret)
  1134. return ret;
  1135. chip = kzalloc(sizeof(struct sdhci_chip) +
  1136. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1137. if (!chip) {
  1138. ret = -ENOMEM;
  1139. goto err;
  1140. }
  1141. chip->pdev = pdev;
  1142. chip->quirks = ent->driver_data;
  1143. if (debug_quirks)
  1144. chip->quirks = debug_quirks;
  1145. chip->num_slots = slots;
  1146. pci_set_drvdata(pdev, chip);
  1147. for (i = 0;i < slots;i++) {
  1148. ret = sdhci_probe_slot(pdev, i);
  1149. if (ret) {
  1150. for (i--;i >= 0;i--)
  1151. sdhci_remove_slot(pdev, i);
  1152. goto free;
  1153. }
  1154. }
  1155. return 0;
  1156. free:
  1157. pci_set_drvdata(pdev, NULL);
  1158. kfree(chip);
  1159. err:
  1160. pci_disable_device(pdev);
  1161. return ret;
  1162. }
  1163. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1164. {
  1165. int i;
  1166. struct sdhci_chip *chip;
  1167. chip = pci_get_drvdata(pdev);
  1168. if (chip) {
  1169. for (i = 0;i < chip->num_slots;i++)
  1170. sdhci_remove_slot(pdev, i);
  1171. pci_set_drvdata(pdev, NULL);
  1172. kfree(chip);
  1173. }
  1174. pci_disable_device(pdev);
  1175. }
  1176. static struct pci_driver sdhci_driver = {
  1177. .name = DRIVER_NAME,
  1178. .id_table = pci_ids,
  1179. .probe = sdhci_probe,
  1180. .remove = __devexit_p(sdhci_remove),
  1181. .suspend = sdhci_suspend,
  1182. .resume = sdhci_resume,
  1183. };
  1184. /*****************************************************************************\
  1185. * *
  1186. * Driver init/exit *
  1187. * *
  1188. \*****************************************************************************/
  1189. static int __init sdhci_drv_init(void)
  1190. {
  1191. printk(KERN_INFO DRIVER_NAME
  1192. ": Secure Digital Host Controller Interface driver\n");
  1193. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1194. return pci_register_driver(&sdhci_driver);
  1195. }
  1196. static void __exit sdhci_drv_exit(void)
  1197. {
  1198. DBG("Exiting\n");
  1199. pci_unregister_driver(&sdhci_driver);
  1200. }
  1201. module_init(sdhci_drv_init);
  1202. module_exit(sdhci_drv_exit);
  1203. module_param(debug_nodma, uint, 0444);
  1204. module_param(debug_forcedma, uint, 0444);
  1205. module_param(debug_quirks, uint, 0444);
  1206. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1207. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1208. MODULE_LICENSE("GPL");
  1209. MODULE_PARM_DESC(debug_nodma, "Forcefully disable DMA transfers. (default 0)");
  1210. MODULE_PARM_DESC(debug_forcedma, "Forcefully enable DMA transfers. (default 0)");
  1211. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");