intel-agp.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  63. /* cover 915 and 945 variants */
  64. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  70. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  76. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  81. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  83. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB)
  92. extern int agp_memory_reserved;
  93. /* Intel 815 register */
  94. #define INTEL_815_APCONT 0x51
  95. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  96. /* Intel i820 registers */
  97. #define INTEL_I820_RDCR 0x51
  98. #define INTEL_I820_ERRSTS 0xc8
  99. /* Intel i840 registers */
  100. #define INTEL_I840_MCHCFG 0x50
  101. #define INTEL_I840_ERRSTS 0xc8
  102. /* Intel i850 registers */
  103. #define INTEL_I850_MCHCFG 0x50
  104. #define INTEL_I850_ERRSTS 0xc8
  105. /* intel 915G registers */
  106. #define I915_GMADDR 0x18
  107. #define I915_MMADDR 0x10
  108. #define I915_PTEADDR 0x1C
  109. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  110. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  111. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  112. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  113. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  114. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  115. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  117. #define I915_IFPADDR 0x60
  118. /* Intel 965G registers */
  119. #define I965_MSAC 0x62
  120. #define I965_IFPADDR 0x70
  121. /* Intel 7505 registers */
  122. #define INTEL_I7505_APSIZE 0x74
  123. #define INTEL_I7505_NCAPID 0x60
  124. #define INTEL_I7505_NISTAT 0x6c
  125. #define INTEL_I7505_ATTBASE 0x78
  126. #define INTEL_I7505_ERRSTS 0x42
  127. #define INTEL_I7505_AGPCTRL 0x70
  128. #define INTEL_I7505_MCHCFG 0x50
  129. static const struct aper_size_info_fixed intel_i810_sizes[] =
  130. {
  131. {64, 16384, 4},
  132. /* The 32M mode still requires a 64k gatt */
  133. {32, 8192, 4}
  134. };
  135. #define AGP_DCACHE_MEMORY 1
  136. #define AGP_PHYS_MEMORY 2
  137. #define INTEL_AGP_CACHED_MEMORY 3
  138. static struct gatt_mask intel_i810_masks[] =
  139. {
  140. {.mask = I810_PTE_VALID, .type = 0},
  141. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  142. {.mask = I810_PTE_VALID, .type = 0},
  143. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  144. .type = INTEL_AGP_CACHED_MEMORY}
  145. };
  146. static struct _intel_private {
  147. struct pci_dev *pcidev; /* device one */
  148. u8 __iomem *registers;
  149. u32 __iomem *gtt; /* I915G */
  150. int num_dcache_entries;
  151. /* gtt_entries is the number of gtt entries that are already mapped
  152. * to stolen memory. Stolen memory is larger than the memory mapped
  153. * through gtt_entries, as it includes some reserved space for the BIOS
  154. * popup and for the GTT.
  155. */
  156. int gtt_entries; /* i830+ */
  157. union {
  158. void __iomem *i9xx_flush_page;
  159. void *i8xx_flush_page;
  160. };
  161. struct page *i8xx_page;
  162. struct resource ifp_resource;
  163. int resource_valid;
  164. } intel_private;
  165. #ifdef USE_PCI_DMA_API
  166. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  167. {
  168. *ret = pci_map_page(intel_private.pcidev, page, 0,
  169. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  170. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  171. return -EINVAL;
  172. return 0;
  173. }
  174. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  175. {
  176. pci_unmap_page(intel_private.pcidev, dma,
  177. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  178. }
  179. static void intel_agp_free_sglist(struct agp_memory *mem)
  180. {
  181. struct sg_table st;
  182. st.sgl = mem->sg_list;
  183. st.orig_nents = st.nents = mem->page_count;
  184. sg_free_table(&st);
  185. mem->sg_list = NULL;
  186. mem->num_sg = 0;
  187. }
  188. static int intel_agp_map_memory(struct agp_memory *mem)
  189. {
  190. struct sg_table st;
  191. struct scatterlist *sg;
  192. int i;
  193. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  194. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  195. return -ENOMEM;
  196. mem->sg_list = sg = st.sgl;
  197. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  198. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  199. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  200. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  201. if (unlikely(!mem->num_sg)) {
  202. intel_agp_free_sglist(mem);
  203. return -ENOMEM;
  204. }
  205. return 0;
  206. }
  207. static void intel_agp_unmap_memory(struct agp_memory *mem)
  208. {
  209. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  210. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  211. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  212. intel_agp_free_sglist(mem);
  213. }
  214. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  215. off_t pg_start, int mask_type)
  216. {
  217. struct scatterlist *sg;
  218. int i, j;
  219. j = pg_start;
  220. WARN_ON(!mem->num_sg);
  221. if (mem->num_sg == mem->page_count) {
  222. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  223. writel(agp_bridge->driver->mask_memory(agp_bridge,
  224. sg_dma_address(sg), mask_type),
  225. intel_private.gtt+j);
  226. j++;
  227. }
  228. } else {
  229. /* sg may merge pages, but we have to seperate
  230. * per-page addr for GTT */
  231. unsigned int len, m;
  232. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  233. len = sg_dma_len(sg) / PAGE_SIZE;
  234. for (m = 0; m < len; m++) {
  235. writel(agp_bridge->driver->mask_memory(agp_bridge,
  236. sg_dma_address(sg) + m * PAGE_SIZE,
  237. mask_type),
  238. intel_private.gtt+j);
  239. j++;
  240. }
  241. }
  242. }
  243. readl(intel_private.gtt+j-1);
  244. }
  245. #else
  246. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  247. off_t pg_start, int mask_type)
  248. {
  249. int i, j;
  250. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  251. writel(agp_bridge->driver->mask_memory(agp_bridge,
  252. page_to_phys(mem->pages[i]), mask_type),
  253. intel_private.gtt+j);
  254. }
  255. readl(intel_private.gtt+j-1);
  256. }
  257. #endif
  258. static int intel_i810_fetch_size(void)
  259. {
  260. u32 smram_miscc;
  261. struct aper_size_info_fixed *values;
  262. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  263. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  264. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  265. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  266. return 0;
  267. }
  268. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  269. agp_bridge->previous_size =
  270. agp_bridge->current_size = (void *) (values + 1);
  271. agp_bridge->aperture_size_idx = 1;
  272. return values[1].size;
  273. } else {
  274. agp_bridge->previous_size =
  275. agp_bridge->current_size = (void *) (values);
  276. agp_bridge->aperture_size_idx = 0;
  277. return values[0].size;
  278. }
  279. return 0;
  280. }
  281. static int intel_i810_configure(void)
  282. {
  283. struct aper_size_info_fixed *current_size;
  284. u32 temp;
  285. int i;
  286. current_size = A_SIZE_FIX(agp_bridge->current_size);
  287. if (!intel_private.registers) {
  288. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  289. temp &= 0xfff80000;
  290. intel_private.registers = ioremap(temp, 128 * 4096);
  291. if (!intel_private.registers) {
  292. dev_err(&intel_private.pcidev->dev,
  293. "can't remap memory\n");
  294. return -ENOMEM;
  295. }
  296. }
  297. if ((readl(intel_private.registers+I810_DRAM_CTL)
  298. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  299. /* This will need to be dynamically assigned */
  300. dev_info(&intel_private.pcidev->dev,
  301. "detected 4MB dedicated video ram\n");
  302. intel_private.num_dcache_entries = 1024;
  303. }
  304. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  305. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  306. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  307. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  308. if (agp_bridge->driver->needs_scratch_page) {
  309. for (i = 0; i < current_size->num_entries; i++) {
  310. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  311. }
  312. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  313. }
  314. global_cache_flush();
  315. return 0;
  316. }
  317. static void intel_i810_cleanup(void)
  318. {
  319. writel(0, intel_private.registers+I810_PGETBL_CTL);
  320. readl(intel_private.registers); /* PCI Posting. */
  321. iounmap(intel_private.registers);
  322. }
  323. static void intel_i810_tlbflush(struct agp_memory *mem)
  324. {
  325. return;
  326. }
  327. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  328. {
  329. return;
  330. }
  331. /* Exists to support ARGB cursors */
  332. static struct page *i8xx_alloc_pages(void)
  333. {
  334. struct page *page;
  335. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  336. if (page == NULL)
  337. return NULL;
  338. if (set_pages_uc(page, 4) < 0) {
  339. set_pages_wb(page, 4);
  340. __free_pages(page, 2);
  341. return NULL;
  342. }
  343. get_page(page);
  344. atomic_inc(&agp_bridge->current_memory_agp);
  345. return page;
  346. }
  347. static void i8xx_destroy_pages(struct page *page)
  348. {
  349. if (page == NULL)
  350. return;
  351. set_pages_wb(page, 4);
  352. put_page(page);
  353. __free_pages(page, 2);
  354. atomic_dec(&agp_bridge->current_memory_agp);
  355. }
  356. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  357. int type)
  358. {
  359. if (type < AGP_USER_TYPES)
  360. return type;
  361. else if (type == AGP_USER_CACHED_MEMORY)
  362. return INTEL_AGP_CACHED_MEMORY;
  363. else
  364. return 0;
  365. }
  366. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  367. int type)
  368. {
  369. int i, j, num_entries;
  370. void *temp;
  371. int ret = -EINVAL;
  372. int mask_type;
  373. if (mem->page_count == 0)
  374. goto out;
  375. temp = agp_bridge->current_size;
  376. num_entries = A_SIZE_FIX(temp)->num_entries;
  377. if ((pg_start + mem->page_count) > num_entries)
  378. goto out_err;
  379. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  380. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  381. ret = -EBUSY;
  382. goto out_err;
  383. }
  384. }
  385. if (type != mem->type)
  386. goto out_err;
  387. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  388. switch (mask_type) {
  389. case AGP_DCACHE_MEMORY:
  390. if (!mem->is_flushed)
  391. global_cache_flush();
  392. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  393. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  394. intel_private.registers+I810_PTE_BASE+(i*4));
  395. }
  396. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  397. break;
  398. case AGP_PHYS_MEMORY:
  399. case AGP_NORMAL_MEMORY:
  400. if (!mem->is_flushed)
  401. global_cache_flush();
  402. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  403. writel(agp_bridge->driver->mask_memory(agp_bridge,
  404. page_to_phys(mem->pages[i]), mask_type),
  405. intel_private.registers+I810_PTE_BASE+(j*4));
  406. }
  407. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  408. break;
  409. default:
  410. goto out_err;
  411. }
  412. agp_bridge->driver->tlb_flush(mem);
  413. out:
  414. ret = 0;
  415. out_err:
  416. mem->is_flushed = true;
  417. return ret;
  418. }
  419. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  420. int type)
  421. {
  422. int i;
  423. if (mem->page_count == 0)
  424. return 0;
  425. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  426. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  427. }
  428. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  429. agp_bridge->driver->tlb_flush(mem);
  430. return 0;
  431. }
  432. /*
  433. * The i810/i830 requires a physical address to program its mouse
  434. * pointer into hardware.
  435. * However the Xserver still writes to it through the agp aperture.
  436. */
  437. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  438. {
  439. struct agp_memory *new;
  440. struct page *page;
  441. switch (pg_count) {
  442. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  443. break;
  444. case 4:
  445. /* kludge to get 4 physical pages for ARGB cursor */
  446. page = i8xx_alloc_pages();
  447. break;
  448. default:
  449. return NULL;
  450. }
  451. if (page == NULL)
  452. return NULL;
  453. new = agp_create_memory(pg_count);
  454. if (new == NULL)
  455. return NULL;
  456. new->pages[0] = page;
  457. if (pg_count == 4) {
  458. /* kludge to get 4 physical pages for ARGB cursor */
  459. new->pages[1] = new->pages[0] + 1;
  460. new->pages[2] = new->pages[1] + 1;
  461. new->pages[3] = new->pages[2] + 1;
  462. }
  463. new->page_count = pg_count;
  464. new->num_scratch_pages = pg_count;
  465. new->type = AGP_PHYS_MEMORY;
  466. new->physical = page_to_phys(new->pages[0]);
  467. return new;
  468. }
  469. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  470. {
  471. struct agp_memory *new;
  472. if (type == AGP_DCACHE_MEMORY) {
  473. if (pg_count != intel_private.num_dcache_entries)
  474. return NULL;
  475. new = agp_create_memory(1);
  476. if (new == NULL)
  477. return NULL;
  478. new->type = AGP_DCACHE_MEMORY;
  479. new->page_count = pg_count;
  480. new->num_scratch_pages = 0;
  481. agp_free_page_array(new);
  482. return new;
  483. }
  484. if (type == AGP_PHYS_MEMORY)
  485. return alloc_agpphysmem_i8xx(pg_count, type);
  486. return NULL;
  487. }
  488. static void intel_i810_free_by_type(struct agp_memory *curr)
  489. {
  490. agp_free_key(curr->key);
  491. if (curr->type == AGP_PHYS_MEMORY) {
  492. if (curr->page_count == 4)
  493. i8xx_destroy_pages(curr->pages[0]);
  494. else {
  495. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  496. AGP_PAGE_DESTROY_UNMAP);
  497. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  498. AGP_PAGE_DESTROY_FREE);
  499. }
  500. agp_free_page_array(curr);
  501. }
  502. kfree(curr);
  503. }
  504. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  505. dma_addr_t addr, int type)
  506. {
  507. /* Type checking must be done elsewhere */
  508. return addr | bridge->driver->masks[type].mask;
  509. }
  510. static struct aper_size_info_fixed intel_i830_sizes[] =
  511. {
  512. {128, 32768, 5},
  513. /* The 64M mode still requires a 128k gatt */
  514. {64, 16384, 5},
  515. {256, 65536, 6},
  516. {512, 131072, 7},
  517. };
  518. static void intel_i830_init_gtt_entries(void)
  519. {
  520. u16 gmch_ctrl;
  521. int gtt_entries;
  522. u8 rdct;
  523. int local = 0;
  524. static const int ddt[4] = { 0, 16, 32, 64 };
  525. int size; /* reserved space (in kb) at the top of stolen memory */
  526. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  527. if (IS_I965) {
  528. u32 pgetbl_ctl;
  529. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  530. /* The 965 has a field telling us the size of the GTT,
  531. * which may be larger than what is necessary to map the
  532. * aperture.
  533. */
  534. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  535. case I965_PGETBL_SIZE_128KB:
  536. size = 128;
  537. break;
  538. case I965_PGETBL_SIZE_256KB:
  539. size = 256;
  540. break;
  541. case I965_PGETBL_SIZE_512KB:
  542. size = 512;
  543. break;
  544. case I965_PGETBL_SIZE_1MB:
  545. size = 1024;
  546. break;
  547. case I965_PGETBL_SIZE_2MB:
  548. size = 2048;
  549. break;
  550. case I965_PGETBL_SIZE_1_5MB:
  551. size = 1024 + 512;
  552. break;
  553. default:
  554. dev_info(&intel_private.pcidev->dev,
  555. "unknown page table size, assuming 512KB\n");
  556. size = 512;
  557. }
  558. size += 4; /* add in BIOS popup space */
  559. } else if (IS_G33 && !IS_IGD) {
  560. /* G33's GTT size defined in gmch_ctrl */
  561. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  562. case G33_PGETBL_SIZE_1M:
  563. size = 1024;
  564. break;
  565. case G33_PGETBL_SIZE_2M:
  566. size = 2048;
  567. break;
  568. default:
  569. dev_info(&agp_bridge->dev->dev,
  570. "unknown page table size 0x%x, assuming 512KB\n",
  571. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  572. size = 512;
  573. }
  574. size += 4;
  575. } else if (IS_G4X || IS_IGD) {
  576. /* On 4 series hardware, GTT stolen is separate from graphics
  577. * stolen, ignore it in stolen gtt entries counting. However,
  578. * 4KB of the stolen memory doesn't get mapped to the GTT.
  579. */
  580. size = 4;
  581. } else {
  582. /* On previous hardware, the GTT size was just what was
  583. * required to map the aperture.
  584. */
  585. size = agp_bridge->driver->fetch_size() + 4;
  586. }
  587. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  588. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  589. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  590. case I830_GMCH_GMS_STOLEN_512:
  591. gtt_entries = KB(512) - KB(size);
  592. break;
  593. case I830_GMCH_GMS_STOLEN_1024:
  594. gtt_entries = MB(1) - KB(size);
  595. break;
  596. case I830_GMCH_GMS_STOLEN_8192:
  597. gtt_entries = MB(8) - KB(size);
  598. break;
  599. case I830_GMCH_GMS_LOCAL:
  600. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  601. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  602. MB(ddt[I830_RDRAM_DDT(rdct)]);
  603. local = 1;
  604. break;
  605. default:
  606. gtt_entries = 0;
  607. break;
  608. }
  609. } else {
  610. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  611. case I855_GMCH_GMS_STOLEN_1M:
  612. gtt_entries = MB(1) - KB(size);
  613. break;
  614. case I855_GMCH_GMS_STOLEN_4M:
  615. gtt_entries = MB(4) - KB(size);
  616. break;
  617. case I855_GMCH_GMS_STOLEN_8M:
  618. gtt_entries = MB(8) - KB(size);
  619. break;
  620. case I855_GMCH_GMS_STOLEN_16M:
  621. gtt_entries = MB(16) - KB(size);
  622. break;
  623. case I855_GMCH_GMS_STOLEN_32M:
  624. gtt_entries = MB(32) - KB(size);
  625. break;
  626. case I915_GMCH_GMS_STOLEN_48M:
  627. /* Check it's really I915G */
  628. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  629. gtt_entries = MB(48) - KB(size);
  630. else
  631. gtt_entries = 0;
  632. break;
  633. case I915_GMCH_GMS_STOLEN_64M:
  634. /* Check it's really I915G */
  635. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  636. gtt_entries = MB(64) - KB(size);
  637. else
  638. gtt_entries = 0;
  639. break;
  640. case G33_GMCH_GMS_STOLEN_128M:
  641. if (IS_G33 || IS_I965 || IS_G4X)
  642. gtt_entries = MB(128) - KB(size);
  643. else
  644. gtt_entries = 0;
  645. break;
  646. case G33_GMCH_GMS_STOLEN_256M:
  647. if (IS_G33 || IS_I965 || IS_G4X)
  648. gtt_entries = MB(256) - KB(size);
  649. else
  650. gtt_entries = 0;
  651. break;
  652. case INTEL_GMCH_GMS_STOLEN_96M:
  653. if (IS_I965 || IS_G4X)
  654. gtt_entries = MB(96) - KB(size);
  655. else
  656. gtt_entries = 0;
  657. break;
  658. case INTEL_GMCH_GMS_STOLEN_160M:
  659. if (IS_I965 || IS_G4X)
  660. gtt_entries = MB(160) - KB(size);
  661. else
  662. gtt_entries = 0;
  663. break;
  664. case INTEL_GMCH_GMS_STOLEN_224M:
  665. if (IS_I965 || IS_G4X)
  666. gtt_entries = MB(224) - KB(size);
  667. else
  668. gtt_entries = 0;
  669. break;
  670. case INTEL_GMCH_GMS_STOLEN_352M:
  671. if (IS_I965 || IS_G4X)
  672. gtt_entries = MB(352) - KB(size);
  673. else
  674. gtt_entries = 0;
  675. break;
  676. default:
  677. gtt_entries = 0;
  678. break;
  679. }
  680. }
  681. if (gtt_entries > 0) {
  682. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  683. gtt_entries / KB(1), local ? "local" : "stolen");
  684. gtt_entries /= KB(4);
  685. } else {
  686. dev_info(&agp_bridge->dev->dev,
  687. "no pre-allocated video memory detected\n");
  688. gtt_entries = 0;
  689. }
  690. intel_private.gtt_entries = gtt_entries;
  691. }
  692. static void intel_i830_fini_flush(void)
  693. {
  694. kunmap(intel_private.i8xx_page);
  695. intel_private.i8xx_flush_page = NULL;
  696. unmap_page_from_agp(intel_private.i8xx_page);
  697. __free_page(intel_private.i8xx_page);
  698. intel_private.i8xx_page = NULL;
  699. }
  700. static void intel_i830_setup_flush(void)
  701. {
  702. /* return if we've already set the flush mechanism up */
  703. if (intel_private.i8xx_page)
  704. return;
  705. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  706. if (!intel_private.i8xx_page)
  707. return;
  708. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  709. if (!intel_private.i8xx_flush_page)
  710. intel_i830_fini_flush();
  711. }
  712. static void
  713. do_wbinvd(void *null)
  714. {
  715. wbinvd();
  716. }
  717. /* The chipset_flush interface needs to get data that has already been
  718. * flushed out of the CPU all the way out to main memory, because the GPU
  719. * doesn't snoop those buffers.
  720. *
  721. * The 8xx series doesn't have the same lovely interface for flushing the
  722. * chipset write buffers that the later chips do. According to the 865
  723. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  724. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  725. * that it'll push whatever was in there out. It appears to work.
  726. */
  727. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  728. {
  729. unsigned int *pg = intel_private.i8xx_flush_page;
  730. memset(pg, 0, 1024);
  731. if (cpu_has_clflush) {
  732. clflush_cache_range(pg, 1024);
  733. } else {
  734. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  735. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  736. }
  737. }
  738. /* The intel i830 automatically initializes the agp aperture during POST.
  739. * Use the memory already set aside for in the GTT.
  740. */
  741. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  742. {
  743. int page_order;
  744. struct aper_size_info_fixed *size;
  745. int num_entries;
  746. u32 temp;
  747. size = agp_bridge->current_size;
  748. page_order = size->page_order;
  749. num_entries = size->num_entries;
  750. agp_bridge->gatt_table_real = NULL;
  751. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  752. temp &= 0xfff80000;
  753. intel_private.registers = ioremap(temp, 128 * 4096);
  754. if (!intel_private.registers)
  755. return -ENOMEM;
  756. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  757. global_cache_flush(); /* FIXME: ?? */
  758. /* we have to call this as early as possible after the MMIO base address is known */
  759. intel_i830_init_gtt_entries();
  760. agp_bridge->gatt_table = NULL;
  761. agp_bridge->gatt_bus_addr = temp;
  762. return 0;
  763. }
  764. /* Return the gatt table to a sane state. Use the top of stolen
  765. * memory for the GTT.
  766. */
  767. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  768. {
  769. return 0;
  770. }
  771. static int intel_i830_fetch_size(void)
  772. {
  773. u16 gmch_ctrl;
  774. struct aper_size_info_fixed *values;
  775. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  776. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  777. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  778. /* 855GM/852GM/865G has 128MB aperture size */
  779. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  780. agp_bridge->aperture_size_idx = 0;
  781. return values[0].size;
  782. }
  783. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  784. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  785. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  786. agp_bridge->aperture_size_idx = 0;
  787. return values[0].size;
  788. } else {
  789. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  790. agp_bridge->aperture_size_idx = 1;
  791. return values[1].size;
  792. }
  793. return 0;
  794. }
  795. static int intel_i830_configure(void)
  796. {
  797. struct aper_size_info_fixed *current_size;
  798. u32 temp;
  799. u16 gmch_ctrl;
  800. int i;
  801. current_size = A_SIZE_FIX(agp_bridge->current_size);
  802. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  803. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  804. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  805. gmch_ctrl |= I830_GMCH_ENABLED;
  806. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  807. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  808. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  809. if (agp_bridge->driver->needs_scratch_page) {
  810. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  811. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  812. }
  813. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  814. }
  815. global_cache_flush();
  816. intel_i830_setup_flush();
  817. return 0;
  818. }
  819. static void intel_i830_cleanup(void)
  820. {
  821. iounmap(intel_private.registers);
  822. }
  823. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  824. int type)
  825. {
  826. int i, j, num_entries;
  827. void *temp;
  828. int ret = -EINVAL;
  829. int mask_type;
  830. if (mem->page_count == 0)
  831. goto out;
  832. temp = agp_bridge->current_size;
  833. num_entries = A_SIZE_FIX(temp)->num_entries;
  834. if (pg_start < intel_private.gtt_entries) {
  835. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  836. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  837. pg_start, intel_private.gtt_entries);
  838. dev_info(&intel_private.pcidev->dev,
  839. "trying to insert into local/stolen memory\n");
  840. goto out_err;
  841. }
  842. if ((pg_start + mem->page_count) > num_entries)
  843. goto out_err;
  844. /* The i830 can't check the GTT for entries since its read only,
  845. * depend on the caller to make the correct offset decisions.
  846. */
  847. if (type != mem->type)
  848. goto out_err;
  849. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  850. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  851. mask_type != INTEL_AGP_CACHED_MEMORY)
  852. goto out_err;
  853. if (!mem->is_flushed)
  854. global_cache_flush();
  855. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  856. writel(agp_bridge->driver->mask_memory(agp_bridge,
  857. page_to_phys(mem->pages[i]), mask_type),
  858. intel_private.registers+I810_PTE_BASE+(j*4));
  859. }
  860. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  861. agp_bridge->driver->tlb_flush(mem);
  862. out:
  863. ret = 0;
  864. out_err:
  865. mem->is_flushed = true;
  866. return ret;
  867. }
  868. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  869. int type)
  870. {
  871. int i;
  872. if (mem->page_count == 0)
  873. return 0;
  874. if (pg_start < intel_private.gtt_entries) {
  875. dev_info(&intel_private.pcidev->dev,
  876. "trying to disable local/stolen memory\n");
  877. return -EINVAL;
  878. }
  879. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  880. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  881. }
  882. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  883. agp_bridge->driver->tlb_flush(mem);
  884. return 0;
  885. }
  886. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  887. {
  888. if (type == AGP_PHYS_MEMORY)
  889. return alloc_agpphysmem_i8xx(pg_count, type);
  890. /* always return NULL for other allocation types for now */
  891. return NULL;
  892. }
  893. static int intel_alloc_chipset_flush_resource(void)
  894. {
  895. int ret;
  896. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  897. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  898. pcibios_align_resource, agp_bridge->dev);
  899. return ret;
  900. }
  901. static void intel_i915_setup_chipset_flush(void)
  902. {
  903. int ret;
  904. u32 temp;
  905. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  906. if (!(temp & 0x1)) {
  907. intel_alloc_chipset_flush_resource();
  908. intel_private.resource_valid = 1;
  909. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  910. } else {
  911. temp &= ~1;
  912. intel_private.resource_valid = 1;
  913. intel_private.ifp_resource.start = temp;
  914. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  915. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  916. /* some BIOSes reserve this area in a pnp some don't */
  917. if (ret)
  918. intel_private.resource_valid = 0;
  919. }
  920. }
  921. static void intel_i965_g33_setup_chipset_flush(void)
  922. {
  923. u32 temp_hi, temp_lo;
  924. int ret;
  925. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  926. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  927. if (!(temp_lo & 0x1)) {
  928. intel_alloc_chipset_flush_resource();
  929. intel_private.resource_valid = 1;
  930. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  931. upper_32_bits(intel_private.ifp_resource.start));
  932. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  933. } else {
  934. u64 l64;
  935. temp_lo &= ~0x1;
  936. l64 = ((u64)temp_hi << 32) | temp_lo;
  937. intel_private.resource_valid = 1;
  938. intel_private.ifp_resource.start = l64;
  939. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  940. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  941. /* some BIOSes reserve this area in a pnp some don't */
  942. if (ret)
  943. intel_private.resource_valid = 0;
  944. }
  945. }
  946. static void intel_i9xx_setup_flush(void)
  947. {
  948. /* return if already configured */
  949. if (intel_private.ifp_resource.start)
  950. return;
  951. /* setup a resource for this object */
  952. intel_private.ifp_resource.name = "Intel Flush Page";
  953. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  954. /* Setup chipset flush for 915 */
  955. if (IS_I965 || IS_G33 || IS_G4X) {
  956. intel_i965_g33_setup_chipset_flush();
  957. } else {
  958. intel_i915_setup_chipset_flush();
  959. }
  960. if (intel_private.ifp_resource.start) {
  961. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  962. if (!intel_private.i9xx_flush_page)
  963. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  964. }
  965. }
  966. static int intel_i915_configure(void)
  967. {
  968. struct aper_size_info_fixed *current_size;
  969. u32 temp;
  970. u16 gmch_ctrl;
  971. int i;
  972. current_size = A_SIZE_FIX(agp_bridge->current_size);
  973. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  974. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  975. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  976. gmch_ctrl |= I830_GMCH_ENABLED;
  977. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  978. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  979. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  980. if (agp_bridge->driver->needs_scratch_page) {
  981. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  982. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  983. }
  984. readl(intel_private.gtt+i-1); /* PCI Posting. */
  985. }
  986. global_cache_flush();
  987. intel_i9xx_setup_flush();
  988. #ifdef USE_PCI_DMA_API
  989. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  990. dev_err(&intel_private.pcidev->dev,
  991. "set gfx device dma mask 36bit failed!\n");
  992. #endif
  993. return 0;
  994. }
  995. static void intel_i915_cleanup(void)
  996. {
  997. if (intel_private.i9xx_flush_page)
  998. iounmap(intel_private.i9xx_flush_page);
  999. if (intel_private.resource_valid)
  1000. release_resource(&intel_private.ifp_resource);
  1001. intel_private.ifp_resource.start = 0;
  1002. intel_private.resource_valid = 0;
  1003. iounmap(intel_private.gtt);
  1004. iounmap(intel_private.registers);
  1005. }
  1006. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1007. {
  1008. if (intel_private.i9xx_flush_page)
  1009. writel(1, intel_private.i9xx_flush_page);
  1010. }
  1011. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1012. int type)
  1013. {
  1014. int num_entries;
  1015. void *temp;
  1016. int ret = -EINVAL;
  1017. int mask_type;
  1018. if (mem->page_count == 0)
  1019. goto out;
  1020. temp = agp_bridge->current_size;
  1021. num_entries = A_SIZE_FIX(temp)->num_entries;
  1022. if (pg_start < intel_private.gtt_entries) {
  1023. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1024. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1025. pg_start, intel_private.gtt_entries);
  1026. dev_info(&intel_private.pcidev->dev,
  1027. "trying to insert into local/stolen memory\n");
  1028. goto out_err;
  1029. }
  1030. if ((pg_start + mem->page_count) > num_entries)
  1031. goto out_err;
  1032. /* The i915 can't check the GTT for entries since it's read only;
  1033. * depend on the caller to make the correct offset decisions.
  1034. */
  1035. if (type != mem->type)
  1036. goto out_err;
  1037. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1038. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1039. mask_type != INTEL_AGP_CACHED_MEMORY)
  1040. goto out_err;
  1041. if (!mem->is_flushed)
  1042. global_cache_flush();
  1043. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1044. agp_bridge->driver->tlb_flush(mem);
  1045. out:
  1046. ret = 0;
  1047. out_err:
  1048. mem->is_flushed = true;
  1049. return ret;
  1050. }
  1051. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1052. int type)
  1053. {
  1054. int i;
  1055. if (mem->page_count == 0)
  1056. return 0;
  1057. if (pg_start < intel_private.gtt_entries) {
  1058. dev_info(&intel_private.pcidev->dev,
  1059. "trying to disable local/stolen memory\n");
  1060. return -EINVAL;
  1061. }
  1062. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1063. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1064. readl(intel_private.gtt+i-1);
  1065. agp_bridge->driver->tlb_flush(mem);
  1066. return 0;
  1067. }
  1068. /* Return the aperture size by just checking the resource length. The effect
  1069. * described in the spec of the MSAC registers is just changing of the
  1070. * resource size.
  1071. */
  1072. static int intel_i9xx_fetch_size(void)
  1073. {
  1074. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1075. int aper_size; /* size in megabytes */
  1076. int i;
  1077. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1078. for (i = 0; i < num_sizes; i++) {
  1079. if (aper_size == intel_i830_sizes[i].size) {
  1080. agp_bridge->current_size = intel_i830_sizes + i;
  1081. agp_bridge->previous_size = agp_bridge->current_size;
  1082. return aper_size;
  1083. }
  1084. }
  1085. return 0;
  1086. }
  1087. /* The intel i915 automatically initializes the agp aperture during POST.
  1088. * Use the memory already set aside for in the GTT.
  1089. */
  1090. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1091. {
  1092. int page_order;
  1093. struct aper_size_info_fixed *size;
  1094. int num_entries;
  1095. u32 temp, temp2;
  1096. int gtt_map_size = 256 * 1024;
  1097. size = agp_bridge->current_size;
  1098. page_order = size->page_order;
  1099. num_entries = size->num_entries;
  1100. agp_bridge->gatt_table_real = NULL;
  1101. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1102. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1103. if (IS_G33)
  1104. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1105. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1106. if (!intel_private.gtt)
  1107. return -ENOMEM;
  1108. temp &= 0xfff80000;
  1109. intel_private.registers = ioremap(temp, 128 * 4096);
  1110. if (!intel_private.registers) {
  1111. iounmap(intel_private.gtt);
  1112. return -ENOMEM;
  1113. }
  1114. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1115. global_cache_flush(); /* FIXME: ? */
  1116. /* we have to call this as early as possible after the MMIO base address is known */
  1117. intel_i830_init_gtt_entries();
  1118. agp_bridge->gatt_table = NULL;
  1119. agp_bridge->gatt_bus_addr = temp;
  1120. return 0;
  1121. }
  1122. /*
  1123. * The i965 supports 36-bit physical addresses, but to keep
  1124. * the format of the GTT the same, the bits that don't fit
  1125. * in a 32-bit word are shifted down to bits 4..7.
  1126. *
  1127. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1128. * is always zero on 32-bit architectures, so no need to make
  1129. * this conditional.
  1130. */
  1131. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1132. dma_addr_t addr, int type)
  1133. {
  1134. /* Shift high bits down */
  1135. addr |= (addr >> 28) & 0xf0;
  1136. /* Type checking must be done elsewhere */
  1137. return addr | bridge->driver->masks[type].mask;
  1138. }
  1139. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1140. {
  1141. switch (agp_bridge->dev->device) {
  1142. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1143. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1144. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1145. case PCI_DEVICE_ID_INTEL_G45_HB:
  1146. case PCI_DEVICE_ID_INTEL_G41_HB:
  1147. case PCI_DEVICE_ID_INTEL_B43_HB:
  1148. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1149. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1150. case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
  1151. *gtt_offset = *gtt_size = MB(2);
  1152. break;
  1153. default:
  1154. *gtt_offset = *gtt_size = KB(512);
  1155. }
  1156. }
  1157. /* The intel i965 automatically initializes the agp aperture during POST.
  1158. * Use the memory already set aside for in the GTT.
  1159. */
  1160. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1161. {
  1162. int page_order;
  1163. struct aper_size_info_fixed *size;
  1164. int num_entries;
  1165. u32 temp;
  1166. int gtt_offset, gtt_size;
  1167. size = agp_bridge->current_size;
  1168. page_order = size->page_order;
  1169. num_entries = size->num_entries;
  1170. agp_bridge->gatt_table_real = NULL;
  1171. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1172. temp &= 0xfff00000;
  1173. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1174. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1175. if (!intel_private.gtt)
  1176. return -ENOMEM;
  1177. intel_private.registers = ioremap(temp, 128 * 4096);
  1178. if (!intel_private.registers) {
  1179. iounmap(intel_private.gtt);
  1180. return -ENOMEM;
  1181. }
  1182. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1183. global_cache_flush(); /* FIXME: ? */
  1184. /* we have to call this as early as possible after the MMIO base address is known */
  1185. intel_i830_init_gtt_entries();
  1186. agp_bridge->gatt_table = NULL;
  1187. agp_bridge->gatt_bus_addr = temp;
  1188. return 0;
  1189. }
  1190. static int intel_fetch_size(void)
  1191. {
  1192. int i;
  1193. u16 temp;
  1194. struct aper_size_info_16 *values;
  1195. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1196. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1197. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1198. if (temp == values[i].size_value) {
  1199. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1200. agp_bridge->aperture_size_idx = i;
  1201. return values[i].size;
  1202. }
  1203. }
  1204. return 0;
  1205. }
  1206. static int __intel_8xx_fetch_size(u8 temp)
  1207. {
  1208. int i;
  1209. struct aper_size_info_8 *values;
  1210. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1211. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1212. if (temp == values[i].size_value) {
  1213. agp_bridge->previous_size =
  1214. agp_bridge->current_size = (void *) (values + i);
  1215. agp_bridge->aperture_size_idx = i;
  1216. return values[i].size;
  1217. }
  1218. }
  1219. return 0;
  1220. }
  1221. static int intel_8xx_fetch_size(void)
  1222. {
  1223. u8 temp;
  1224. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1225. return __intel_8xx_fetch_size(temp);
  1226. }
  1227. static int intel_815_fetch_size(void)
  1228. {
  1229. u8 temp;
  1230. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1231. * one non-reserved bit, so mask the others out ... */
  1232. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1233. temp &= (1 << 3);
  1234. return __intel_8xx_fetch_size(temp);
  1235. }
  1236. static void intel_tlbflush(struct agp_memory *mem)
  1237. {
  1238. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1239. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1240. }
  1241. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1242. {
  1243. u32 temp;
  1244. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1245. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1246. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1247. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1248. }
  1249. static void intel_cleanup(void)
  1250. {
  1251. u16 temp;
  1252. struct aper_size_info_16 *previous_size;
  1253. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1254. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1255. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1256. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1257. }
  1258. static void intel_8xx_cleanup(void)
  1259. {
  1260. u16 temp;
  1261. struct aper_size_info_8 *previous_size;
  1262. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1263. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1264. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1265. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1266. }
  1267. static int intel_configure(void)
  1268. {
  1269. u32 temp;
  1270. u16 temp2;
  1271. struct aper_size_info_16 *current_size;
  1272. current_size = A_SIZE_16(agp_bridge->current_size);
  1273. /* aperture size */
  1274. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1275. /* address to map to */
  1276. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1277. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1278. /* attbase - aperture base */
  1279. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1280. /* agpctrl */
  1281. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1282. /* paccfg/nbxcfg */
  1283. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1284. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1285. (temp2 & ~(1 << 10)) | (1 << 9));
  1286. /* clear any possible error conditions */
  1287. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1288. return 0;
  1289. }
  1290. static int intel_815_configure(void)
  1291. {
  1292. u32 temp, addr;
  1293. u8 temp2;
  1294. struct aper_size_info_8 *current_size;
  1295. /* attbase - aperture base */
  1296. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1297. * ATTBASE register are reserved -> try not to write them */
  1298. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1299. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1300. return -EINVAL;
  1301. }
  1302. current_size = A_SIZE_8(agp_bridge->current_size);
  1303. /* aperture size */
  1304. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1305. current_size->size_value);
  1306. /* address to map to */
  1307. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1308. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1309. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1310. addr &= INTEL_815_ATTBASE_MASK;
  1311. addr |= agp_bridge->gatt_bus_addr;
  1312. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1313. /* agpctrl */
  1314. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1315. /* apcont */
  1316. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1317. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1318. /* clear any possible error conditions */
  1319. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1320. return 0;
  1321. }
  1322. static void intel_820_tlbflush(struct agp_memory *mem)
  1323. {
  1324. return;
  1325. }
  1326. static void intel_820_cleanup(void)
  1327. {
  1328. u8 temp;
  1329. struct aper_size_info_8 *previous_size;
  1330. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1331. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1332. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1333. temp & ~(1 << 1));
  1334. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1335. previous_size->size_value);
  1336. }
  1337. static int intel_820_configure(void)
  1338. {
  1339. u32 temp;
  1340. u8 temp2;
  1341. struct aper_size_info_8 *current_size;
  1342. current_size = A_SIZE_8(agp_bridge->current_size);
  1343. /* aperture size */
  1344. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1345. /* address to map to */
  1346. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1347. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1348. /* attbase - aperture base */
  1349. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1350. /* agpctrl */
  1351. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1352. /* global enable aperture access */
  1353. /* This flag is not accessed through MCHCFG register as in */
  1354. /* i850 chipset. */
  1355. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1356. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1357. /* clear any possible AGP-related error conditions */
  1358. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1359. return 0;
  1360. }
  1361. static int intel_840_configure(void)
  1362. {
  1363. u32 temp;
  1364. u16 temp2;
  1365. struct aper_size_info_8 *current_size;
  1366. current_size = A_SIZE_8(agp_bridge->current_size);
  1367. /* aperture size */
  1368. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1369. /* address to map to */
  1370. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1371. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1372. /* attbase - aperture base */
  1373. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1374. /* agpctrl */
  1375. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1376. /* mcgcfg */
  1377. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1378. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1379. /* clear any possible error conditions */
  1380. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1381. return 0;
  1382. }
  1383. static int intel_845_configure(void)
  1384. {
  1385. u32 temp;
  1386. u8 temp2;
  1387. struct aper_size_info_8 *current_size;
  1388. current_size = A_SIZE_8(agp_bridge->current_size);
  1389. /* aperture size */
  1390. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1391. if (agp_bridge->apbase_config != 0) {
  1392. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1393. agp_bridge->apbase_config);
  1394. } else {
  1395. /* address to map to */
  1396. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1397. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1398. agp_bridge->apbase_config = temp;
  1399. }
  1400. /* attbase - aperture base */
  1401. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1402. /* agpctrl */
  1403. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1404. /* agpm */
  1405. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1406. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1407. /* clear any possible error conditions */
  1408. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1409. intel_i830_setup_flush();
  1410. return 0;
  1411. }
  1412. static int intel_850_configure(void)
  1413. {
  1414. u32 temp;
  1415. u16 temp2;
  1416. struct aper_size_info_8 *current_size;
  1417. current_size = A_SIZE_8(agp_bridge->current_size);
  1418. /* aperture size */
  1419. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1420. /* address to map to */
  1421. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1422. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1423. /* attbase - aperture base */
  1424. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1425. /* agpctrl */
  1426. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1427. /* mcgcfg */
  1428. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1429. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1430. /* clear any possible AGP-related error conditions */
  1431. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1432. return 0;
  1433. }
  1434. static int intel_860_configure(void)
  1435. {
  1436. u32 temp;
  1437. u16 temp2;
  1438. struct aper_size_info_8 *current_size;
  1439. current_size = A_SIZE_8(agp_bridge->current_size);
  1440. /* aperture size */
  1441. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1442. /* address to map to */
  1443. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1444. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1445. /* attbase - aperture base */
  1446. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1447. /* agpctrl */
  1448. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1449. /* mcgcfg */
  1450. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1451. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1452. /* clear any possible AGP-related error conditions */
  1453. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1454. return 0;
  1455. }
  1456. static int intel_830mp_configure(void)
  1457. {
  1458. u32 temp;
  1459. u16 temp2;
  1460. struct aper_size_info_8 *current_size;
  1461. current_size = A_SIZE_8(agp_bridge->current_size);
  1462. /* aperture size */
  1463. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1464. /* address to map to */
  1465. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1466. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1467. /* attbase - aperture base */
  1468. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1469. /* agpctrl */
  1470. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1471. /* gmch */
  1472. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1473. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1474. /* clear any possible AGP-related error conditions */
  1475. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1476. return 0;
  1477. }
  1478. static int intel_7505_configure(void)
  1479. {
  1480. u32 temp;
  1481. u16 temp2;
  1482. struct aper_size_info_8 *current_size;
  1483. current_size = A_SIZE_8(agp_bridge->current_size);
  1484. /* aperture size */
  1485. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1486. /* address to map to */
  1487. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1488. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1489. /* attbase - aperture base */
  1490. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1491. /* agpctrl */
  1492. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1493. /* mchcfg */
  1494. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1495. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1496. return 0;
  1497. }
  1498. /* Setup function */
  1499. static const struct gatt_mask intel_generic_masks[] =
  1500. {
  1501. {.mask = 0x00000017, .type = 0}
  1502. };
  1503. static const struct aper_size_info_8 intel_815_sizes[2] =
  1504. {
  1505. {64, 16384, 4, 0},
  1506. {32, 8192, 3, 8},
  1507. };
  1508. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1509. {
  1510. {256, 65536, 6, 0},
  1511. {128, 32768, 5, 32},
  1512. {64, 16384, 4, 48},
  1513. {32, 8192, 3, 56},
  1514. {16, 4096, 2, 60},
  1515. {8, 2048, 1, 62},
  1516. {4, 1024, 0, 63}
  1517. };
  1518. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1519. {
  1520. {256, 65536, 6, 0},
  1521. {128, 32768, 5, 32},
  1522. {64, 16384, 4, 48},
  1523. {32, 8192, 3, 56},
  1524. {16, 4096, 2, 60},
  1525. {8, 2048, 1, 62},
  1526. {4, 1024, 0, 63}
  1527. };
  1528. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1529. {
  1530. {256, 65536, 6, 0},
  1531. {128, 32768, 5, 32},
  1532. {64, 16384, 4, 48},
  1533. {32, 8192, 3, 56}
  1534. };
  1535. static const struct agp_bridge_driver intel_generic_driver = {
  1536. .owner = THIS_MODULE,
  1537. .aperture_sizes = intel_generic_sizes,
  1538. .size_type = U16_APER_SIZE,
  1539. .num_aperture_sizes = 7,
  1540. .configure = intel_configure,
  1541. .fetch_size = intel_fetch_size,
  1542. .cleanup = intel_cleanup,
  1543. .tlb_flush = intel_tlbflush,
  1544. .mask_memory = agp_generic_mask_memory,
  1545. .masks = intel_generic_masks,
  1546. .agp_enable = agp_generic_enable,
  1547. .cache_flush = global_cache_flush,
  1548. .create_gatt_table = agp_generic_create_gatt_table,
  1549. .free_gatt_table = agp_generic_free_gatt_table,
  1550. .insert_memory = agp_generic_insert_memory,
  1551. .remove_memory = agp_generic_remove_memory,
  1552. .alloc_by_type = agp_generic_alloc_by_type,
  1553. .free_by_type = agp_generic_free_by_type,
  1554. .agp_alloc_page = agp_generic_alloc_page,
  1555. .agp_alloc_pages = agp_generic_alloc_pages,
  1556. .agp_destroy_page = agp_generic_destroy_page,
  1557. .agp_destroy_pages = agp_generic_destroy_pages,
  1558. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1559. };
  1560. static const struct agp_bridge_driver intel_810_driver = {
  1561. .owner = THIS_MODULE,
  1562. .aperture_sizes = intel_i810_sizes,
  1563. .size_type = FIXED_APER_SIZE,
  1564. .num_aperture_sizes = 2,
  1565. .needs_scratch_page = true,
  1566. .configure = intel_i810_configure,
  1567. .fetch_size = intel_i810_fetch_size,
  1568. .cleanup = intel_i810_cleanup,
  1569. .tlb_flush = intel_i810_tlbflush,
  1570. .mask_memory = intel_i810_mask_memory,
  1571. .masks = intel_i810_masks,
  1572. .agp_enable = intel_i810_agp_enable,
  1573. .cache_flush = global_cache_flush,
  1574. .create_gatt_table = agp_generic_create_gatt_table,
  1575. .free_gatt_table = agp_generic_free_gatt_table,
  1576. .insert_memory = intel_i810_insert_entries,
  1577. .remove_memory = intel_i810_remove_entries,
  1578. .alloc_by_type = intel_i810_alloc_by_type,
  1579. .free_by_type = intel_i810_free_by_type,
  1580. .agp_alloc_page = agp_generic_alloc_page,
  1581. .agp_alloc_pages = agp_generic_alloc_pages,
  1582. .agp_destroy_page = agp_generic_destroy_page,
  1583. .agp_destroy_pages = agp_generic_destroy_pages,
  1584. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1585. };
  1586. static const struct agp_bridge_driver intel_815_driver = {
  1587. .owner = THIS_MODULE,
  1588. .aperture_sizes = intel_815_sizes,
  1589. .size_type = U8_APER_SIZE,
  1590. .num_aperture_sizes = 2,
  1591. .configure = intel_815_configure,
  1592. .fetch_size = intel_815_fetch_size,
  1593. .cleanup = intel_8xx_cleanup,
  1594. .tlb_flush = intel_8xx_tlbflush,
  1595. .mask_memory = agp_generic_mask_memory,
  1596. .masks = intel_generic_masks,
  1597. .agp_enable = agp_generic_enable,
  1598. .cache_flush = global_cache_flush,
  1599. .create_gatt_table = agp_generic_create_gatt_table,
  1600. .free_gatt_table = agp_generic_free_gatt_table,
  1601. .insert_memory = agp_generic_insert_memory,
  1602. .remove_memory = agp_generic_remove_memory,
  1603. .alloc_by_type = agp_generic_alloc_by_type,
  1604. .free_by_type = agp_generic_free_by_type,
  1605. .agp_alloc_page = agp_generic_alloc_page,
  1606. .agp_alloc_pages = agp_generic_alloc_pages,
  1607. .agp_destroy_page = agp_generic_destroy_page,
  1608. .agp_destroy_pages = agp_generic_destroy_pages,
  1609. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1610. };
  1611. static const struct agp_bridge_driver intel_830_driver = {
  1612. .owner = THIS_MODULE,
  1613. .aperture_sizes = intel_i830_sizes,
  1614. .size_type = FIXED_APER_SIZE,
  1615. .num_aperture_sizes = 4,
  1616. .needs_scratch_page = true,
  1617. .configure = intel_i830_configure,
  1618. .fetch_size = intel_i830_fetch_size,
  1619. .cleanup = intel_i830_cleanup,
  1620. .tlb_flush = intel_i810_tlbflush,
  1621. .mask_memory = intel_i810_mask_memory,
  1622. .masks = intel_i810_masks,
  1623. .agp_enable = intel_i810_agp_enable,
  1624. .cache_flush = global_cache_flush,
  1625. .create_gatt_table = intel_i830_create_gatt_table,
  1626. .free_gatt_table = intel_i830_free_gatt_table,
  1627. .insert_memory = intel_i830_insert_entries,
  1628. .remove_memory = intel_i830_remove_entries,
  1629. .alloc_by_type = intel_i830_alloc_by_type,
  1630. .free_by_type = intel_i810_free_by_type,
  1631. .agp_alloc_page = agp_generic_alloc_page,
  1632. .agp_alloc_pages = agp_generic_alloc_pages,
  1633. .agp_destroy_page = agp_generic_destroy_page,
  1634. .agp_destroy_pages = agp_generic_destroy_pages,
  1635. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1636. .chipset_flush = intel_i830_chipset_flush,
  1637. };
  1638. static const struct agp_bridge_driver intel_820_driver = {
  1639. .owner = THIS_MODULE,
  1640. .aperture_sizes = intel_8xx_sizes,
  1641. .size_type = U8_APER_SIZE,
  1642. .num_aperture_sizes = 7,
  1643. .configure = intel_820_configure,
  1644. .fetch_size = intel_8xx_fetch_size,
  1645. .cleanup = intel_820_cleanup,
  1646. .tlb_flush = intel_820_tlbflush,
  1647. .mask_memory = agp_generic_mask_memory,
  1648. .masks = intel_generic_masks,
  1649. .agp_enable = agp_generic_enable,
  1650. .cache_flush = global_cache_flush,
  1651. .create_gatt_table = agp_generic_create_gatt_table,
  1652. .free_gatt_table = agp_generic_free_gatt_table,
  1653. .insert_memory = agp_generic_insert_memory,
  1654. .remove_memory = agp_generic_remove_memory,
  1655. .alloc_by_type = agp_generic_alloc_by_type,
  1656. .free_by_type = agp_generic_free_by_type,
  1657. .agp_alloc_page = agp_generic_alloc_page,
  1658. .agp_alloc_pages = agp_generic_alloc_pages,
  1659. .agp_destroy_page = agp_generic_destroy_page,
  1660. .agp_destroy_pages = agp_generic_destroy_pages,
  1661. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1662. };
  1663. static const struct agp_bridge_driver intel_830mp_driver = {
  1664. .owner = THIS_MODULE,
  1665. .aperture_sizes = intel_830mp_sizes,
  1666. .size_type = U8_APER_SIZE,
  1667. .num_aperture_sizes = 4,
  1668. .configure = intel_830mp_configure,
  1669. .fetch_size = intel_8xx_fetch_size,
  1670. .cleanup = intel_8xx_cleanup,
  1671. .tlb_flush = intel_8xx_tlbflush,
  1672. .mask_memory = agp_generic_mask_memory,
  1673. .masks = intel_generic_masks,
  1674. .agp_enable = agp_generic_enable,
  1675. .cache_flush = global_cache_flush,
  1676. .create_gatt_table = agp_generic_create_gatt_table,
  1677. .free_gatt_table = agp_generic_free_gatt_table,
  1678. .insert_memory = agp_generic_insert_memory,
  1679. .remove_memory = agp_generic_remove_memory,
  1680. .alloc_by_type = agp_generic_alloc_by_type,
  1681. .free_by_type = agp_generic_free_by_type,
  1682. .agp_alloc_page = agp_generic_alloc_page,
  1683. .agp_alloc_pages = agp_generic_alloc_pages,
  1684. .agp_destroy_page = agp_generic_destroy_page,
  1685. .agp_destroy_pages = agp_generic_destroy_pages,
  1686. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1687. };
  1688. static const struct agp_bridge_driver intel_840_driver = {
  1689. .owner = THIS_MODULE,
  1690. .aperture_sizes = intel_8xx_sizes,
  1691. .size_type = U8_APER_SIZE,
  1692. .num_aperture_sizes = 7,
  1693. .configure = intel_840_configure,
  1694. .fetch_size = intel_8xx_fetch_size,
  1695. .cleanup = intel_8xx_cleanup,
  1696. .tlb_flush = intel_8xx_tlbflush,
  1697. .mask_memory = agp_generic_mask_memory,
  1698. .masks = intel_generic_masks,
  1699. .agp_enable = agp_generic_enable,
  1700. .cache_flush = global_cache_flush,
  1701. .create_gatt_table = agp_generic_create_gatt_table,
  1702. .free_gatt_table = agp_generic_free_gatt_table,
  1703. .insert_memory = agp_generic_insert_memory,
  1704. .remove_memory = agp_generic_remove_memory,
  1705. .alloc_by_type = agp_generic_alloc_by_type,
  1706. .free_by_type = agp_generic_free_by_type,
  1707. .agp_alloc_page = agp_generic_alloc_page,
  1708. .agp_alloc_pages = agp_generic_alloc_pages,
  1709. .agp_destroy_page = agp_generic_destroy_page,
  1710. .agp_destroy_pages = agp_generic_destroy_pages,
  1711. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1712. };
  1713. static const struct agp_bridge_driver intel_845_driver = {
  1714. .owner = THIS_MODULE,
  1715. .aperture_sizes = intel_8xx_sizes,
  1716. .size_type = U8_APER_SIZE,
  1717. .num_aperture_sizes = 7,
  1718. .configure = intel_845_configure,
  1719. .fetch_size = intel_8xx_fetch_size,
  1720. .cleanup = intel_8xx_cleanup,
  1721. .tlb_flush = intel_8xx_tlbflush,
  1722. .mask_memory = agp_generic_mask_memory,
  1723. .masks = intel_generic_masks,
  1724. .agp_enable = agp_generic_enable,
  1725. .cache_flush = global_cache_flush,
  1726. .create_gatt_table = agp_generic_create_gatt_table,
  1727. .free_gatt_table = agp_generic_free_gatt_table,
  1728. .insert_memory = agp_generic_insert_memory,
  1729. .remove_memory = agp_generic_remove_memory,
  1730. .alloc_by_type = agp_generic_alloc_by_type,
  1731. .free_by_type = agp_generic_free_by_type,
  1732. .agp_alloc_page = agp_generic_alloc_page,
  1733. .agp_alloc_pages = agp_generic_alloc_pages,
  1734. .agp_destroy_page = agp_generic_destroy_page,
  1735. .agp_destroy_pages = agp_generic_destroy_pages,
  1736. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1737. .chipset_flush = intel_i830_chipset_flush,
  1738. };
  1739. static const struct agp_bridge_driver intel_850_driver = {
  1740. .owner = THIS_MODULE,
  1741. .aperture_sizes = intel_8xx_sizes,
  1742. .size_type = U8_APER_SIZE,
  1743. .num_aperture_sizes = 7,
  1744. .configure = intel_850_configure,
  1745. .fetch_size = intel_8xx_fetch_size,
  1746. .cleanup = intel_8xx_cleanup,
  1747. .tlb_flush = intel_8xx_tlbflush,
  1748. .mask_memory = agp_generic_mask_memory,
  1749. .masks = intel_generic_masks,
  1750. .agp_enable = agp_generic_enable,
  1751. .cache_flush = global_cache_flush,
  1752. .create_gatt_table = agp_generic_create_gatt_table,
  1753. .free_gatt_table = agp_generic_free_gatt_table,
  1754. .insert_memory = agp_generic_insert_memory,
  1755. .remove_memory = agp_generic_remove_memory,
  1756. .alloc_by_type = agp_generic_alloc_by_type,
  1757. .free_by_type = agp_generic_free_by_type,
  1758. .agp_alloc_page = agp_generic_alloc_page,
  1759. .agp_alloc_pages = agp_generic_alloc_pages,
  1760. .agp_destroy_page = agp_generic_destroy_page,
  1761. .agp_destroy_pages = agp_generic_destroy_pages,
  1762. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1763. };
  1764. static const struct agp_bridge_driver intel_860_driver = {
  1765. .owner = THIS_MODULE,
  1766. .aperture_sizes = intel_8xx_sizes,
  1767. .size_type = U8_APER_SIZE,
  1768. .num_aperture_sizes = 7,
  1769. .configure = intel_860_configure,
  1770. .fetch_size = intel_8xx_fetch_size,
  1771. .cleanup = intel_8xx_cleanup,
  1772. .tlb_flush = intel_8xx_tlbflush,
  1773. .mask_memory = agp_generic_mask_memory,
  1774. .masks = intel_generic_masks,
  1775. .agp_enable = agp_generic_enable,
  1776. .cache_flush = global_cache_flush,
  1777. .create_gatt_table = agp_generic_create_gatt_table,
  1778. .free_gatt_table = agp_generic_free_gatt_table,
  1779. .insert_memory = agp_generic_insert_memory,
  1780. .remove_memory = agp_generic_remove_memory,
  1781. .alloc_by_type = agp_generic_alloc_by_type,
  1782. .free_by_type = agp_generic_free_by_type,
  1783. .agp_alloc_page = agp_generic_alloc_page,
  1784. .agp_alloc_pages = agp_generic_alloc_pages,
  1785. .agp_destroy_page = agp_generic_destroy_page,
  1786. .agp_destroy_pages = agp_generic_destroy_pages,
  1787. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1788. };
  1789. static const struct agp_bridge_driver intel_915_driver = {
  1790. .owner = THIS_MODULE,
  1791. .aperture_sizes = intel_i830_sizes,
  1792. .size_type = FIXED_APER_SIZE,
  1793. .num_aperture_sizes = 4,
  1794. .needs_scratch_page = true,
  1795. .configure = intel_i915_configure,
  1796. .fetch_size = intel_i9xx_fetch_size,
  1797. .cleanup = intel_i915_cleanup,
  1798. .tlb_flush = intel_i810_tlbflush,
  1799. .mask_memory = intel_i810_mask_memory,
  1800. .masks = intel_i810_masks,
  1801. .agp_enable = intel_i810_agp_enable,
  1802. .cache_flush = global_cache_flush,
  1803. .create_gatt_table = intel_i915_create_gatt_table,
  1804. .free_gatt_table = intel_i830_free_gatt_table,
  1805. .insert_memory = intel_i915_insert_entries,
  1806. .remove_memory = intel_i915_remove_entries,
  1807. .alloc_by_type = intel_i830_alloc_by_type,
  1808. .free_by_type = intel_i810_free_by_type,
  1809. .agp_alloc_page = agp_generic_alloc_page,
  1810. .agp_alloc_pages = agp_generic_alloc_pages,
  1811. .agp_destroy_page = agp_generic_destroy_page,
  1812. .agp_destroy_pages = agp_generic_destroy_pages,
  1813. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1814. .chipset_flush = intel_i915_chipset_flush,
  1815. #ifdef USE_PCI_DMA_API
  1816. .agp_map_page = intel_agp_map_page,
  1817. .agp_unmap_page = intel_agp_unmap_page,
  1818. .agp_map_memory = intel_agp_map_memory,
  1819. .agp_unmap_memory = intel_agp_unmap_memory,
  1820. #endif
  1821. };
  1822. static const struct agp_bridge_driver intel_i965_driver = {
  1823. .owner = THIS_MODULE,
  1824. .aperture_sizes = intel_i830_sizes,
  1825. .size_type = FIXED_APER_SIZE,
  1826. .num_aperture_sizes = 4,
  1827. .needs_scratch_page = true,
  1828. .configure = intel_i915_configure,
  1829. .fetch_size = intel_i9xx_fetch_size,
  1830. .cleanup = intel_i915_cleanup,
  1831. .tlb_flush = intel_i810_tlbflush,
  1832. .mask_memory = intel_i965_mask_memory,
  1833. .masks = intel_i810_masks,
  1834. .agp_enable = intel_i810_agp_enable,
  1835. .cache_flush = global_cache_flush,
  1836. .create_gatt_table = intel_i965_create_gatt_table,
  1837. .free_gatt_table = intel_i830_free_gatt_table,
  1838. .insert_memory = intel_i915_insert_entries,
  1839. .remove_memory = intel_i915_remove_entries,
  1840. .alloc_by_type = intel_i830_alloc_by_type,
  1841. .free_by_type = intel_i810_free_by_type,
  1842. .agp_alloc_page = agp_generic_alloc_page,
  1843. .agp_alloc_pages = agp_generic_alloc_pages,
  1844. .agp_destroy_page = agp_generic_destroy_page,
  1845. .agp_destroy_pages = agp_generic_destroy_pages,
  1846. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1847. .chipset_flush = intel_i915_chipset_flush,
  1848. #ifdef USE_PCI_DMA_API
  1849. .agp_map_page = intel_agp_map_page,
  1850. .agp_unmap_page = intel_agp_unmap_page,
  1851. .agp_map_memory = intel_agp_map_memory,
  1852. .agp_unmap_memory = intel_agp_unmap_memory,
  1853. #endif
  1854. };
  1855. static const struct agp_bridge_driver intel_7505_driver = {
  1856. .owner = THIS_MODULE,
  1857. .aperture_sizes = intel_8xx_sizes,
  1858. .size_type = U8_APER_SIZE,
  1859. .num_aperture_sizes = 7,
  1860. .configure = intel_7505_configure,
  1861. .fetch_size = intel_8xx_fetch_size,
  1862. .cleanup = intel_8xx_cleanup,
  1863. .tlb_flush = intel_8xx_tlbflush,
  1864. .mask_memory = agp_generic_mask_memory,
  1865. .masks = intel_generic_masks,
  1866. .agp_enable = agp_generic_enable,
  1867. .cache_flush = global_cache_flush,
  1868. .create_gatt_table = agp_generic_create_gatt_table,
  1869. .free_gatt_table = agp_generic_free_gatt_table,
  1870. .insert_memory = agp_generic_insert_memory,
  1871. .remove_memory = agp_generic_remove_memory,
  1872. .alloc_by_type = agp_generic_alloc_by_type,
  1873. .free_by_type = agp_generic_free_by_type,
  1874. .agp_alloc_page = agp_generic_alloc_page,
  1875. .agp_alloc_pages = agp_generic_alloc_pages,
  1876. .agp_destroy_page = agp_generic_destroy_page,
  1877. .agp_destroy_pages = agp_generic_destroy_pages,
  1878. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1879. };
  1880. static const struct agp_bridge_driver intel_g33_driver = {
  1881. .owner = THIS_MODULE,
  1882. .aperture_sizes = intel_i830_sizes,
  1883. .size_type = FIXED_APER_SIZE,
  1884. .num_aperture_sizes = 4,
  1885. .needs_scratch_page = true,
  1886. .configure = intel_i915_configure,
  1887. .fetch_size = intel_i9xx_fetch_size,
  1888. .cleanup = intel_i915_cleanup,
  1889. .tlb_flush = intel_i810_tlbflush,
  1890. .mask_memory = intel_i965_mask_memory,
  1891. .masks = intel_i810_masks,
  1892. .agp_enable = intel_i810_agp_enable,
  1893. .cache_flush = global_cache_flush,
  1894. .create_gatt_table = intel_i915_create_gatt_table,
  1895. .free_gatt_table = intel_i830_free_gatt_table,
  1896. .insert_memory = intel_i915_insert_entries,
  1897. .remove_memory = intel_i915_remove_entries,
  1898. .alloc_by_type = intel_i830_alloc_by_type,
  1899. .free_by_type = intel_i810_free_by_type,
  1900. .agp_alloc_page = agp_generic_alloc_page,
  1901. .agp_alloc_pages = agp_generic_alloc_pages,
  1902. .agp_destroy_page = agp_generic_destroy_page,
  1903. .agp_destroy_pages = agp_generic_destroy_pages,
  1904. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1905. .chipset_flush = intel_i915_chipset_flush,
  1906. #ifdef USE_PCI_DMA_API
  1907. .agp_map_page = intel_agp_map_page,
  1908. .agp_unmap_page = intel_agp_unmap_page,
  1909. .agp_map_memory = intel_agp_map_memory,
  1910. .agp_unmap_memory = intel_agp_unmap_memory,
  1911. #endif
  1912. };
  1913. static int find_gmch(u16 device)
  1914. {
  1915. struct pci_dev *gmch_device;
  1916. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1917. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1918. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1919. device, gmch_device);
  1920. }
  1921. if (!gmch_device)
  1922. return 0;
  1923. intel_private.pcidev = gmch_device;
  1924. return 1;
  1925. }
  1926. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1927. * driver and gmch_driver must be non-null, and find_gmch will determine
  1928. * which one should be used if a gmch_chip_id is present.
  1929. */
  1930. static const struct intel_driver_description {
  1931. unsigned int chip_id;
  1932. unsigned int gmch_chip_id;
  1933. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1934. char *name;
  1935. const struct agp_bridge_driver *driver;
  1936. const struct agp_bridge_driver *gmch_driver;
  1937. } intel_agp_chipsets[] = {
  1938. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1939. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1940. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1941. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1942. NULL, &intel_810_driver },
  1943. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1944. NULL, &intel_810_driver },
  1945. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1946. NULL, &intel_810_driver },
  1947. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1948. &intel_815_driver, &intel_810_driver },
  1949. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1950. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1951. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1952. &intel_830mp_driver, &intel_830_driver },
  1953. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1954. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1955. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1956. &intel_845_driver, &intel_830_driver },
  1957. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1958. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1959. &intel_845_driver, &intel_830_driver },
  1960. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1961. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1962. &intel_845_driver, &intel_830_driver },
  1963. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1964. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1965. &intel_845_driver, &intel_830_driver },
  1966. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1967. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1968. NULL, &intel_915_driver },
  1969. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1970. NULL, &intel_915_driver },
  1971. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1972. NULL, &intel_915_driver },
  1973. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1974. NULL, &intel_915_driver },
  1975. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1976. NULL, &intel_915_driver },
  1977. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1978. NULL, &intel_915_driver },
  1979. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1980. NULL, &intel_i965_driver },
  1981. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1982. NULL, &intel_i965_driver },
  1983. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1984. NULL, &intel_i965_driver },
  1985. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1986. NULL, &intel_i965_driver },
  1987. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1988. NULL, &intel_i965_driver },
  1989. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1990. NULL, &intel_i965_driver },
  1991. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1992. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1993. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1994. NULL, &intel_g33_driver },
  1995. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1996. NULL, &intel_g33_driver },
  1997. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1998. NULL, &intel_g33_driver },
  1999. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  2000. NULL, &intel_g33_driver },
  2001. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  2002. NULL, &intel_g33_driver },
  2003. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2004. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  2005. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  2006. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  2007. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2008. "Q45/Q43", NULL, &intel_i965_driver },
  2009. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2010. "G45/G43", NULL, &intel_i965_driver },
  2011. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2012. "B43", NULL, &intel_i965_driver },
  2013. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2014. "G41", NULL, &intel_i965_driver },
  2015. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  2016. "IGDNG/D", NULL, &intel_i965_driver },
  2017. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2018. "IGDNG/M", NULL, &intel_i965_driver },
  2019. { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2020. "IGDNG/MA", NULL, &intel_i965_driver },
  2021. { 0, 0, 0, NULL, NULL, NULL }
  2022. };
  2023. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2024. const struct pci_device_id *ent)
  2025. {
  2026. struct agp_bridge_data *bridge;
  2027. u8 cap_ptr = 0;
  2028. struct resource *r;
  2029. int i;
  2030. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2031. bridge = agp_alloc_bridge();
  2032. if (!bridge)
  2033. return -ENOMEM;
  2034. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2035. /* In case that multiple models of gfx chip may
  2036. stand on same host bridge type, this can be
  2037. sure we detect the right IGD. */
  2038. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2039. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2040. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2041. bridge->driver =
  2042. intel_agp_chipsets[i].gmch_driver;
  2043. break;
  2044. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2045. continue;
  2046. } else {
  2047. bridge->driver = intel_agp_chipsets[i].driver;
  2048. break;
  2049. }
  2050. }
  2051. }
  2052. if (intel_agp_chipsets[i].name == NULL) {
  2053. if (cap_ptr)
  2054. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2055. pdev->vendor, pdev->device);
  2056. agp_put_bridge(bridge);
  2057. return -ENODEV;
  2058. }
  2059. if (bridge->driver == NULL) {
  2060. /* bridge has no AGP and no IGD detected */
  2061. if (cap_ptr)
  2062. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2063. intel_agp_chipsets[i].gmch_chip_id);
  2064. agp_put_bridge(bridge);
  2065. return -ENODEV;
  2066. }
  2067. bridge->dev = pdev;
  2068. bridge->capndx = cap_ptr;
  2069. bridge->dev_private_data = &intel_private;
  2070. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2071. /*
  2072. * The following fixes the case where the BIOS has "forgotten" to
  2073. * provide an address range for the GART.
  2074. * 20030610 - hamish@zot.org
  2075. */
  2076. r = &pdev->resource[0];
  2077. if (!r->start && r->end) {
  2078. if (pci_assign_resource(pdev, 0)) {
  2079. dev_err(&pdev->dev, "can't assign resource 0\n");
  2080. agp_put_bridge(bridge);
  2081. return -ENODEV;
  2082. }
  2083. }
  2084. /*
  2085. * If the device has not been properly setup, the following will catch
  2086. * the problem and should stop the system from crashing.
  2087. * 20030610 - hamish@zot.org
  2088. */
  2089. if (pci_enable_device(pdev)) {
  2090. dev_err(&pdev->dev, "can't enable PCI device\n");
  2091. agp_put_bridge(bridge);
  2092. return -ENODEV;
  2093. }
  2094. /* Fill in the mode register */
  2095. if (cap_ptr) {
  2096. pci_read_config_dword(pdev,
  2097. bridge->capndx+PCI_AGP_STATUS,
  2098. &bridge->mode);
  2099. }
  2100. pci_set_drvdata(pdev, bridge);
  2101. return agp_add_bridge(bridge);
  2102. }
  2103. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2104. {
  2105. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2106. agp_remove_bridge(bridge);
  2107. if (intel_private.pcidev)
  2108. pci_dev_put(intel_private.pcidev);
  2109. agp_put_bridge(bridge);
  2110. }
  2111. #ifdef CONFIG_PM
  2112. static int agp_intel_resume(struct pci_dev *pdev)
  2113. {
  2114. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2115. int ret_val;
  2116. if (bridge->driver == &intel_generic_driver)
  2117. intel_configure();
  2118. else if (bridge->driver == &intel_850_driver)
  2119. intel_850_configure();
  2120. else if (bridge->driver == &intel_845_driver)
  2121. intel_845_configure();
  2122. else if (bridge->driver == &intel_830mp_driver)
  2123. intel_830mp_configure();
  2124. else if (bridge->driver == &intel_915_driver)
  2125. intel_i915_configure();
  2126. else if (bridge->driver == &intel_830_driver)
  2127. intel_i830_configure();
  2128. else if (bridge->driver == &intel_810_driver)
  2129. intel_i810_configure();
  2130. else if (bridge->driver == &intel_i965_driver)
  2131. intel_i915_configure();
  2132. ret_val = agp_rebind_memory();
  2133. if (ret_val != 0)
  2134. return ret_val;
  2135. return 0;
  2136. }
  2137. #endif
  2138. static struct pci_device_id agp_intel_pci_table[] = {
  2139. #define ID(x) \
  2140. { \
  2141. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2142. .class_mask = ~0, \
  2143. .vendor = PCI_VENDOR_ID_INTEL, \
  2144. .device = x, \
  2145. .subvendor = PCI_ANY_ID, \
  2146. .subdevice = PCI_ANY_ID, \
  2147. }
  2148. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2149. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2150. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2151. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2152. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2153. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2154. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2155. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2156. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2157. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2158. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2169. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2170. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2174. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
  2196. { }
  2197. };
  2198. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2199. static struct pci_driver agp_intel_pci_driver = {
  2200. .name = "agpgart-intel",
  2201. .id_table = agp_intel_pci_table,
  2202. .probe = agp_intel_probe,
  2203. .remove = __devexit_p(agp_intel_remove),
  2204. #ifdef CONFIG_PM
  2205. .resume = agp_intel_resume,
  2206. #endif
  2207. };
  2208. static int __init agp_intel_init(void)
  2209. {
  2210. if (agp_off)
  2211. return -EINVAL;
  2212. return pci_register_driver(&agp_intel_pci_driver);
  2213. }
  2214. static void __exit agp_intel_cleanup(void)
  2215. {
  2216. pci_unregister_driver(&agp_intel_pci_driver);
  2217. }
  2218. module_init(agp_intel_init);
  2219. module_exit(agp_intel_cleanup);
  2220. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2221. MODULE_LICENSE("GPL and additional rights");