r420.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "r100d.h"
  34. #include "r420d.h"
  35. int r420_mc_init(struct radeon_device *rdev)
  36. {
  37. int r;
  38. /* Setup GPU memory space */
  39. rdev->mc.vram_location = 0xFFFFFFFFUL;
  40. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  41. if (rdev->flags & RADEON_IS_AGP) {
  42. r = radeon_agp_init(rdev);
  43. if (r) {
  44. printk(KERN_WARNING "[drm] Disabling AGP\n");
  45. rdev->flags &= ~RADEON_IS_AGP;
  46. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  47. } else {
  48. rdev->mc.gtt_location = rdev->mc.agp_base;
  49. }
  50. }
  51. r = radeon_mc_setup(rdev);
  52. if (r) {
  53. return r;
  54. }
  55. return 0;
  56. }
  57. void r420_pipes_init(struct radeon_device *rdev)
  58. {
  59. unsigned tmp;
  60. unsigned gb_pipe_select;
  61. unsigned num_pipes;
  62. /* GA_ENHANCE workaround TCL deadlock issue */
  63. WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
  64. /* add idle wait as per freedesktop.org bug 24041 */
  65. if (r100_gui_wait_for_idle(rdev)) {
  66. printk(KERN_WARNING "Failed to wait GUI idle while "
  67. "programming pipes. Bad things might happen.\n");
  68. }
  69. /* get max number of pipes */
  70. gb_pipe_select = RREG32(0x402C);
  71. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  72. rdev->num_gb_pipes = num_pipes;
  73. tmp = 0;
  74. switch (num_pipes) {
  75. default:
  76. /* force to 1 pipe */
  77. num_pipes = 1;
  78. case 1:
  79. tmp = (0 << 1);
  80. break;
  81. case 2:
  82. tmp = (3 << 1);
  83. break;
  84. case 3:
  85. tmp = (6 << 1);
  86. break;
  87. case 4:
  88. tmp = (7 << 1);
  89. break;
  90. }
  91. WREG32(0x42C8, (1 << num_pipes) - 1);
  92. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  93. tmp |= (1 << 4) | (1 << 0);
  94. WREG32(0x4018, tmp);
  95. if (r100_gui_wait_for_idle(rdev)) {
  96. printk(KERN_WARNING "Failed to wait GUI idle while "
  97. "programming pipes. Bad things might happen.\n");
  98. }
  99. tmp = RREG32(0x170C);
  100. WREG32(0x170C, tmp | (1 << 31));
  101. WREG32(R300_RB2D_DSTCACHE_MODE,
  102. RREG32(R300_RB2D_DSTCACHE_MODE) |
  103. R300_DC_AUTOFLUSH_ENABLE |
  104. R300_DC_DC_DISABLE_IGNORE_PE);
  105. if (r100_gui_wait_for_idle(rdev)) {
  106. printk(KERN_WARNING "Failed to wait GUI idle while "
  107. "programming pipes. Bad things might happen.\n");
  108. }
  109. if (rdev->family == CHIP_RV530) {
  110. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  111. if ((tmp & 3) == 3)
  112. rdev->num_z_pipes = 2;
  113. else
  114. rdev->num_z_pipes = 1;
  115. } else
  116. rdev->num_z_pipes = 1;
  117. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  118. rdev->num_gb_pipes, rdev->num_z_pipes);
  119. }
  120. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  121. {
  122. u32 r;
  123. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  124. r = RREG32(R_0001FC_MC_IND_DATA);
  125. return r;
  126. }
  127. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  128. {
  129. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  130. S_0001F8_MC_IND_WR_EN(1));
  131. WREG32(R_0001FC_MC_IND_DATA, v);
  132. }
  133. static void r420_debugfs(struct radeon_device *rdev)
  134. {
  135. if (r100_debugfs_rbbm_init(rdev)) {
  136. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  137. }
  138. if (r420_debugfs_pipes_info_init(rdev)) {
  139. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  140. }
  141. }
  142. static void r420_clock_resume(struct radeon_device *rdev)
  143. {
  144. u32 sclk_cntl;
  145. if (radeon_dynclks != -1 && radeon_dynclks)
  146. radeon_atom_set_clock_gating(rdev, 1);
  147. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  148. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  149. if (rdev->family == CHIP_R420)
  150. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  151. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  152. }
  153. static void r420_cp_errata_init(struct radeon_device *rdev)
  154. {
  155. /* RV410 and R420 can lock up if CP DMA to host memory happens
  156. * while the 2D engine is busy.
  157. *
  158. * The proper workaround is to queue a RESYNC at the beginning
  159. * of the CP init, apparently.
  160. */
  161. radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
  162. radeon_ring_lock(rdev, 8);
  163. radeon_ring_write(rdev, PACKET0(R300_CP_RESYNC_ADDR, 1));
  164. radeon_ring_write(rdev, rdev->config.r300.resync_scratch);
  165. radeon_ring_write(rdev, 0xDEADBEEF);
  166. radeon_ring_unlock_commit(rdev);
  167. }
  168. static void r420_cp_errata_fini(struct radeon_device *rdev)
  169. {
  170. /* Catch the RESYNC we dispatched all the way back,
  171. * at the very beginning of the CP init.
  172. */
  173. radeon_ring_lock(rdev, 8);
  174. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  175. radeon_ring_write(rdev, R300_RB3D_DC_FINISH);
  176. radeon_ring_unlock_commit(rdev);
  177. radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
  178. }
  179. static int r420_startup(struct radeon_device *rdev)
  180. {
  181. int r;
  182. /* set common regs */
  183. r100_set_common_regs(rdev);
  184. /* program mc */
  185. r300_mc_program(rdev);
  186. /* Resume clock */
  187. r420_clock_resume(rdev);
  188. /* Initialize GART (initialize after TTM so we can allocate
  189. * memory through TTM but finalize after TTM) */
  190. if (rdev->flags & RADEON_IS_PCIE) {
  191. r = rv370_pcie_gart_enable(rdev);
  192. if (r)
  193. return r;
  194. }
  195. if (rdev->flags & RADEON_IS_PCI) {
  196. r = r100_pci_gart_enable(rdev);
  197. if (r)
  198. return r;
  199. }
  200. r420_pipes_init(rdev);
  201. /* Enable IRQ */
  202. r100_irq_set(rdev);
  203. /* 1M ring buffer */
  204. r = r100_cp_init(rdev, 1024 * 1024);
  205. if (r) {
  206. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  207. return r;
  208. }
  209. r420_cp_errata_init(rdev);
  210. r = r100_wb_init(rdev);
  211. if (r) {
  212. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  213. }
  214. r = r100_ib_init(rdev);
  215. if (r) {
  216. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  217. return r;
  218. }
  219. return 0;
  220. }
  221. int r420_resume(struct radeon_device *rdev)
  222. {
  223. /* Make sur GART are not working */
  224. if (rdev->flags & RADEON_IS_PCIE)
  225. rv370_pcie_gart_disable(rdev);
  226. if (rdev->flags & RADEON_IS_PCI)
  227. r100_pci_gart_disable(rdev);
  228. /* Resume clock before doing reset */
  229. r420_clock_resume(rdev);
  230. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  231. if (radeon_gpu_reset(rdev)) {
  232. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  233. RREG32(R_000E40_RBBM_STATUS),
  234. RREG32(R_0007C0_CP_STAT));
  235. }
  236. /* check if cards are posted or not */
  237. if (rdev->is_atom_bios) {
  238. atom_asic_init(rdev->mode_info.atom_context);
  239. } else {
  240. radeon_combios_asic_init(rdev->ddev);
  241. }
  242. /* Resume clock after posting */
  243. r420_clock_resume(rdev);
  244. /* Initialize surface registers */
  245. radeon_surface_init(rdev);
  246. return r420_startup(rdev);
  247. }
  248. int r420_suspend(struct radeon_device *rdev)
  249. {
  250. r420_cp_errata_fini(rdev);
  251. r100_cp_disable(rdev);
  252. r100_wb_disable(rdev);
  253. r100_irq_disable(rdev);
  254. if (rdev->flags & RADEON_IS_PCIE)
  255. rv370_pcie_gart_disable(rdev);
  256. if (rdev->flags & RADEON_IS_PCI)
  257. r100_pci_gart_disable(rdev);
  258. return 0;
  259. }
  260. void r420_fini(struct radeon_device *rdev)
  261. {
  262. r100_cp_fini(rdev);
  263. r100_wb_fini(rdev);
  264. r100_ib_fini(rdev);
  265. radeon_gem_fini(rdev);
  266. if (rdev->flags & RADEON_IS_PCIE)
  267. rv370_pcie_gart_fini(rdev);
  268. if (rdev->flags & RADEON_IS_PCI)
  269. r100_pci_gart_fini(rdev);
  270. radeon_agp_fini(rdev);
  271. radeon_irq_kms_fini(rdev);
  272. radeon_fence_driver_fini(rdev);
  273. radeon_bo_fini(rdev);
  274. if (rdev->is_atom_bios) {
  275. radeon_atombios_fini(rdev);
  276. } else {
  277. radeon_combios_fini(rdev);
  278. }
  279. kfree(rdev->bios);
  280. rdev->bios = NULL;
  281. }
  282. int r420_init(struct radeon_device *rdev)
  283. {
  284. int r;
  285. /* Initialize scratch registers */
  286. radeon_scratch_init(rdev);
  287. /* Initialize surface registers */
  288. radeon_surface_init(rdev);
  289. /* TODO: disable VGA need to use VGA request */
  290. /* BIOS*/
  291. if (!radeon_get_bios(rdev)) {
  292. if (ASIC_IS_AVIVO(rdev))
  293. return -EINVAL;
  294. }
  295. if (rdev->is_atom_bios) {
  296. r = radeon_atombios_init(rdev);
  297. if (r) {
  298. return r;
  299. }
  300. } else {
  301. r = radeon_combios_init(rdev);
  302. if (r) {
  303. return r;
  304. }
  305. }
  306. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  307. if (radeon_gpu_reset(rdev)) {
  308. dev_warn(rdev->dev,
  309. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  310. RREG32(R_000E40_RBBM_STATUS),
  311. RREG32(R_0007C0_CP_STAT));
  312. }
  313. /* check if cards are posted or not */
  314. if (radeon_boot_test_post_card(rdev) == false)
  315. return -EINVAL;
  316. /* Initialize clocks */
  317. radeon_get_clock_info(rdev->ddev);
  318. /* Initialize power management */
  319. radeon_pm_init(rdev);
  320. /* Get vram informations */
  321. r300_vram_info(rdev);
  322. /* Initialize memory controller (also test AGP) */
  323. r = r420_mc_init(rdev);
  324. if (r) {
  325. return r;
  326. }
  327. r420_debugfs(rdev);
  328. /* Fence driver */
  329. r = radeon_fence_driver_init(rdev);
  330. if (r) {
  331. return r;
  332. }
  333. r = radeon_irq_kms_init(rdev);
  334. if (r) {
  335. return r;
  336. }
  337. /* Memory manager */
  338. r = radeon_bo_init(rdev);
  339. if (r) {
  340. return r;
  341. }
  342. if (rdev->family == CHIP_R420)
  343. r100_enable_bm(rdev);
  344. if (rdev->flags & RADEON_IS_PCIE) {
  345. r = rv370_pcie_gart_init(rdev);
  346. if (r)
  347. return r;
  348. }
  349. if (rdev->flags & RADEON_IS_PCI) {
  350. r = r100_pci_gart_init(rdev);
  351. if (r)
  352. return r;
  353. }
  354. r300_set_reg_safe(rdev);
  355. rdev->accel_working = true;
  356. r = r420_startup(rdev);
  357. if (r) {
  358. /* Somethings want wront with the accel init stop accel */
  359. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  360. r420_suspend(rdev);
  361. r100_cp_fini(rdev);
  362. r100_wb_fini(rdev);
  363. r100_ib_fini(rdev);
  364. if (rdev->flags & RADEON_IS_PCIE)
  365. rv370_pcie_gart_fini(rdev);
  366. if (rdev->flags & RADEON_IS_PCI)
  367. r100_pci_gart_fini(rdev);
  368. radeon_agp_fini(rdev);
  369. radeon_irq_kms_fini(rdev);
  370. rdev->accel_working = false;
  371. }
  372. return 0;
  373. }
  374. /*
  375. * Debugfs info
  376. */
  377. #if defined(CONFIG_DEBUG_FS)
  378. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  379. {
  380. struct drm_info_node *node = (struct drm_info_node *) m->private;
  381. struct drm_device *dev = node->minor->dev;
  382. struct radeon_device *rdev = dev->dev_private;
  383. uint32_t tmp;
  384. tmp = RREG32(R400_GB_PIPE_SELECT);
  385. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  386. tmp = RREG32(R300_GB_TILE_CONFIG);
  387. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  388. tmp = RREG32(R300_DST_PIPE_CONFIG);
  389. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  390. return 0;
  391. }
  392. static struct drm_info_list r420_pipes_info_list[] = {
  393. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  394. };
  395. #endif
  396. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  397. {
  398. #if defined(CONFIG_DEBUG_FS)
  399. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  400. #else
  401. return 0;
  402. #endif
  403. }