wm8903.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839
  1. /*
  2. * wm8903.c -- WM8903 ALSA SoC Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * TODO:
  13. * - TDM mode configuration.
  14. * - Mic detect.
  15. * - Digital microphone support.
  16. * - Interrupt support (mic detect and sequencer).
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/pm.h>
  23. #include <linux/i2c.h>
  24. #include <linux/platform_device.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/tlv.h>
  29. #include <sound/soc.h>
  30. #include <sound/soc-dapm.h>
  31. #include <sound/initval.h>
  32. #include "wm8903.h"
  33. /* Register defaults at reset */
  34. static u16 wm8903_reg_defaults[] = {
  35. 0x8903, /* R0 - SW Reset and ID */
  36. 0x0000, /* R1 - Revision Number */
  37. 0x0000, /* R2 */
  38. 0x0000, /* R3 */
  39. 0x0018, /* R4 - Bias Control 0 */
  40. 0x0000, /* R5 - VMID Control 0 */
  41. 0x0000, /* R6 - Mic Bias Control 0 */
  42. 0x0000, /* R7 */
  43. 0x0001, /* R8 - Analogue DAC 0 */
  44. 0x0000, /* R9 */
  45. 0x0001, /* R10 - Analogue ADC 0 */
  46. 0x0000, /* R11 */
  47. 0x0000, /* R12 - Power Management 0 */
  48. 0x0000, /* R13 - Power Management 1 */
  49. 0x0000, /* R14 - Power Management 2 */
  50. 0x0000, /* R15 - Power Management 3 */
  51. 0x0000, /* R16 - Power Management 4 */
  52. 0x0000, /* R17 - Power Management 5 */
  53. 0x0000, /* R18 - Power Management 6 */
  54. 0x0000, /* R19 */
  55. 0x0400, /* R20 - Clock Rates 0 */
  56. 0x0D07, /* R21 - Clock Rates 1 */
  57. 0x0000, /* R22 - Clock Rates 2 */
  58. 0x0000, /* R23 */
  59. 0x0050, /* R24 - Audio Interface 0 */
  60. 0x0242, /* R25 - Audio Interface 1 */
  61. 0x0008, /* R26 - Audio Interface 2 */
  62. 0x0022, /* R27 - Audio Interface 3 */
  63. 0x0000, /* R28 */
  64. 0x0000, /* R29 */
  65. 0x00C0, /* R30 - DAC Digital Volume Left */
  66. 0x00C0, /* R31 - DAC Digital Volume Right */
  67. 0x0000, /* R32 - DAC Digital 0 */
  68. 0x0000, /* R33 - DAC Digital 1 */
  69. 0x0000, /* R34 */
  70. 0x0000, /* R35 */
  71. 0x00C0, /* R36 - ADC Digital Volume Left */
  72. 0x00C0, /* R37 - ADC Digital Volume Right */
  73. 0x0000, /* R38 - ADC Digital 0 */
  74. 0x0073, /* R39 - Digital Microphone 0 */
  75. 0x09BF, /* R40 - DRC 0 */
  76. 0x3241, /* R41 - DRC 1 */
  77. 0x0020, /* R42 - DRC 2 */
  78. 0x0000, /* R43 - DRC 3 */
  79. 0x0085, /* R44 - Analogue Left Input 0 */
  80. 0x0085, /* R45 - Analogue Right Input 0 */
  81. 0x0044, /* R46 - Analogue Left Input 1 */
  82. 0x0044, /* R47 - Analogue Right Input 1 */
  83. 0x0000, /* R48 */
  84. 0x0000, /* R49 */
  85. 0x0008, /* R50 - Analogue Left Mix 0 */
  86. 0x0004, /* R51 - Analogue Right Mix 0 */
  87. 0x0000, /* R52 - Analogue Spk Mix Left 0 */
  88. 0x0000, /* R53 - Analogue Spk Mix Left 1 */
  89. 0x0000, /* R54 - Analogue Spk Mix Right 0 */
  90. 0x0000, /* R55 - Analogue Spk Mix Right 1 */
  91. 0x0000, /* R56 */
  92. 0x002D, /* R57 - Analogue OUT1 Left */
  93. 0x002D, /* R58 - Analogue OUT1 Right */
  94. 0x0039, /* R59 - Analogue OUT2 Left */
  95. 0x0039, /* R60 - Analogue OUT2 Right */
  96. 0x0100, /* R61 */
  97. 0x0139, /* R62 - Analogue OUT3 Left */
  98. 0x0139, /* R63 - Analogue OUT3 Right */
  99. 0x0000, /* R64 */
  100. 0x0000, /* R65 - Analogue SPK Output Control 0 */
  101. 0x0000, /* R66 */
  102. 0x0010, /* R67 - DC Servo 0 */
  103. 0x0100, /* R68 */
  104. 0x00A4, /* R69 - DC Servo 2 */
  105. 0x0807, /* R70 */
  106. 0x0000, /* R71 */
  107. 0x0000, /* R72 */
  108. 0x0000, /* R73 */
  109. 0x0000, /* R74 */
  110. 0x0000, /* R75 */
  111. 0x0000, /* R76 */
  112. 0x0000, /* R77 */
  113. 0x0000, /* R78 */
  114. 0x000E, /* R79 */
  115. 0x0000, /* R80 */
  116. 0x0000, /* R81 */
  117. 0x0000, /* R82 */
  118. 0x0000, /* R83 */
  119. 0x0000, /* R84 */
  120. 0x0000, /* R85 */
  121. 0x0000, /* R86 */
  122. 0x0006, /* R87 */
  123. 0x0000, /* R88 */
  124. 0x0000, /* R89 */
  125. 0x0000, /* R90 - Analogue HP 0 */
  126. 0x0060, /* R91 */
  127. 0x0000, /* R92 */
  128. 0x0000, /* R93 */
  129. 0x0000, /* R94 - Analogue Lineout 0 */
  130. 0x0060, /* R95 */
  131. 0x0000, /* R96 */
  132. 0x0000, /* R97 */
  133. 0x0000, /* R98 - Charge Pump 0 */
  134. 0x1F25, /* R99 */
  135. 0x2B19, /* R100 */
  136. 0x01C0, /* R101 */
  137. 0x01EF, /* R102 */
  138. 0x2B00, /* R103 */
  139. 0x0000, /* R104 - Class W 0 */
  140. 0x01C0, /* R105 */
  141. 0x1C10, /* R106 */
  142. 0x0000, /* R107 */
  143. 0x0000, /* R108 - Write Sequencer 0 */
  144. 0x0000, /* R109 - Write Sequencer 1 */
  145. 0x0000, /* R110 - Write Sequencer 2 */
  146. 0x0000, /* R111 - Write Sequencer 3 */
  147. 0x0000, /* R112 - Write Sequencer 4 */
  148. 0x0000, /* R113 */
  149. 0x0000, /* R114 - Control Interface */
  150. 0x0000, /* R115 */
  151. 0x00A8, /* R116 - GPIO Control 1 */
  152. 0x00A8, /* R117 - GPIO Control 2 */
  153. 0x00A8, /* R118 - GPIO Control 3 */
  154. 0x0220, /* R119 - GPIO Control 4 */
  155. 0x01A0, /* R120 - GPIO Control 5 */
  156. 0x0000, /* R121 - Interrupt Status 1 */
  157. 0xFFFF, /* R122 - Interrupt Status 1 Mask */
  158. 0x0000, /* R123 - Interrupt Polarity 1 */
  159. 0x0000, /* R124 */
  160. 0x0003, /* R125 */
  161. 0x0000, /* R126 - Interrupt Control */
  162. 0x0000, /* R127 */
  163. 0x0005, /* R128 */
  164. 0x0000, /* R129 - Control Interface Test 1 */
  165. 0x0000, /* R130 */
  166. 0x0000, /* R131 */
  167. 0x0000, /* R132 */
  168. 0x0000, /* R133 */
  169. 0x0000, /* R134 */
  170. 0x03FF, /* R135 */
  171. 0x0007, /* R136 */
  172. 0x0040, /* R137 */
  173. 0x0000, /* R138 */
  174. 0x0000, /* R139 */
  175. 0x0000, /* R140 */
  176. 0x0000, /* R141 */
  177. 0x0000, /* R142 */
  178. 0x0000, /* R143 */
  179. 0x0000, /* R144 */
  180. 0x0000, /* R145 */
  181. 0x0000, /* R146 */
  182. 0x0000, /* R147 */
  183. 0x4000, /* R148 */
  184. 0x6810, /* R149 - Charge Pump Test 1 */
  185. 0x0004, /* R150 */
  186. 0x0000, /* R151 */
  187. 0x0000, /* R152 */
  188. 0x0000, /* R153 */
  189. 0x0000, /* R154 */
  190. 0x0000, /* R155 */
  191. 0x0000, /* R156 */
  192. 0x0000, /* R157 */
  193. 0x0000, /* R158 */
  194. 0x0000, /* R159 */
  195. 0x0000, /* R160 */
  196. 0x0000, /* R161 */
  197. 0x0000, /* R162 */
  198. 0x0000, /* R163 */
  199. 0x0028, /* R164 - Clock Rate Test 4 */
  200. 0x0004, /* R165 */
  201. 0x0000, /* R166 */
  202. 0x0060, /* R167 */
  203. 0x0000, /* R168 */
  204. 0x0000, /* R169 */
  205. 0x0000, /* R170 */
  206. 0x0000, /* R171 */
  207. 0x0000, /* R172 - Analogue Output Bias 0 */
  208. };
  209. struct wm8903_priv {
  210. struct snd_soc_codec codec;
  211. u16 reg_cache[ARRAY_SIZE(wm8903_reg_defaults)];
  212. int sysclk;
  213. /* Reference counts */
  214. int class_w_users;
  215. int playback_active;
  216. int capture_active;
  217. struct snd_pcm_substream *master_substream;
  218. struct snd_pcm_substream *slave_substream;
  219. };
  220. static unsigned int wm8903_read_reg_cache(struct snd_soc_codec *codec,
  221. unsigned int reg)
  222. {
  223. u16 *cache = codec->reg_cache;
  224. BUG_ON(reg >= ARRAY_SIZE(wm8903_reg_defaults));
  225. return cache[reg];
  226. }
  227. static unsigned int wm8903_hw_read(struct snd_soc_codec *codec, u8 reg)
  228. {
  229. struct i2c_msg xfer[2];
  230. u16 data;
  231. int ret;
  232. struct i2c_client *client = codec->control_data;
  233. /* Write register */
  234. xfer[0].addr = client->addr;
  235. xfer[0].flags = 0;
  236. xfer[0].len = 1;
  237. xfer[0].buf = &reg;
  238. /* Read data */
  239. xfer[1].addr = client->addr;
  240. xfer[1].flags = I2C_M_RD;
  241. xfer[1].len = 2;
  242. xfer[1].buf = (u8 *)&data;
  243. ret = i2c_transfer(client->adapter, xfer, 2);
  244. if (ret != 2) {
  245. pr_err("i2c_transfer returned %d\n", ret);
  246. return 0;
  247. }
  248. return (data >> 8) | ((data & 0xff) << 8);
  249. }
  250. static unsigned int wm8903_read(struct snd_soc_codec *codec,
  251. unsigned int reg)
  252. {
  253. switch (reg) {
  254. case WM8903_SW_RESET_AND_ID:
  255. case WM8903_REVISION_NUMBER:
  256. case WM8903_INTERRUPT_STATUS_1:
  257. case WM8903_WRITE_SEQUENCER_4:
  258. return wm8903_hw_read(codec, reg);
  259. default:
  260. return wm8903_read_reg_cache(codec, reg);
  261. }
  262. }
  263. static void wm8903_write_reg_cache(struct snd_soc_codec *codec,
  264. u16 reg, unsigned int value)
  265. {
  266. u16 *cache = codec->reg_cache;
  267. BUG_ON(reg >= ARRAY_SIZE(wm8903_reg_defaults));
  268. switch (reg) {
  269. case WM8903_SW_RESET_AND_ID:
  270. case WM8903_REVISION_NUMBER:
  271. break;
  272. default:
  273. cache[reg] = value;
  274. break;
  275. }
  276. }
  277. static int wm8903_write(struct snd_soc_codec *codec, unsigned int reg,
  278. unsigned int value)
  279. {
  280. u8 data[3];
  281. wm8903_write_reg_cache(codec, reg, value);
  282. /* Data format is 1 byte of address followed by 2 bytes of data */
  283. data[0] = reg;
  284. data[1] = (value >> 8) & 0xff;
  285. data[2] = value & 0xff;
  286. if (codec->hw_write(codec->control_data, data, 3) == 2)
  287. return 0;
  288. else
  289. return -EIO;
  290. }
  291. static int wm8903_run_sequence(struct snd_soc_codec *codec, unsigned int start)
  292. {
  293. u16 reg[5];
  294. struct i2c_client *i2c = codec->control_data;
  295. BUG_ON(start > 48);
  296. /* Enable the sequencer */
  297. reg[0] = wm8903_read(codec, WM8903_WRITE_SEQUENCER_0);
  298. reg[0] |= WM8903_WSEQ_ENA;
  299. wm8903_write(codec, WM8903_WRITE_SEQUENCER_0, reg[0]);
  300. dev_dbg(&i2c->dev, "Starting sequence at %d\n", start);
  301. wm8903_write(codec, WM8903_WRITE_SEQUENCER_3,
  302. start | WM8903_WSEQ_START);
  303. /* Wait for it to complete. If we have the interrupt wired up then
  304. * we could block waiting for an interrupt, though polling may still
  305. * be desirable for diagnostic purposes.
  306. */
  307. do {
  308. msleep(10);
  309. reg[4] = wm8903_read(codec, WM8903_WRITE_SEQUENCER_4);
  310. } while (reg[4] & WM8903_WSEQ_BUSY);
  311. dev_dbg(&i2c->dev, "Sequence complete\n");
  312. /* Disable the sequencer again */
  313. wm8903_write(codec, WM8903_WRITE_SEQUENCER_0,
  314. reg[0] & ~WM8903_WSEQ_ENA);
  315. return 0;
  316. }
  317. static void wm8903_sync_reg_cache(struct snd_soc_codec *codec, u16 *cache)
  318. {
  319. int i;
  320. /* There really ought to be something better we can do here :/ */
  321. for (i = 0; i < ARRAY_SIZE(wm8903_reg_defaults); i++)
  322. cache[i] = wm8903_hw_read(codec, i);
  323. }
  324. static void wm8903_reset(struct snd_soc_codec *codec)
  325. {
  326. wm8903_write(codec, WM8903_SW_RESET_AND_ID, 0);
  327. memcpy(codec->reg_cache, wm8903_reg_defaults,
  328. sizeof(wm8903_reg_defaults));
  329. }
  330. #define WM8903_OUTPUT_SHORT 0x8
  331. #define WM8903_OUTPUT_OUT 0x4
  332. #define WM8903_OUTPUT_INT 0x2
  333. #define WM8903_OUTPUT_IN 0x1
  334. static int wm8903_cp_event(struct snd_soc_dapm_widget *w,
  335. struct snd_kcontrol *kcontrol, int event)
  336. {
  337. WARN_ON(event != SND_SOC_DAPM_POST_PMU);
  338. mdelay(4);
  339. return 0;
  340. }
  341. /*
  342. * Event for headphone and line out amplifier power changes. Special
  343. * power up/down sequences are required in order to maximise pop/click
  344. * performance.
  345. */
  346. static int wm8903_output_event(struct snd_soc_dapm_widget *w,
  347. struct snd_kcontrol *kcontrol, int event)
  348. {
  349. struct snd_soc_codec *codec = w->codec;
  350. u16 val;
  351. u16 reg;
  352. u16 dcs_reg;
  353. u16 dcs_bit;
  354. int shift;
  355. switch (w->reg) {
  356. case WM8903_POWER_MANAGEMENT_2:
  357. reg = WM8903_ANALOGUE_HP_0;
  358. dcs_bit = 0 + w->shift;
  359. break;
  360. case WM8903_POWER_MANAGEMENT_3:
  361. reg = WM8903_ANALOGUE_LINEOUT_0;
  362. dcs_bit = 2 + w->shift;
  363. break;
  364. default:
  365. BUG();
  366. return -EINVAL; /* Spurious warning from some compilers */
  367. }
  368. switch (w->shift) {
  369. case 0:
  370. shift = 0;
  371. break;
  372. case 1:
  373. shift = 4;
  374. break;
  375. default:
  376. BUG();
  377. return -EINVAL; /* Spurious warning from some compilers */
  378. }
  379. if (event & SND_SOC_DAPM_PRE_PMU) {
  380. val = wm8903_read(codec, reg);
  381. /* Short the output */
  382. val &= ~(WM8903_OUTPUT_SHORT << shift);
  383. wm8903_write(codec, reg, val);
  384. }
  385. if (event & SND_SOC_DAPM_POST_PMU) {
  386. val = wm8903_read(codec, reg);
  387. val |= (WM8903_OUTPUT_IN << shift);
  388. wm8903_write(codec, reg, val);
  389. val |= (WM8903_OUTPUT_INT << shift);
  390. wm8903_write(codec, reg, val);
  391. /* Turn on the output ENA_OUTP */
  392. val |= (WM8903_OUTPUT_OUT << shift);
  393. wm8903_write(codec, reg, val);
  394. /* Enable the DC servo */
  395. dcs_reg = wm8903_read(codec, WM8903_DC_SERVO_0);
  396. dcs_reg |= dcs_bit;
  397. wm8903_write(codec, WM8903_DC_SERVO_0, dcs_reg);
  398. /* Remove the short */
  399. val |= (WM8903_OUTPUT_SHORT << shift);
  400. wm8903_write(codec, reg, val);
  401. }
  402. if (event & SND_SOC_DAPM_PRE_PMD) {
  403. val = wm8903_read(codec, reg);
  404. /* Short the output */
  405. val &= ~(WM8903_OUTPUT_SHORT << shift);
  406. wm8903_write(codec, reg, val);
  407. /* Disable the DC servo */
  408. dcs_reg = wm8903_read(codec, WM8903_DC_SERVO_0);
  409. dcs_reg &= ~dcs_bit;
  410. wm8903_write(codec, WM8903_DC_SERVO_0, dcs_reg);
  411. /* Then disable the intermediate and output stages */
  412. val &= ~((WM8903_OUTPUT_OUT | WM8903_OUTPUT_INT |
  413. WM8903_OUTPUT_IN) << shift);
  414. wm8903_write(codec, reg, val);
  415. }
  416. return 0;
  417. }
  418. /*
  419. * When used with DAC outputs only the WM8903 charge pump supports
  420. * operation in class W mode, providing very low power consumption
  421. * when used with digital sources. Enable and disable this mode
  422. * automatically depending on the mixer configuration.
  423. *
  424. * All the relevant controls are simple switches.
  425. */
  426. static int wm8903_class_w_put(struct snd_kcontrol *kcontrol,
  427. struct snd_ctl_elem_value *ucontrol)
  428. {
  429. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  430. struct snd_soc_codec *codec = widget->codec;
  431. struct wm8903_priv *wm8903 = codec->private_data;
  432. struct i2c_client *i2c = codec->control_data;
  433. u16 reg;
  434. int ret;
  435. reg = wm8903_read(codec, WM8903_CLASS_W_0);
  436. /* Turn it off if we're about to enable bypass */
  437. if (ucontrol->value.integer.value[0]) {
  438. if (wm8903->class_w_users == 0) {
  439. dev_dbg(&i2c->dev, "Disabling Class W\n");
  440. wm8903_write(codec, WM8903_CLASS_W_0, reg &
  441. ~(WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V));
  442. }
  443. wm8903->class_w_users++;
  444. }
  445. /* Implement the change */
  446. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  447. /* If we've just disabled the last bypass path turn Class W on */
  448. if (!ucontrol->value.integer.value[0]) {
  449. if (wm8903->class_w_users == 1) {
  450. dev_dbg(&i2c->dev, "Enabling Class W\n");
  451. wm8903_write(codec, WM8903_CLASS_W_0, reg |
  452. WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V);
  453. }
  454. wm8903->class_w_users--;
  455. }
  456. dev_dbg(&i2c->dev, "Bypass use count now %d\n",
  457. wm8903->class_w_users);
  458. return ret;
  459. }
  460. #define SOC_DAPM_SINGLE_W(xname, reg, shift, max, invert) \
  461. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  462. .info = snd_soc_info_volsw, \
  463. .get = snd_soc_dapm_get_volsw, .put = wm8903_class_w_put, \
  464. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  465. /* ALSA can only do steps of .01dB */
  466. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  467. static const DECLARE_TLV_DB_SCALE(digital_sidetone_tlv, -3600, 300, 0);
  468. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  469. static const DECLARE_TLV_DB_SCALE(drc_tlv_thresh, 0, 75, 0);
  470. static const DECLARE_TLV_DB_SCALE(drc_tlv_amp, -2250, 75, 0);
  471. static const DECLARE_TLV_DB_SCALE(drc_tlv_min, 0, 600, 0);
  472. static const DECLARE_TLV_DB_SCALE(drc_tlv_max, 1200, 600, 0);
  473. static const DECLARE_TLV_DB_SCALE(drc_tlv_startup, -300, 50, 0);
  474. static const char *drc_slope_text[] = {
  475. "1", "1/2", "1/4", "1/8", "1/16", "0"
  476. };
  477. static const struct soc_enum drc_slope_r0 =
  478. SOC_ENUM_SINGLE(WM8903_DRC_2, 3, 6, drc_slope_text);
  479. static const struct soc_enum drc_slope_r1 =
  480. SOC_ENUM_SINGLE(WM8903_DRC_2, 0, 6, drc_slope_text);
  481. static const char *drc_attack_text[] = {
  482. "instantaneous",
  483. "363us", "762us", "1.45ms", "2.9ms", "5.8ms", "11.6ms", "23.2ms",
  484. "46.4ms", "92.8ms", "185.6ms"
  485. };
  486. static const struct soc_enum drc_attack =
  487. SOC_ENUM_SINGLE(WM8903_DRC_1, 12, 11, drc_attack_text);
  488. static const char *drc_decay_text[] = {
  489. "186ms", "372ms", "743ms", "1.49s", "2.97s", "5.94s", "11.89s",
  490. "23.87s", "47.56s"
  491. };
  492. static const struct soc_enum drc_decay =
  493. SOC_ENUM_SINGLE(WM8903_DRC_1, 8, 9, drc_decay_text);
  494. static const char *drc_ff_delay_text[] = {
  495. "5 samples", "9 samples"
  496. };
  497. static const struct soc_enum drc_ff_delay =
  498. SOC_ENUM_SINGLE(WM8903_DRC_0, 5, 2, drc_ff_delay_text);
  499. static const char *drc_qr_decay_text[] = {
  500. "0.725ms", "1.45ms", "5.8ms"
  501. };
  502. static const struct soc_enum drc_qr_decay =
  503. SOC_ENUM_SINGLE(WM8903_DRC_1, 4, 3, drc_qr_decay_text);
  504. static const char *drc_smoothing_text[] = {
  505. "Low", "Medium", "High"
  506. };
  507. static const struct soc_enum drc_smoothing =
  508. SOC_ENUM_SINGLE(WM8903_DRC_0, 11, 3, drc_smoothing_text);
  509. static const char *soft_mute_text[] = {
  510. "Fast (fs/2)", "Slow (fs/32)"
  511. };
  512. static const struct soc_enum soft_mute =
  513. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 10, 2, soft_mute_text);
  514. static const char *mute_mode_text[] = {
  515. "Hard", "Soft"
  516. };
  517. static const struct soc_enum mute_mode =
  518. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 9, 2, mute_mode_text);
  519. static const char *dac_deemphasis_text[] = {
  520. "Disabled", "32kHz", "44.1kHz", "48kHz"
  521. };
  522. static const struct soc_enum dac_deemphasis =
  523. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 1, 4, dac_deemphasis_text);
  524. static const char *companding_text[] = {
  525. "ulaw", "alaw"
  526. };
  527. static const struct soc_enum dac_companding =
  528. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 0, 2, companding_text);
  529. static const struct soc_enum adc_companding =
  530. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 2, 2, companding_text);
  531. static const char *input_mode_text[] = {
  532. "Single-Ended", "Differential Line", "Differential Mic"
  533. };
  534. static const struct soc_enum linput_mode_enum =
  535. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text);
  536. static const struct soc_enum rinput_mode_enum =
  537. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text);
  538. static const char *linput_mux_text[] = {
  539. "IN1L", "IN2L", "IN3L"
  540. };
  541. static const struct soc_enum linput_enum =
  542. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 2, 3, linput_mux_text);
  543. static const struct soc_enum linput_inv_enum =
  544. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 4, 3, linput_mux_text);
  545. static const char *rinput_mux_text[] = {
  546. "IN1R", "IN2R", "IN3R"
  547. };
  548. static const struct soc_enum rinput_enum =
  549. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 2, 3, rinput_mux_text);
  550. static const struct soc_enum rinput_inv_enum =
  551. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 4, 3, rinput_mux_text);
  552. static const char *sidetone_text[] = {
  553. "None", "Left", "Right"
  554. };
  555. static const struct soc_enum lsidetone_enum =
  556. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 2, 3, sidetone_text);
  557. static const struct soc_enum rsidetone_enum =
  558. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 0, 3, sidetone_text);
  559. static const struct snd_kcontrol_new wm8903_snd_controls[] = {
  560. /* Input PGAs - No TLV since the scale depends on PGA mode */
  561. SOC_SINGLE("Left Input PGA Switch", WM8903_ANALOGUE_LEFT_INPUT_0,
  562. 7, 1, 1),
  563. SOC_SINGLE("Left Input PGA Volume", WM8903_ANALOGUE_LEFT_INPUT_0,
  564. 0, 31, 0),
  565. SOC_SINGLE("Left Input PGA Common Mode Switch", WM8903_ANALOGUE_LEFT_INPUT_1,
  566. 6, 1, 0),
  567. SOC_SINGLE("Right Input PGA Switch", WM8903_ANALOGUE_RIGHT_INPUT_0,
  568. 7, 1, 1),
  569. SOC_SINGLE("Right Input PGA Volume", WM8903_ANALOGUE_RIGHT_INPUT_0,
  570. 0, 31, 0),
  571. SOC_SINGLE("Right Input PGA Common Mode Switch", WM8903_ANALOGUE_RIGHT_INPUT_1,
  572. 6, 1, 0),
  573. /* ADCs */
  574. SOC_SINGLE("DRC Switch", WM8903_DRC_0, 15, 1, 0),
  575. SOC_ENUM("DRC Compressor Slope R0", drc_slope_r0),
  576. SOC_ENUM("DRC Compressor Slope R1", drc_slope_r1),
  577. SOC_SINGLE_TLV("DRC Compressor Threashold Volume", WM8903_DRC_3, 5, 124, 1,
  578. drc_tlv_thresh),
  579. SOC_SINGLE_TLV("DRC Volume", WM8903_DRC_3, 0, 30, 1, drc_tlv_amp),
  580. SOC_SINGLE_TLV("DRC Minimum Gain Volume", WM8903_DRC_1, 2, 3, 1, drc_tlv_min),
  581. SOC_SINGLE_TLV("DRC Maximum Gain Volume", WM8903_DRC_1, 0, 3, 0, drc_tlv_max),
  582. SOC_ENUM("DRC Attack Rate", drc_attack),
  583. SOC_ENUM("DRC Decay Rate", drc_decay),
  584. SOC_ENUM("DRC FF Delay", drc_ff_delay),
  585. SOC_SINGLE("DRC Anticlip Switch", WM8903_DRC_0, 1, 1, 0),
  586. SOC_SINGLE("DRC QR Switch", WM8903_DRC_0, 2, 1, 0),
  587. SOC_SINGLE_TLV("DRC QR Threashold Volume", WM8903_DRC_0, 6, 3, 0, drc_tlv_max),
  588. SOC_ENUM("DRC QR Decay Rate", drc_qr_decay),
  589. SOC_SINGLE("DRC Smoothing Switch", WM8903_DRC_0, 3, 1, 0),
  590. SOC_SINGLE("DRC Smoothing Hysteresis Switch", WM8903_DRC_0, 0, 1, 0),
  591. SOC_ENUM("DRC Smoothing Threashold", drc_smoothing),
  592. SOC_SINGLE_TLV("DRC Startup Volume", WM8903_DRC_0, 6, 18, 0, drc_tlv_startup),
  593. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8903_ADC_DIGITAL_VOLUME_LEFT,
  594. WM8903_ADC_DIGITAL_VOLUME_RIGHT, 1, 96, 0, digital_tlv),
  595. SOC_ENUM("ADC Companding Mode", adc_companding),
  596. SOC_SINGLE("ADC Companding Switch", WM8903_AUDIO_INTERFACE_0, 3, 1, 0),
  597. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8903_DAC_DIGITAL_0, 4, 8,
  598. 12, 0, digital_sidetone_tlv),
  599. /* DAC */
  600. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8903_DAC_DIGITAL_VOLUME_LEFT,
  601. WM8903_DAC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  602. SOC_ENUM("DAC Soft Mute Rate", soft_mute),
  603. SOC_ENUM("DAC Mute Mode", mute_mode),
  604. SOC_SINGLE("DAC Mono Switch", WM8903_DAC_DIGITAL_1, 12, 1, 0),
  605. SOC_ENUM("DAC De-emphasis", dac_deemphasis),
  606. SOC_ENUM("DAC Companding Mode", dac_companding),
  607. SOC_SINGLE("DAC Companding Switch", WM8903_AUDIO_INTERFACE_0, 1, 1, 0),
  608. /* Headphones */
  609. SOC_DOUBLE_R("Headphone Switch",
  610. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  611. 8, 1, 1),
  612. SOC_DOUBLE_R("Headphone ZC Switch",
  613. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  614. 6, 1, 0),
  615. SOC_DOUBLE_R_TLV("Headphone Volume",
  616. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  617. 0, 63, 0, out_tlv),
  618. /* Line out */
  619. SOC_DOUBLE_R("Line Out Switch",
  620. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  621. 8, 1, 1),
  622. SOC_DOUBLE_R("Line Out ZC Switch",
  623. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  624. 6, 1, 0),
  625. SOC_DOUBLE_R_TLV("Line Out Volume",
  626. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  627. 0, 63, 0, out_tlv),
  628. /* Speaker */
  629. SOC_DOUBLE_R("Speaker Switch",
  630. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 8, 1, 1),
  631. SOC_DOUBLE_R("Speaker ZC Switch",
  632. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 6, 1, 0),
  633. SOC_DOUBLE_R_TLV("Speaker Volume",
  634. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT,
  635. 0, 63, 0, out_tlv),
  636. };
  637. static const struct snd_kcontrol_new linput_mode_mux =
  638. SOC_DAPM_ENUM("Left Input Mode Mux", linput_mode_enum);
  639. static const struct snd_kcontrol_new rinput_mode_mux =
  640. SOC_DAPM_ENUM("Right Input Mode Mux", rinput_mode_enum);
  641. static const struct snd_kcontrol_new linput_mux =
  642. SOC_DAPM_ENUM("Left Input Mux", linput_enum);
  643. static const struct snd_kcontrol_new linput_inv_mux =
  644. SOC_DAPM_ENUM("Left Inverting Input Mux", linput_inv_enum);
  645. static const struct snd_kcontrol_new rinput_mux =
  646. SOC_DAPM_ENUM("Right Input Mux", rinput_enum);
  647. static const struct snd_kcontrol_new rinput_inv_mux =
  648. SOC_DAPM_ENUM("Right Inverting Input Mux", rinput_inv_enum);
  649. static const struct snd_kcontrol_new lsidetone_mux =
  650. SOC_DAPM_ENUM("DACL Sidetone Mux", lsidetone_enum);
  651. static const struct snd_kcontrol_new rsidetone_mux =
  652. SOC_DAPM_ENUM("DACR Sidetone Mux", rsidetone_enum);
  653. static const struct snd_kcontrol_new left_output_mixer[] = {
  654. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_LEFT_MIX_0, 3, 1, 0),
  655. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_LEFT_MIX_0, 2, 1, 0),
  656. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 1, 1, 0),
  657. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 0, 1, 0),
  658. };
  659. static const struct snd_kcontrol_new right_output_mixer[] = {
  660. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 3, 1, 0),
  661. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 2, 1, 0),
  662. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 1, 1, 0),
  663. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 0, 1, 0),
  664. };
  665. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  666. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 3, 1, 0),
  667. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 2, 1, 0),
  668. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 1, 1, 0),
  669. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0,
  670. 0, 1, 0),
  671. };
  672. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  673. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 3, 1, 0),
  674. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 2, 1, 0),
  675. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  676. 1, 1, 0),
  677. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  678. 0, 1, 0),
  679. };
  680. static const struct snd_soc_dapm_widget wm8903_dapm_widgets[] = {
  681. SND_SOC_DAPM_INPUT("IN1L"),
  682. SND_SOC_DAPM_INPUT("IN1R"),
  683. SND_SOC_DAPM_INPUT("IN2L"),
  684. SND_SOC_DAPM_INPUT("IN2R"),
  685. SND_SOC_DAPM_INPUT("IN3L"),
  686. SND_SOC_DAPM_INPUT("IN3R"),
  687. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  688. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  689. SND_SOC_DAPM_OUTPUT("LINEOUTL"),
  690. SND_SOC_DAPM_OUTPUT("LINEOUTR"),
  691. SND_SOC_DAPM_OUTPUT("LOP"),
  692. SND_SOC_DAPM_OUTPUT("LON"),
  693. SND_SOC_DAPM_OUTPUT("ROP"),
  694. SND_SOC_DAPM_OUTPUT("RON"),
  695. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8903_MIC_BIAS_CONTROL_0, 0, 0),
  696. SND_SOC_DAPM_MUX("Left Input Mux", SND_SOC_NOPM, 0, 0, &linput_mux),
  697. SND_SOC_DAPM_MUX("Left Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  698. &linput_inv_mux),
  699. SND_SOC_DAPM_MUX("Left Input Mode Mux", SND_SOC_NOPM, 0, 0, &linput_mode_mux),
  700. SND_SOC_DAPM_MUX("Right Input Mux", SND_SOC_NOPM, 0, 0, &rinput_mux),
  701. SND_SOC_DAPM_MUX("Right Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  702. &rinput_inv_mux),
  703. SND_SOC_DAPM_MUX("Right Input Mode Mux", SND_SOC_NOPM, 0, 0, &rinput_mode_mux),
  704. SND_SOC_DAPM_PGA("Left Input PGA", WM8903_POWER_MANAGEMENT_0, 1, 0, NULL, 0),
  705. SND_SOC_DAPM_PGA("Right Input PGA", WM8903_POWER_MANAGEMENT_0, 0, 0, NULL, 0),
  706. SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8903_POWER_MANAGEMENT_6, 1, 0),
  707. SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8903_POWER_MANAGEMENT_6, 0, 0),
  708. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &lsidetone_mux),
  709. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &rsidetone_mux),
  710. SND_SOC_DAPM_DAC("DACL", "Left Playback", WM8903_POWER_MANAGEMENT_6, 3, 0),
  711. SND_SOC_DAPM_DAC("DACR", "Right Playback", WM8903_POWER_MANAGEMENT_6, 2, 0),
  712. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8903_POWER_MANAGEMENT_1, 1, 0,
  713. left_output_mixer, ARRAY_SIZE(left_output_mixer)),
  714. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8903_POWER_MANAGEMENT_1, 0, 0,
  715. right_output_mixer, ARRAY_SIZE(right_output_mixer)),
  716. SND_SOC_DAPM_MIXER("Left Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 1, 0,
  717. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  718. SND_SOC_DAPM_MIXER("Right Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 0, 0,
  719. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  720. SND_SOC_DAPM_PGA_E("Left Headphone Output PGA", WM8903_POWER_MANAGEMENT_2,
  721. 1, 0, NULL, 0, wm8903_output_event,
  722. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  723. SND_SOC_DAPM_PRE_PMD),
  724. SND_SOC_DAPM_PGA_E("Right Headphone Output PGA", WM8903_POWER_MANAGEMENT_2,
  725. 0, 0, NULL, 0, wm8903_output_event,
  726. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  727. SND_SOC_DAPM_PRE_PMD),
  728. SND_SOC_DAPM_PGA_E("Left Line Output PGA", WM8903_POWER_MANAGEMENT_3, 1, 0,
  729. NULL, 0, wm8903_output_event,
  730. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  731. SND_SOC_DAPM_PRE_PMD),
  732. SND_SOC_DAPM_PGA_E("Right Line Output PGA", WM8903_POWER_MANAGEMENT_3, 0, 0,
  733. NULL, 0, wm8903_output_event,
  734. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  735. SND_SOC_DAPM_PRE_PMD),
  736. SND_SOC_DAPM_PGA("Left Speaker PGA", WM8903_POWER_MANAGEMENT_5, 1, 0,
  737. NULL, 0),
  738. SND_SOC_DAPM_PGA("Right Speaker PGA", WM8903_POWER_MANAGEMENT_5, 0, 0,
  739. NULL, 0),
  740. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8903_CHARGE_PUMP_0, 0, 0,
  741. wm8903_cp_event, SND_SOC_DAPM_POST_PMU),
  742. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8903_CLOCK_RATES_2, 1, 0, NULL, 0),
  743. };
  744. static const struct snd_soc_dapm_route intercon[] = {
  745. { "Left Input Mux", "IN1L", "IN1L" },
  746. { "Left Input Mux", "IN2L", "IN2L" },
  747. { "Left Input Mux", "IN3L", "IN3L" },
  748. { "Left Input Inverting Mux", "IN1L", "IN1L" },
  749. { "Left Input Inverting Mux", "IN2L", "IN2L" },
  750. { "Left Input Inverting Mux", "IN3L", "IN3L" },
  751. { "Right Input Mux", "IN1R", "IN1R" },
  752. { "Right Input Mux", "IN2R", "IN2R" },
  753. { "Right Input Mux", "IN3R", "IN3R" },
  754. { "Right Input Inverting Mux", "IN1R", "IN1R" },
  755. { "Right Input Inverting Mux", "IN2R", "IN2R" },
  756. { "Right Input Inverting Mux", "IN3R", "IN3R" },
  757. { "Left Input Mode Mux", "Single-Ended", "Left Input Inverting Mux" },
  758. { "Left Input Mode Mux", "Differential Line",
  759. "Left Input Mux" },
  760. { "Left Input Mode Mux", "Differential Line",
  761. "Left Input Inverting Mux" },
  762. { "Left Input Mode Mux", "Differential Mic",
  763. "Left Input Mux" },
  764. { "Left Input Mode Mux", "Differential Mic",
  765. "Left Input Inverting Mux" },
  766. { "Right Input Mode Mux", "Single-Ended",
  767. "Right Input Inverting Mux" },
  768. { "Right Input Mode Mux", "Differential Line",
  769. "Right Input Mux" },
  770. { "Right Input Mode Mux", "Differential Line",
  771. "Right Input Inverting Mux" },
  772. { "Right Input Mode Mux", "Differential Mic",
  773. "Right Input Mux" },
  774. { "Right Input Mode Mux", "Differential Mic",
  775. "Right Input Inverting Mux" },
  776. { "Left Input PGA", NULL, "Left Input Mode Mux" },
  777. { "Right Input PGA", NULL, "Right Input Mode Mux" },
  778. { "ADCL", NULL, "Left Input PGA" },
  779. { "ADCL", NULL, "CLK_DSP" },
  780. { "ADCR", NULL, "Right Input PGA" },
  781. { "ADCR", NULL, "CLK_DSP" },
  782. { "DACL Sidetone", "Left", "ADCL" },
  783. { "DACL Sidetone", "Right", "ADCR" },
  784. { "DACR Sidetone", "Left", "ADCL" },
  785. { "DACR Sidetone", "Right", "ADCR" },
  786. { "DACL", NULL, "DACL Sidetone" },
  787. { "DACL", NULL, "CLK_DSP" },
  788. { "DACR", NULL, "DACR Sidetone" },
  789. { "DACR", NULL, "CLK_DSP" },
  790. { "Left Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  791. { "Left Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  792. { "Left Output Mixer", "DACL Switch", "DACL" },
  793. { "Left Output Mixer", "DACR Switch", "DACR" },
  794. { "Right Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  795. { "Right Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  796. { "Right Output Mixer", "DACL Switch", "DACL" },
  797. { "Right Output Mixer", "DACR Switch", "DACR" },
  798. { "Left Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  799. { "Left Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  800. { "Left Speaker Mixer", "DACL Switch", "DACL" },
  801. { "Left Speaker Mixer", "DACR Switch", "DACR" },
  802. { "Right Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  803. { "Right Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  804. { "Right Speaker Mixer", "DACL Switch", "DACL" },
  805. { "Right Speaker Mixer", "DACR Switch", "DACR" },
  806. { "Left Line Output PGA", NULL, "Left Output Mixer" },
  807. { "Right Line Output PGA", NULL, "Right Output Mixer" },
  808. { "Left Headphone Output PGA", NULL, "Left Output Mixer" },
  809. { "Right Headphone Output PGA", NULL, "Right Output Mixer" },
  810. { "Left Speaker PGA", NULL, "Left Speaker Mixer" },
  811. { "Right Speaker PGA", NULL, "Right Speaker Mixer" },
  812. { "HPOUTL", NULL, "Left Headphone Output PGA" },
  813. { "HPOUTR", NULL, "Right Headphone Output PGA" },
  814. { "LINEOUTL", NULL, "Left Line Output PGA" },
  815. { "LINEOUTR", NULL, "Right Line Output PGA" },
  816. { "LOP", NULL, "Left Speaker PGA" },
  817. { "LON", NULL, "Left Speaker PGA" },
  818. { "ROP", NULL, "Right Speaker PGA" },
  819. { "RON", NULL, "Right Speaker PGA" },
  820. { "Left Headphone Output PGA", NULL, "Charge Pump" },
  821. { "Right Headphone Output PGA", NULL, "Charge Pump" },
  822. { "Left Line Output PGA", NULL, "Charge Pump" },
  823. { "Right Line Output PGA", NULL, "Charge Pump" },
  824. };
  825. static int wm8903_add_widgets(struct snd_soc_codec *codec)
  826. {
  827. snd_soc_dapm_new_controls(codec, wm8903_dapm_widgets,
  828. ARRAY_SIZE(wm8903_dapm_widgets));
  829. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  830. snd_soc_dapm_new_widgets(codec);
  831. return 0;
  832. }
  833. static int wm8903_set_bias_level(struct snd_soc_codec *codec,
  834. enum snd_soc_bias_level level)
  835. {
  836. struct i2c_client *i2c = codec->control_data;
  837. u16 reg, reg2;
  838. switch (level) {
  839. case SND_SOC_BIAS_ON:
  840. case SND_SOC_BIAS_PREPARE:
  841. reg = wm8903_read(codec, WM8903_VMID_CONTROL_0);
  842. reg &= ~(WM8903_VMID_RES_MASK);
  843. reg |= WM8903_VMID_RES_50K;
  844. wm8903_write(codec, WM8903_VMID_CONTROL_0, reg);
  845. break;
  846. case SND_SOC_BIAS_STANDBY:
  847. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  848. wm8903_write(codec, WM8903_CLOCK_RATES_2,
  849. WM8903_CLK_SYS_ENA);
  850. /* Change DC servo dither level in startup sequence */
  851. wm8903_write(codec, WM8903_WRITE_SEQUENCER_0, 0x11);
  852. wm8903_write(codec, WM8903_WRITE_SEQUENCER_1, 0x1257);
  853. wm8903_write(codec, WM8903_WRITE_SEQUENCER_2, 0x2);
  854. wm8903_run_sequence(codec, 0);
  855. wm8903_sync_reg_cache(codec, codec->reg_cache);
  856. /* Enable low impedence charge pump output */
  857. reg = wm8903_read(codec,
  858. WM8903_CONTROL_INTERFACE_TEST_1);
  859. wm8903_write(codec, WM8903_CONTROL_INTERFACE_TEST_1,
  860. reg | WM8903_TEST_KEY);
  861. reg2 = wm8903_read(codec, WM8903_CHARGE_PUMP_TEST_1);
  862. wm8903_write(codec, WM8903_CHARGE_PUMP_TEST_1,
  863. reg2 | WM8903_CP_SW_KELVIN_MODE_MASK);
  864. wm8903_write(codec, WM8903_CONTROL_INTERFACE_TEST_1,
  865. reg);
  866. /* By default no bypass paths are enabled so
  867. * enable Class W support.
  868. */
  869. dev_dbg(&i2c->dev, "Enabling Class W\n");
  870. wm8903_write(codec, WM8903_CLASS_W_0, reg |
  871. WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V);
  872. }
  873. reg = wm8903_read(codec, WM8903_VMID_CONTROL_0);
  874. reg &= ~(WM8903_VMID_RES_MASK);
  875. reg |= WM8903_VMID_RES_250K;
  876. wm8903_write(codec, WM8903_VMID_CONTROL_0, reg);
  877. break;
  878. case SND_SOC_BIAS_OFF:
  879. wm8903_run_sequence(codec, 32);
  880. reg = wm8903_read(codec, WM8903_CLOCK_RATES_2);
  881. reg &= ~WM8903_CLK_SYS_ENA;
  882. wm8903_write(codec, WM8903_CLOCK_RATES_2, reg);
  883. break;
  884. }
  885. codec->bias_level = level;
  886. return 0;
  887. }
  888. static int wm8903_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  889. int clk_id, unsigned int freq, int dir)
  890. {
  891. struct snd_soc_codec *codec = codec_dai->codec;
  892. struct wm8903_priv *wm8903 = codec->private_data;
  893. wm8903->sysclk = freq;
  894. return 0;
  895. }
  896. static int wm8903_set_dai_fmt(struct snd_soc_dai *codec_dai,
  897. unsigned int fmt)
  898. {
  899. struct snd_soc_codec *codec = codec_dai->codec;
  900. u16 aif1 = wm8903_read(codec, WM8903_AUDIO_INTERFACE_1);
  901. aif1 &= ~(WM8903_LRCLK_DIR | WM8903_BCLK_DIR | WM8903_AIF_FMT_MASK |
  902. WM8903_AIF_LRCLK_INV | WM8903_AIF_BCLK_INV);
  903. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  904. case SND_SOC_DAIFMT_CBS_CFS:
  905. break;
  906. case SND_SOC_DAIFMT_CBS_CFM:
  907. aif1 |= WM8903_LRCLK_DIR;
  908. break;
  909. case SND_SOC_DAIFMT_CBM_CFM:
  910. aif1 |= WM8903_LRCLK_DIR | WM8903_BCLK_DIR;
  911. break;
  912. case SND_SOC_DAIFMT_CBM_CFS:
  913. aif1 |= WM8903_BCLK_DIR;
  914. break;
  915. default:
  916. return -EINVAL;
  917. }
  918. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  919. case SND_SOC_DAIFMT_DSP_A:
  920. aif1 |= 0x3;
  921. break;
  922. case SND_SOC_DAIFMT_DSP_B:
  923. aif1 |= 0x3 | WM8903_AIF_LRCLK_INV;
  924. break;
  925. case SND_SOC_DAIFMT_I2S:
  926. aif1 |= 0x2;
  927. break;
  928. case SND_SOC_DAIFMT_RIGHT_J:
  929. aif1 |= 0x1;
  930. break;
  931. case SND_SOC_DAIFMT_LEFT_J:
  932. break;
  933. default:
  934. return -EINVAL;
  935. }
  936. /* Clock inversion */
  937. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  938. case SND_SOC_DAIFMT_DSP_A:
  939. case SND_SOC_DAIFMT_DSP_B:
  940. /* frame inversion not valid for DSP modes */
  941. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  942. case SND_SOC_DAIFMT_NB_NF:
  943. break;
  944. case SND_SOC_DAIFMT_IB_NF:
  945. aif1 |= WM8903_AIF_BCLK_INV;
  946. break;
  947. default:
  948. return -EINVAL;
  949. }
  950. break;
  951. case SND_SOC_DAIFMT_I2S:
  952. case SND_SOC_DAIFMT_RIGHT_J:
  953. case SND_SOC_DAIFMT_LEFT_J:
  954. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  955. case SND_SOC_DAIFMT_NB_NF:
  956. break;
  957. case SND_SOC_DAIFMT_IB_IF:
  958. aif1 |= WM8903_AIF_BCLK_INV | WM8903_AIF_LRCLK_INV;
  959. break;
  960. case SND_SOC_DAIFMT_IB_NF:
  961. aif1 |= WM8903_AIF_BCLK_INV;
  962. break;
  963. case SND_SOC_DAIFMT_NB_IF:
  964. aif1 |= WM8903_AIF_LRCLK_INV;
  965. break;
  966. default:
  967. return -EINVAL;
  968. }
  969. break;
  970. default:
  971. return -EINVAL;
  972. }
  973. wm8903_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  974. return 0;
  975. }
  976. static int wm8903_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  977. {
  978. struct snd_soc_codec *codec = codec_dai->codec;
  979. u16 reg;
  980. reg = wm8903_read(codec, WM8903_DAC_DIGITAL_1);
  981. if (mute)
  982. reg |= WM8903_DAC_MUTE;
  983. else
  984. reg &= ~WM8903_DAC_MUTE;
  985. wm8903_write(codec, WM8903_DAC_DIGITAL_1, reg);
  986. return 0;
  987. }
  988. /* Lookup table for CLK_SYS/fs ratio. 256fs or more is recommended
  989. * for optimal performance so we list the lower rates first and match
  990. * on the last match we find. */
  991. static struct {
  992. int div;
  993. int rate;
  994. int mode;
  995. int mclk_div;
  996. } clk_sys_ratios[] = {
  997. { 64, 0x0, 0x0, 1 },
  998. { 68, 0x0, 0x1, 1 },
  999. { 125, 0x0, 0x2, 1 },
  1000. { 128, 0x1, 0x0, 1 },
  1001. { 136, 0x1, 0x1, 1 },
  1002. { 192, 0x2, 0x0, 1 },
  1003. { 204, 0x2, 0x1, 1 },
  1004. { 64, 0x0, 0x0, 2 },
  1005. { 68, 0x0, 0x1, 2 },
  1006. { 125, 0x0, 0x2, 2 },
  1007. { 128, 0x1, 0x0, 2 },
  1008. { 136, 0x1, 0x1, 2 },
  1009. { 192, 0x2, 0x0, 2 },
  1010. { 204, 0x2, 0x1, 2 },
  1011. { 250, 0x2, 0x2, 1 },
  1012. { 256, 0x3, 0x0, 1 },
  1013. { 272, 0x3, 0x1, 1 },
  1014. { 384, 0x4, 0x0, 1 },
  1015. { 408, 0x4, 0x1, 1 },
  1016. { 375, 0x4, 0x2, 1 },
  1017. { 512, 0x5, 0x0, 1 },
  1018. { 544, 0x5, 0x1, 1 },
  1019. { 500, 0x5, 0x2, 1 },
  1020. { 768, 0x6, 0x0, 1 },
  1021. { 816, 0x6, 0x1, 1 },
  1022. { 750, 0x6, 0x2, 1 },
  1023. { 1024, 0x7, 0x0, 1 },
  1024. { 1088, 0x7, 0x1, 1 },
  1025. { 1000, 0x7, 0x2, 1 },
  1026. { 1408, 0x8, 0x0, 1 },
  1027. { 1496, 0x8, 0x1, 1 },
  1028. { 1536, 0x9, 0x0, 1 },
  1029. { 1632, 0x9, 0x1, 1 },
  1030. { 1500, 0x9, 0x2, 1 },
  1031. { 250, 0x2, 0x2, 2 },
  1032. { 256, 0x3, 0x0, 2 },
  1033. { 272, 0x3, 0x1, 2 },
  1034. { 384, 0x4, 0x0, 2 },
  1035. { 408, 0x4, 0x1, 2 },
  1036. { 375, 0x4, 0x2, 2 },
  1037. { 512, 0x5, 0x0, 2 },
  1038. { 544, 0x5, 0x1, 2 },
  1039. { 500, 0x5, 0x2, 2 },
  1040. { 768, 0x6, 0x0, 2 },
  1041. { 816, 0x6, 0x1, 2 },
  1042. { 750, 0x6, 0x2, 2 },
  1043. { 1024, 0x7, 0x0, 2 },
  1044. { 1088, 0x7, 0x1, 2 },
  1045. { 1000, 0x7, 0x2, 2 },
  1046. { 1408, 0x8, 0x0, 2 },
  1047. { 1496, 0x8, 0x1, 2 },
  1048. { 1536, 0x9, 0x0, 2 },
  1049. { 1632, 0x9, 0x1, 2 },
  1050. { 1500, 0x9, 0x2, 2 },
  1051. };
  1052. /* CLK_SYS/BCLK ratios - multiplied by 10 due to .5s */
  1053. static struct {
  1054. int ratio;
  1055. int div;
  1056. } bclk_divs[] = {
  1057. { 10, 0 },
  1058. { 20, 2 },
  1059. { 30, 3 },
  1060. { 40, 4 },
  1061. { 50, 5 },
  1062. { 60, 7 },
  1063. { 80, 8 },
  1064. { 100, 9 },
  1065. { 120, 11 },
  1066. { 160, 12 },
  1067. { 200, 13 },
  1068. { 220, 14 },
  1069. { 240, 15 },
  1070. { 300, 17 },
  1071. { 320, 18 },
  1072. { 440, 19 },
  1073. { 480, 20 },
  1074. };
  1075. /* Sample rates for DSP */
  1076. static struct {
  1077. int rate;
  1078. int value;
  1079. } sample_rates[] = {
  1080. { 8000, 0 },
  1081. { 11025, 1 },
  1082. { 12000, 2 },
  1083. { 16000, 3 },
  1084. { 22050, 4 },
  1085. { 24000, 5 },
  1086. { 32000, 6 },
  1087. { 44100, 7 },
  1088. { 48000, 8 },
  1089. { 88200, 9 },
  1090. { 96000, 10 },
  1091. { 0, 0 },
  1092. };
  1093. static int wm8903_startup(struct snd_pcm_substream *substream,
  1094. struct snd_soc_dai *dai)
  1095. {
  1096. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1097. struct snd_soc_device *socdev = rtd->socdev;
  1098. struct snd_soc_codec *codec = socdev->card->codec;
  1099. struct wm8903_priv *wm8903 = codec->private_data;
  1100. struct i2c_client *i2c = codec->control_data;
  1101. struct snd_pcm_runtime *master_runtime;
  1102. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1103. wm8903->playback_active++;
  1104. else
  1105. wm8903->capture_active++;
  1106. /* The DAI has shared clocks so if we already have a playback or
  1107. * capture going then constrain this substream to match it.
  1108. */
  1109. if (wm8903->master_substream) {
  1110. master_runtime = wm8903->master_substream->runtime;
  1111. dev_dbg(&i2c->dev, "Constraining to %d bits\n",
  1112. master_runtime->sample_bits);
  1113. snd_pcm_hw_constraint_minmax(substream->runtime,
  1114. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1115. master_runtime->sample_bits,
  1116. master_runtime->sample_bits);
  1117. wm8903->slave_substream = substream;
  1118. } else
  1119. wm8903->master_substream = substream;
  1120. return 0;
  1121. }
  1122. static void wm8903_shutdown(struct snd_pcm_substream *substream,
  1123. struct snd_soc_dai *dai)
  1124. {
  1125. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1126. struct snd_soc_device *socdev = rtd->socdev;
  1127. struct snd_soc_codec *codec = socdev->card->codec;
  1128. struct wm8903_priv *wm8903 = codec->private_data;
  1129. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1130. wm8903->playback_active--;
  1131. else
  1132. wm8903->capture_active--;
  1133. if (wm8903->master_substream == substream)
  1134. wm8903->master_substream = wm8903->slave_substream;
  1135. wm8903->slave_substream = NULL;
  1136. }
  1137. static int wm8903_hw_params(struct snd_pcm_substream *substream,
  1138. struct snd_pcm_hw_params *params,
  1139. struct snd_soc_dai *dai)
  1140. {
  1141. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1142. struct snd_soc_device *socdev = rtd->socdev;
  1143. struct snd_soc_codec *codec = socdev->card->codec;
  1144. struct wm8903_priv *wm8903 = codec->private_data;
  1145. struct i2c_client *i2c = codec->control_data;
  1146. int fs = params_rate(params);
  1147. int bclk;
  1148. int bclk_div;
  1149. int i;
  1150. int dsp_config;
  1151. int clk_config;
  1152. int best_val;
  1153. int cur_val;
  1154. int clk_sys;
  1155. u16 aif1 = wm8903_read(codec, WM8903_AUDIO_INTERFACE_1);
  1156. u16 aif2 = wm8903_read(codec, WM8903_AUDIO_INTERFACE_2);
  1157. u16 aif3 = wm8903_read(codec, WM8903_AUDIO_INTERFACE_3);
  1158. u16 clock0 = wm8903_read(codec, WM8903_CLOCK_RATES_0);
  1159. u16 clock1 = wm8903_read(codec, WM8903_CLOCK_RATES_1);
  1160. u16 dac_digital1 = wm8903_read(codec, WM8903_DAC_DIGITAL_1);
  1161. if (substream == wm8903->slave_substream) {
  1162. dev_dbg(&i2c->dev, "Ignoring hw_params for slave substream\n");
  1163. return 0;
  1164. }
  1165. /* Enable sloping stopband filter for low sample rates */
  1166. if (fs <= 24000)
  1167. dac_digital1 |= WM8903_DAC_SB_FILT;
  1168. else
  1169. dac_digital1 &= ~WM8903_DAC_SB_FILT;
  1170. /* Configure sample rate logic for DSP - choose nearest rate */
  1171. dsp_config = 0;
  1172. best_val = abs(sample_rates[dsp_config].rate - fs);
  1173. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1174. cur_val = abs(sample_rates[i].rate - fs);
  1175. if (cur_val <= best_val) {
  1176. dsp_config = i;
  1177. best_val = cur_val;
  1178. }
  1179. }
  1180. /* Constraints should stop us hitting this but let's make sure */
  1181. if (wm8903->capture_active)
  1182. switch (sample_rates[dsp_config].rate) {
  1183. case 88200:
  1184. case 96000:
  1185. dev_err(&i2c->dev, "%dHz unsupported by ADC\n",
  1186. fs);
  1187. return -EINVAL;
  1188. default:
  1189. break;
  1190. }
  1191. dev_dbg(&i2c->dev, "DSP fs = %dHz\n", sample_rates[dsp_config].rate);
  1192. clock1 &= ~WM8903_SAMPLE_RATE_MASK;
  1193. clock1 |= sample_rates[dsp_config].value;
  1194. aif1 &= ~WM8903_AIF_WL_MASK;
  1195. bclk = 2 * fs;
  1196. switch (params_format(params)) {
  1197. case SNDRV_PCM_FORMAT_S16_LE:
  1198. bclk *= 16;
  1199. break;
  1200. case SNDRV_PCM_FORMAT_S20_3LE:
  1201. bclk *= 20;
  1202. aif1 |= 0x4;
  1203. break;
  1204. case SNDRV_PCM_FORMAT_S24_LE:
  1205. bclk *= 24;
  1206. aif1 |= 0x8;
  1207. break;
  1208. case SNDRV_PCM_FORMAT_S32_LE:
  1209. bclk *= 32;
  1210. aif1 |= 0xc;
  1211. break;
  1212. default:
  1213. return -EINVAL;
  1214. }
  1215. dev_dbg(&i2c->dev, "MCLK = %dHz, target sample rate = %dHz\n",
  1216. wm8903->sysclk, fs);
  1217. /* We may not have an MCLK which allows us to generate exactly
  1218. * the clock we want, particularly with USB derived inputs, so
  1219. * approximate.
  1220. */
  1221. clk_config = 0;
  1222. best_val = abs((wm8903->sysclk /
  1223. (clk_sys_ratios[0].mclk_div *
  1224. clk_sys_ratios[0].div)) - fs);
  1225. for (i = 1; i < ARRAY_SIZE(clk_sys_ratios); i++) {
  1226. cur_val = abs((wm8903->sysclk /
  1227. (clk_sys_ratios[i].mclk_div *
  1228. clk_sys_ratios[i].div)) - fs);
  1229. if (cur_val <= best_val) {
  1230. clk_config = i;
  1231. best_val = cur_val;
  1232. }
  1233. }
  1234. if (clk_sys_ratios[clk_config].mclk_div == 2) {
  1235. clock0 |= WM8903_MCLKDIV2;
  1236. clk_sys = wm8903->sysclk / 2;
  1237. } else {
  1238. clock0 &= ~WM8903_MCLKDIV2;
  1239. clk_sys = wm8903->sysclk;
  1240. }
  1241. clock1 &= ~(WM8903_CLK_SYS_RATE_MASK |
  1242. WM8903_CLK_SYS_MODE_MASK);
  1243. clock1 |= clk_sys_ratios[clk_config].rate << WM8903_CLK_SYS_RATE_SHIFT;
  1244. clock1 |= clk_sys_ratios[clk_config].mode << WM8903_CLK_SYS_MODE_SHIFT;
  1245. dev_dbg(&i2c->dev, "CLK_SYS_RATE=%x, CLK_SYS_MODE=%x div=%d\n",
  1246. clk_sys_ratios[clk_config].rate,
  1247. clk_sys_ratios[clk_config].mode,
  1248. clk_sys_ratios[clk_config].div);
  1249. dev_dbg(&i2c->dev, "Actual CLK_SYS = %dHz\n", clk_sys);
  1250. /* We may not get quite the right frequency if using
  1251. * approximate clocks so look for the closest match that is
  1252. * higher than the target (we need to ensure that there enough
  1253. * BCLKs to clock out the samples).
  1254. */
  1255. bclk_div = 0;
  1256. best_val = ((clk_sys * 10) / bclk_divs[0].ratio) - bclk;
  1257. i = 1;
  1258. while (i < ARRAY_SIZE(bclk_divs)) {
  1259. cur_val = ((clk_sys * 10) / bclk_divs[i].ratio) - bclk;
  1260. if (cur_val < 0) /* BCLK table is sorted */
  1261. break;
  1262. bclk_div = i;
  1263. best_val = cur_val;
  1264. i++;
  1265. }
  1266. aif2 &= ~WM8903_BCLK_DIV_MASK;
  1267. aif3 &= ~WM8903_LRCLK_RATE_MASK;
  1268. dev_dbg(&i2c->dev, "BCLK ratio %d for %dHz - actual BCLK = %dHz\n",
  1269. bclk_divs[bclk_div].ratio / 10, bclk,
  1270. (clk_sys * 10) / bclk_divs[bclk_div].ratio);
  1271. aif2 |= bclk_divs[bclk_div].div;
  1272. aif3 |= bclk / fs;
  1273. wm8903_write(codec, WM8903_CLOCK_RATES_0, clock0);
  1274. wm8903_write(codec, WM8903_CLOCK_RATES_1, clock1);
  1275. wm8903_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1276. wm8903_write(codec, WM8903_AUDIO_INTERFACE_2, aif2);
  1277. wm8903_write(codec, WM8903_AUDIO_INTERFACE_3, aif3);
  1278. wm8903_write(codec, WM8903_DAC_DIGITAL_1, dac_digital1);
  1279. return 0;
  1280. }
  1281. #define WM8903_PLAYBACK_RATES (SNDRV_PCM_RATE_8000 |\
  1282. SNDRV_PCM_RATE_11025 | \
  1283. SNDRV_PCM_RATE_16000 | \
  1284. SNDRV_PCM_RATE_22050 | \
  1285. SNDRV_PCM_RATE_32000 | \
  1286. SNDRV_PCM_RATE_44100 | \
  1287. SNDRV_PCM_RATE_48000 | \
  1288. SNDRV_PCM_RATE_88200 | \
  1289. SNDRV_PCM_RATE_96000)
  1290. #define WM8903_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  1291. SNDRV_PCM_RATE_11025 | \
  1292. SNDRV_PCM_RATE_16000 | \
  1293. SNDRV_PCM_RATE_22050 | \
  1294. SNDRV_PCM_RATE_32000 | \
  1295. SNDRV_PCM_RATE_44100 | \
  1296. SNDRV_PCM_RATE_48000)
  1297. #define WM8903_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1298. SNDRV_PCM_FMTBIT_S20_3LE |\
  1299. SNDRV_PCM_FMTBIT_S24_LE)
  1300. static struct snd_soc_dai_ops wm8903_dai_ops = {
  1301. .startup = wm8903_startup,
  1302. .shutdown = wm8903_shutdown,
  1303. .hw_params = wm8903_hw_params,
  1304. .digital_mute = wm8903_digital_mute,
  1305. .set_fmt = wm8903_set_dai_fmt,
  1306. .set_sysclk = wm8903_set_dai_sysclk,
  1307. };
  1308. struct snd_soc_dai wm8903_dai = {
  1309. .name = "WM8903",
  1310. .playback = {
  1311. .stream_name = "Playback",
  1312. .channels_min = 2,
  1313. .channels_max = 2,
  1314. .rates = WM8903_PLAYBACK_RATES,
  1315. .formats = WM8903_FORMATS,
  1316. },
  1317. .capture = {
  1318. .stream_name = "Capture",
  1319. .channels_min = 2,
  1320. .channels_max = 2,
  1321. .rates = WM8903_CAPTURE_RATES,
  1322. .formats = WM8903_FORMATS,
  1323. },
  1324. .ops = &wm8903_dai_ops,
  1325. .symmetric_rates = 1,
  1326. };
  1327. EXPORT_SYMBOL_GPL(wm8903_dai);
  1328. static int wm8903_suspend(struct platform_device *pdev, pm_message_t state)
  1329. {
  1330. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1331. struct snd_soc_codec *codec = socdev->card->codec;
  1332. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1333. return 0;
  1334. }
  1335. static int wm8903_resume(struct platform_device *pdev)
  1336. {
  1337. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1338. struct snd_soc_codec *codec = socdev->card->codec;
  1339. struct i2c_client *i2c = codec->control_data;
  1340. int i;
  1341. u16 *reg_cache = codec->reg_cache;
  1342. u16 *tmp_cache = kmemdup(codec->reg_cache, sizeof(wm8903_reg_defaults),
  1343. GFP_KERNEL);
  1344. /* Bring the codec back up to standby first to minimise pop/clicks */
  1345. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1346. wm8903_set_bias_level(codec, codec->suspend_bias_level);
  1347. /* Sync back everything else */
  1348. if (tmp_cache) {
  1349. for (i = 2; i < ARRAY_SIZE(wm8903_reg_defaults); i++)
  1350. if (tmp_cache[i] != reg_cache[i])
  1351. wm8903_write(codec, i, tmp_cache[i]);
  1352. } else {
  1353. dev_err(&i2c->dev, "Failed to allocate temporary cache\n");
  1354. }
  1355. return 0;
  1356. }
  1357. static struct snd_soc_codec *wm8903_codec;
  1358. static __devinit int wm8903_i2c_probe(struct i2c_client *i2c,
  1359. const struct i2c_device_id *id)
  1360. {
  1361. struct wm8903_priv *wm8903;
  1362. struct snd_soc_codec *codec;
  1363. int ret;
  1364. u16 val;
  1365. wm8903 = kzalloc(sizeof(struct wm8903_priv), GFP_KERNEL);
  1366. if (wm8903 == NULL)
  1367. return -ENOMEM;
  1368. codec = &wm8903->codec;
  1369. mutex_init(&codec->mutex);
  1370. INIT_LIST_HEAD(&codec->dapm_widgets);
  1371. INIT_LIST_HEAD(&codec->dapm_paths);
  1372. codec->dev = &i2c->dev;
  1373. codec->name = "WM8903";
  1374. codec->owner = THIS_MODULE;
  1375. codec->read = wm8903_read;
  1376. codec->write = wm8903_write;
  1377. codec->hw_write = (hw_write_t)i2c_master_send;
  1378. codec->bias_level = SND_SOC_BIAS_OFF;
  1379. codec->set_bias_level = wm8903_set_bias_level;
  1380. codec->dai = &wm8903_dai;
  1381. codec->num_dai = 1;
  1382. codec->reg_cache_size = ARRAY_SIZE(wm8903->reg_cache);
  1383. codec->reg_cache = &wm8903->reg_cache[0];
  1384. codec->private_data = wm8903;
  1385. i2c_set_clientdata(i2c, codec);
  1386. codec->control_data = i2c;
  1387. val = wm8903_hw_read(codec, WM8903_SW_RESET_AND_ID);
  1388. if (val != wm8903_reg_defaults[WM8903_SW_RESET_AND_ID]) {
  1389. dev_err(&i2c->dev,
  1390. "Device with ID register %x is not a WM8903\n", val);
  1391. return -ENODEV;
  1392. }
  1393. val = wm8903_read(codec, WM8903_REVISION_NUMBER);
  1394. dev_info(&i2c->dev, "WM8903 revision %d\n",
  1395. val & WM8903_CHIP_REV_MASK);
  1396. wm8903_reset(codec);
  1397. /* power on device */
  1398. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1399. /* Latch volume update bits */
  1400. val = wm8903_read(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT);
  1401. val |= WM8903_ADCVU;
  1402. wm8903_write(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT, val);
  1403. wm8903_write(codec, WM8903_ADC_DIGITAL_VOLUME_RIGHT, val);
  1404. val = wm8903_read(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT);
  1405. val |= WM8903_DACVU;
  1406. wm8903_write(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT, val);
  1407. wm8903_write(codec, WM8903_DAC_DIGITAL_VOLUME_RIGHT, val);
  1408. val = wm8903_read(codec, WM8903_ANALOGUE_OUT1_LEFT);
  1409. val |= WM8903_HPOUTVU;
  1410. wm8903_write(codec, WM8903_ANALOGUE_OUT1_LEFT, val);
  1411. wm8903_write(codec, WM8903_ANALOGUE_OUT1_RIGHT, val);
  1412. val = wm8903_read(codec, WM8903_ANALOGUE_OUT2_LEFT);
  1413. val |= WM8903_LINEOUTVU;
  1414. wm8903_write(codec, WM8903_ANALOGUE_OUT2_LEFT, val);
  1415. wm8903_write(codec, WM8903_ANALOGUE_OUT2_RIGHT, val);
  1416. val = wm8903_read(codec, WM8903_ANALOGUE_OUT3_LEFT);
  1417. val |= WM8903_SPKVU;
  1418. wm8903_write(codec, WM8903_ANALOGUE_OUT3_LEFT, val);
  1419. wm8903_write(codec, WM8903_ANALOGUE_OUT3_RIGHT, val);
  1420. /* Enable DAC soft mute by default */
  1421. val = wm8903_read(codec, WM8903_DAC_DIGITAL_1);
  1422. val |= WM8903_DAC_MUTEMODE;
  1423. wm8903_write(codec, WM8903_DAC_DIGITAL_1, val);
  1424. wm8903_dai.dev = &i2c->dev;
  1425. wm8903_codec = codec;
  1426. ret = snd_soc_register_codec(codec);
  1427. if (ret != 0) {
  1428. dev_err(&i2c->dev, "Failed to register codec: %d\n", ret);
  1429. goto err;
  1430. }
  1431. ret = snd_soc_register_dai(&wm8903_dai);
  1432. if (ret != 0) {
  1433. dev_err(&i2c->dev, "Failed to register DAI: %d\n", ret);
  1434. goto err_codec;
  1435. }
  1436. return ret;
  1437. err_codec:
  1438. snd_soc_unregister_codec(codec);
  1439. err:
  1440. wm8903_codec = NULL;
  1441. kfree(wm8903);
  1442. return ret;
  1443. }
  1444. static __devexit int wm8903_i2c_remove(struct i2c_client *client)
  1445. {
  1446. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1447. snd_soc_unregister_dai(&wm8903_dai);
  1448. snd_soc_unregister_codec(codec);
  1449. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1450. kfree(codec->private_data);
  1451. wm8903_codec = NULL;
  1452. wm8903_dai.dev = NULL;
  1453. return 0;
  1454. }
  1455. #ifdef CONFIG_PM
  1456. static int wm8903_i2c_suspend(struct i2c_client *client, pm_message_t msg)
  1457. {
  1458. return snd_soc_suspend_device(&client->dev);
  1459. }
  1460. static int wm8903_i2c_resume(struct i2c_client *client)
  1461. {
  1462. return snd_soc_resume_device(&client->dev);
  1463. }
  1464. #else
  1465. #define wm8903_i2c_suspend NULL
  1466. #define wm8903_i2c_resume NULL
  1467. #endif
  1468. /* i2c codec control layer */
  1469. static const struct i2c_device_id wm8903_i2c_id[] = {
  1470. { "wm8903", 0 },
  1471. { }
  1472. };
  1473. MODULE_DEVICE_TABLE(i2c, wm8903_i2c_id);
  1474. static struct i2c_driver wm8903_i2c_driver = {
  1475. .driver = {
  1476. .name = "WM8903",
  1477. .owner = THIS_MODULE,
  1478. },
  1479. .probe = wm8903_i2c_probe,
  1480. .remove = __devexit_p(wm8903_i2c_remove),
  1481. .suspend = wm8903_i2c_suspend,
  1482. .resume = wm8903_i2c_resume,
  1483. .id_table = wm8903_i2c_id,
  1484. };
  1485. static int wm8903_probe(struct platform_device *pdev)
  1486. {
  1487. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1488. int ret = 0;
  1489. if (!wm8903_codec) {
  1490. dev_err(&pdev->dev, "I2C device not yet probed\n");
  1491. goto err;
  1492. }
  1493. socdev->card->codec = wm8903_codec;
  1494. /* register pcms */
  1495. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1496. if (ret < 0) {
  1497. dev_err(&pdev->dev, "failed to create pcms\n");
  1498. goto err;
  1499. }
  1500. snd_soc_add_controls(socdev->card->codec, wm8903_snd_controls,
  1501. ARRAY_SIZE(wm8903_snd_controls));
  1502. wm8903_add_widgets(socdev->card->codec);
  1503. ret = snd_soc_init_card(socdev);
  1504. if (ret < 0) {
  1505. dev_err(&pdev->dev, "wm8903: failed to register card\n");
  1506. goto card_err;
  1507. }
  1508. return ret;
  1509. card_err:
  1510. snd_soc_free_pcms(socdev);
  1511. snd_soc_dapm_free(socdev);
  1512. err:
  1513. return ret;
  1514. }
  1515. /* power down chip */
  1516. static int wm8903_remove(struct platform_device *pdev)
  1517. {
  1518. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1519. struct snd_soc_codec *codec = socdev->card->codec;
  1520. if (codec->control_data)
  1521. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1522. snd_soc_free_pcms(socdev);
  1523. snd_soc_dapm_free(socdev);
  1524. return 0;
  1525. }
  1526. struct snd_soc_codec_device soc_codec_dev_wm8903 = {
  1527. .probe = wm8903_probe,
  1528. .remove = wm8903_remove,
  1529. .suspend = wm8903_suspend,
  1530. .resume = wm8903_resume,
  1531. };
  1532. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8903);
  1533. static int __init wm8903_modinit(void)
  1534. {
  1535. return i2c_add_driver(&wm8903_i2c_driver);
  1536. }
  1537. module_init(wm8903_modinit);
  1538. static void __exit wm8903_exit(void)
  1539. {
  1540. i2c_del_driver(&wm8903_i2c_driver);
  1541. }
  1542. module_exit(wm8903_exit);
  1543. MODULE_DESCRIPTION("ASoC WM8903 driver");
  1544. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.cm>");
  1545. MODULE_LICENSE("GPL");