emulate.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. #define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
  77. /* Misc flags */
  78. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  79. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  80. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  81. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Imm (4<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. u8 intercept;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. struct gprefix *gprefix;
  109. } u;
  110. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. struct gprefix {
  117. struct opcode pfx_no;
  118. struct opcode pfx_66;
  119. struct opcode pfx_f2;
  120. struct opcode pfx_f3;
  121. };
  122. /* EFLAGS bit definitions. */
  123. #define EFLG_ID (1<<21)
  124. #define EFLG_VIP (1<<20)
  125. #define EFLG_VIF (1<<19)
  126. #define EFLG_AC (1<<18)
  127. #define EFLG_VM (1<<17)
  128. #define EFLG_RF (1<<16)
  129. #define EFLG_IOPL (3<<12)
  130. #define EFLG_NT (1<<14)
  131. #define EFLG_OF (1<<11)
  132. #define EFLG_DF (1<<10)
  133. #define EFLG_IF (1<<9)
  134. #define EFLG_TF (1<<8)
  135. #define EFLG_SF (1<<7)
  136. #define EFLG_ZF (1<<6)
  137. #define EFLG_AF (1<<4)
  138. #define EFLG_PF (1<<2)
  139. #define EFLG_CF (1<<0)
  140. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  141. #define EFLG_RESERVED_ONE_MASK 2
  142. /*
  143. * Instruction emulation:
  144. * Most instructions are emulated directly via a fragment of inline assembly
  145. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  146. * any modified flags.
  147. */
  148. #if defined(CONFIG_X86_64)
  149. #define _LO32 "k" /* force 32-bit operand */
  150. #define _STK "%%rsp" /* stack pointer */
  151. #elif defined(__i386__)
  152. #define _LO32 "" /* force 32-bit operand */
  153. #define _STK "%%esp" /* stack pointer */
  154. #endif
  155. /*
  156. * These EFLAGS bits are restored from saved value during emulation, and
  157. * any changes are written back to the saved value after emulation.
  158. */
  159. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  160. /* Before executing instruction: restore necessary bits in EFLAGS. */
  161. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  162. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  163. "movl %"_sav",%"_LO32 _tmp"; " \
  164. "push %"_tmp"; " \
  165. "push %"_tmp"; " \
  166. "movl %"_msk",%"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "pushf; " \
  169. "notl %"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  172. "pop %"_tmp"; " \
  173. "orl %"_LO32 _tmp",("_STK"); " \
  174. "popf; " \
  175. "pop %"_sav"; "
  176. /* After executing instruction: write-back necessary bits in EFLAGS. */
  177. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  178. /* _sav |= EFLAGS & _msk; */ \
  179. "pushf; " \
  180. "pop %"_tmp"; " \
  181. "andl %"_msk",%"_LO32 _tmp"; " \
  182. "orl %"_LO32 _tmp",%"_sav"; "
  183. #ifdef CONFIG_X86_64
  184. #define ON64(x) x
  185. #else
  186. #define ON64(x)
  187. #endif
  188. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  189. do { \
  190. __asm__ __volatile__ ( \
  191. _PRE_EFLAGS("0", "4", "2") \
  192. _op _suffix " %"_x"3,%1; " \
  193. _POST_EFLAGS("0", "4", "2") \
  194. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  195. "=&r" (_tmp) \
  196. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  197. } while (0)
  198. /* Raw emulation: instruction has two explicit operands. */
  199. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  200. do { \
  201. unsigned long _tmp; \
  202. \
  203. switch ((_dst).bytes) { \
  204. case 2: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  206. break; \
  207. case 4: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  209. break; \
  210. case 8: \
  211. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  212. break; \
  213. } \
  214. } while (0)
  215. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  216. do { \
  217. unsigned long _tmp; \
  218. switch ((_dst).bytes) { \
  219. case 1: \
  220. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  221. break; \
  222. default: \
  223. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  224. _wx, _wy, _lx, _ly, _qx, _qy); \
  225. break; \
  226. } \
  227. } while (0)
  228. /* Source operand is byte-sized and may be restricted to just %cl. */
  229. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  230. __emulate_2op(_op, _src, _dst, _eflags, \
  231. "b", "c", "b", "c", "b", "c", "b", "c")
  232. /* Source operand is byte, word, long or quad sized. */
  233. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  234. __emulate_2op(_op, _src, _dst, _eflags, \
  235. "b", "q", "w", "r", _LO32, "r", "", "r")
  236. /* Source operand is word, long or quad sized. */
  237. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  238. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  239. "w", "r", _LO32, "r", "", "r")
  240. /* Instruction has three operands and one operand is stored in ECX register */
  241. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  242. do { \
  243. unsigned long _tmp; \
  244. _type _clv = (_cl).val; \
  245. _type _srcv = (_src).val; \
  246. _type _dstv = (_dst).val; \
  247. \
  248. __asm__ __volatile__ ( \
  249. _PRE_EFLAGS("0", "5", "2") \
  250. _op _suffix " %4,%1 \n" \
  251. _POST_EFLAGS("0", "5", "2") \
  252. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  253. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  254. ); \
  255. \
  256. (_cl).val = (unsigned long) _clv; \
  257. (_src).val = (unsigned long) _srcv; \
  258. (_dst).val = (unsigned long) _dstv; \
  259. } while (0)
  260. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  261. do { \
  262. switch ((_dst).bytes) { \
  263. case 2: \
  264. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "w", unsigned short); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  269. "l", unsigned int); \
  270. break; \
  271. case 8: \
  272. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  273. "q", unsigned long)); \
  274. break; \
  275. } \
  276. } while (0)
  277. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  278. do { \
  279. unsigned long _tmp; \
  280. \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "3", "2") \
  283. _op _suffix " %1; " \
  284. _POST_EFLAGS("0", "3", "2") \
  285. : "=m" (_eflags), "+m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : "i" (EFLAGS_MASK)); \
  288. } while (0)
  289. /* Instruction has only one explicit operand (no source operand). */
  290. #define emulate_1op(_op, _dst, _eflags) \
  291. do { \
  292. switch ((_dst).bytes) { \
  293. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  294. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  295. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  296. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  297. } \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "1") \
  305. _op _suffix " %5; " \
  306. _POST_EFLAGS("0", "4", "1") \
  307. : "=m" (_eflags), "=&r" (_tmp), \
  308. "+a" (_rax), "+d" (_rdx) \
  309. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  310. "a" (_rax), "d" (_rdx)); \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. \
  316. __asm__ __volatile__ ( \
  317. _PRE_EFLAGS("0", "5", "1") \
  318. "1: \n\t" \
  319. _op _suffix " %6; " \
  320. "2: \n\t" \
  321. _POST_EFLAGS("0", "5", "1") \
  322. ".pushsection .fixup,\"ax\" \n\t" \
  323. "3: movb $1, %4 \n\t" \
  324. "jmp 2b \n\t" \
  325. ".popsection \n\t" \
  326. _ASM_EXTABLE(1b, 3b) \
  327. : "=m" (_eflags), "=&r" (_tmp), \
  328. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  329. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  330. "a" (_rax), "d" (_rdx)); \
  331. } while (0)
  332. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  333. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  334. do { \
  335. switch((_src).bytes) { \
  336. case 1: \
  337. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  338. _eflags, "b"); \
  339. break; \
  340. case 2: \
  341. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  342. _eflags, "w"); \
  343. break; \
  344. case 4: \
  345. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  346. _eflags, "l"); \
  347. break; \
  348. case 8: \
  349. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  350. _eflags, "q")); \
  351. break; \
  352. } \
  353. } while (0)
  354. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  355. do { \
  356. switch((_src).bytes) { \
  357. case 1: \
  358. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  359. _eflags, "b", _ex); \
  360. break; \
  361. case 2: \
  362. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  363. _eflags, "w", _ex); \
  364. break; \
  365. case 4: \
  366. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  367. _eflags, "l", _ex); \
  368. break; \
  369. case 8: ON64( \
  370. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  371. _eflags, "q", _ex)); \
  372. break; \
  373. } \
  374. } while (0)
  375. /* Fetch next part of the instruction being emulated. */
  376. #define insn_fetch(_type, _size, _eip) \
  377. ({ unsigned long _x; \
  378. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  379. if (rc != X86EMUL_CONTINUE) \
  380. goto done; \
  381. (_eip) += (_size); \
  382. (_type)_x; \
  383. })
  384. #define insn_fetch_arr(_arr, _size, _eip) \
  385. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  386. if (rc != X86EMUL_CONTINUE) \
  387. goto done; \
  388. (_eip) += (_size); \
  389. })
  390. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  391. enum x86_intercept intercept,
  392. enum x86_intercept_stage stage)
  393. {
  394. struct x86_instruction_info info = {
  395. .intercept = intercept,
  396. .rep_prefix = ctxt->decode.rep_prefix,
  397. .modrm_mod = ctxt->decode.modrm_mod,
  398. .modrm_reg = ctxt->decode.modrm_reg,
  399. .modrm_rm = ctxt->decode.modrm_rm,
  400. .src_val = ctxt->decode.src.val64,
  401. .src_bytes = ctxt->decode.src.bytes,
  402. .dst_bytes = ctxt->decode.dst.bytes,
  403. .ad_bytes = ctxt->decode.ad_bytes,
  404. .next_rip = ctxt->eip,
  405. };
  406. return ctxt->ops->intercept(ctxt, &info, stage);
  407. }
  408. static inline unsigned long ad_mask(struct decode_cache *c)
  409. {
  410. return (1UL << (c->ad_bytes << 3)) - 1;
  411. }
  412. /* Access/update address held in a register, based on addressing mode. */
  413. static inline unsigned long
  414. address_mask(struct decode_cache *c, unsigned long reg)
  415. {
  416. if (c->ad_bytes == sizeof(unsigned long))
  417. return reg;
  418. else
  419. return reg & ad_mask(c);
  420. }
  421. static inline unsigned long
  422. register_address(struct decode_cache *c, unsigned long reg)
  423. {
  424. return address_mask(c, reg);
  425. }
  426. static inline void
  427. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  428. {
  429. if (c->ad_bytes == sizeof(unsigned long))
  430. *reg += inc;
  431. else
  432. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  433. }
  434. static inline void jmp_rel(struct decode_cache *c, int rel)
  435. {
  436. register_address_increment(c, &c->eip, rel);
  437. }
  438. static u32 desc_limit_scaled(struct desc_struct *desc)
  439. {
  440. u32 limit = get_desc_limit(desc);
  441. return desc->g ? (limit << 12) | 0xfff : limit;
  442. }
  443. static void set_seg_override(struct decode_cache *c, int seg)
  444. {
  445. c->has_seg_override = true;
  446. c->seg_override = seg;
  447. }
  448. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  449. struct x86_emulate_ops *ops, int seg)
  450. {
  451. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  452. return 0;
  453. return ops->get_cached_segment_base(ctxt, seg);
  454. }
  455. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  456. struct x86_emulate_ops *ops,
  457. struct decode_cache *c)
  458. {
  459. if (!c->has_seg_override)
  460. return 0;
  461. return c->seg_override;
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. ctxt->exception.vector = vec;
  467. ctxt->exception.error_code = error;
  468. ctxt->exception.error_code_valid = valid;
  469. return X86EMUL_PROPAGATE_FAULT;
  470. }
  471. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  474. }
  475. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  476. {
  477. return emulate_exception(ctxt, GP_VECTOR, err, true);
  478. }
  479. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, SS_VECTOR, err, true);
  482. }
  483. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  486. }
  487. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, TS_VECTOR, err, true);
  490. }
  491. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  494. }
  495. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  498. }
  499. static int __linearize(struct x86_emulate_ctxt *ctxt,
  500. struct segmented_address addr,
  501. unsigned size, bool write, bool fetch,
  502. ulong *linear)
  503. {
  504. struct decode_cache *c = &ctxt->decode;
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. unsigned cpl, rpl;
  510. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  511. switch (ctxt->mode) {
  512. case X86EMUL_MODE_REAL:
  513. break;
  514. case X86EMUL_MODE_PROT64:
  515. if (((signed long)la << 16) >> 16 != la)
  516. return emulate_gp(ctxt, 0);
  517. break;
  518. default:
  519. usable = ctxt->ops->get_cached_descriptor(ctxt, &desc, NULL,
  520. addr.seg);
  521. if (!usable)
  522. goto bad;
  523. /* code segment or read-only data segment */
  524. if (((desc.type & 8) || !(desc.type & 2)) && write)
  525. goto bad;
  526. /* unreadable code segment */
  527. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  528. goto bad;
  529. lim = desc_limit_scaled(&desc);
  530. if ((desc.type & 8) || !(desc.type & 4)) {
  531. /* expand-up segment */
  532. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  533. goto bad;
  534. } else {
  535. /* exapand-down segment */
  536. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  537. goto bad;
  538. lim = desc.d ? 0xffffffff : 0xffff;
  539. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  540. goto bad;
  541. }
  542. cpl = ctxt->ops->cpl(ctxt);
  543. rpl = ctxt->ops->get_segment_selector(ctxt, addr.seg) & 3;
  544. cpl = max(cpl, rpl);
  545. if (!(desc.type & 8)) {
  546. /* data segment */
  547. if (cpl > desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && !(desc.type & 4)) {
  550. /* nonconforming code segment */
  551. if (cpl != desc.dpl)
  552. goto bad;
  553. } else if ((desc.type & 8) && (desc.type & 4)) {
  554. /* conforming code segment */
  555. if (cpl < desc.dpl)
  556. goto bad;
  557. }
  558. break;
  559. }
  560. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  561. la &= (u32)-1;
  562. *linear = la;
  563. return X86EMUL_CONTINUE;
  564. bad:
  565. if (addr.seg == VCPU_SREG_SS)
  566. return emulate_ss(ctxt, addr.seg);
  567. else
  568. return emulate_gp(ctxt, addr.seg);
  569. }
  570. static int linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned size, bool write,
  573. ulong *linear)
  574. {
  575. return __linearize(ctxt, addr, size, write, false, linear);
  576. }
  577. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  578. struct segmented_address addr,
  579. void *data,
  580. unsigned size)
  581. {
  582. int rc;
  583. ulong linear;
  584. rc = linearize(ctxt, addr, size, false, &linear);
  585. if (rc != X86EMUL_CONTINUE)
  586. return rc;
  587. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  588. }
  589. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  590. struct x86_emulate_ops *ops,
  591. unsigned long eip, u8 *dest)
  592. {
  593. struct fetch_cache *fc = &ctxt->decode.fetch;
  594. int rc;
  595. int size, cur_size;
  596. if (eip == fc->end) {
  597. unsigned long linear;
  598. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  599. cur_size = fc->end - fc->start;
  600. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  601. rc = __linearize(ctxt, addr, size, false, true, &linear);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  605. size, &ctxt->exception);
  606. if (rc != X86EMUL_CONTINUE)
  607. return rc;
  608. fc->end += size;
  609. }
  610. *dest = fc->data[eip - fc->start];
  611. return X86EMUL_CONTINUE;
  612. }
  613. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  614. struct x86_emulate_ops *ops,
  615. unsigned long eip, void *dest, unsigned size)
  616. {
  617. int rc;
  618. /* x86 instructions are limited to 15 bytes. */
  619. if (eip + size - ctxt->eip > 15)
  620. return X86EMUL_UNHANDLEABLE;
  621. while (size--) {
  622. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. }
  626. return X86EMUL_CONTINUE;
  627. }
  628. /*
  629. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  630. * pointer into the block that addresses the relevant register.
  631. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  632. */
  633. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  634. int highbyte_regs)
  635. {
  636. void *p;
  637. p = &regs[modrm_reg];
  638. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  639. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  640. return p;
  641. }
  642. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  643. struct x86_emulate_ops *ops,
  644. struct segmented_address addr,
  645. u16 *size, unsigned long *address, int op_bytes)
  646. {
  647. int rc;
  648. if (op_bytes == 2)
  649. op_bytes = 3;
  650. *address = 0;
  651. rc = segmented_read_std(ctxt, addr, size, 2);
  652. if (rc != X86EMUL_CONTINUE)
  653. return rc;
  654. addr.ea += 2;
  655. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  656. return rc;
  657. }
  658. static int test_cc(unsigned int condition, unsigned int flags)
  659. {
  660. int rc = 0;
  661. switch ((condition & 15) >> 1) {
  662. case 0: /* o */
  663. rc |= (flags & EFLG_OF);
  664. break;
  665. case 1: /* b/c/nae */
  666. rc |= (flags & EFLG_CF);
  667. break;
  668. case 2: /* z/e */
  669. rc |= (flags & EFLG_ZF);
  670. break;
  671. case 3: /* be/na */
  672. rc |= (flags & (EFLG_CF|EFLG_ZF));
  673. break;
  674. case 4: /* s */
  675. rc |= (flags & EFLG_SF);
  676. break;
  677. case 5: /* p/pe */
  678. rc |= (flags & EFLG_PF);
  679. break;
  680. case 7: /* le/ng */
  681. rc |= (flags & EFLG_ZF);
  682. /* fall through */
  683. case 6: /* l/nge */
  684. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  685. break;
  686. }
  687. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  688. return (!!rc ^ (condition & 1));
  689. }
  690. static void fetch_register_operand(struct operand *op)
  691. {
  692. switch (op->bytes) {
  693. case 1:
  694. op->val = *(u8 *)op->addr.reg;
  695. break;
  696. case 2:
  697. op->val = *(u16 *)op->addr.reg;
  698. break;
  699. case 4:
  700. op->val = *(u32 *)op->addr.reg;
  701. break;
  702. case 8:
  703. op->val = *(u64 *)op->addr.reg;
  704. break;
  705. }
  706. }
  707. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  708. {
  709. ctxt->ops->get_fpu(ctxt);
  710. switch (reg) {
  711. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  712. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  713. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  714. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  715. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  716. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  717. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  718. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  719. #ifdef CONFIG_X86_64
  720. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  721. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  722. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  723. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  724. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  725. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  726. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  727. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  728. #endif
  729. default: BUG();
  730. }
  731. ctxt->ops->put_fpu(ctxt);
  732. }
  733. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  734. int reg)
  735. {
  736. ctxt->ops->get_fpu(ctxt);
  737. switch (reg) {
  738. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  739. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  740. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  741. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  742. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  743. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  744. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  745. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  746. #ifdef CONFIG_X86_64
  747. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  748. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  749. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  750. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  751. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  752. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  753. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  754. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  755. #endif
  756. default: BUG();
  757. }
  758. ctxt->ops->put_fpu(ctxt);
  759. }
  760. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  761. struct operand *op,
  762. struct decode_cache *c,
  763. int inhibit_bytereg)
  764. {
  765. unsigned reg = c->modrm_reg;
  766. int highbyte_regs = c->rex_prefix == 0;
  767. if (!(c->d & ModRM))
  768. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  769. if (c->d & Sse) {
  770. op->type = OP_XMM;
  771. op->bytes = 16;
  772. op->addr.xmm = reg;
  773. read_sse_reg(ctxt, &op->vec_val, reg);
  774. return;
  775. }
  776. op->type = OP_REG;
  777. if ((c->d & ByteOp) && !inhibit_bytereg) {
  778. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  779. op->bytes = 1;
  780. } else {
  781. op->addr.reg = decode_register(reg, c->regs, 0);
  782. op->bytes = c->op_bytes;
  783. }
  784. fetch_register_operand(op);
  785. op->orig_val = op->val;
  786. }
  787. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  788. struct x86_emulate_ops *ops,
  789. struct operand *op)
  790. {
  791. struct decode_cache *c = &ctxt->decode;
  792. u8 sib;
  793. int index_reg = 0, base_reg = 0, scale;
  794. int rc = X86EMUL_CONTINUE;
  795. ulong modrm_ea = 0;
  796. if (c->rex_prefix) {
  797. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  798. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  799. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  800. }
  801. c->modrm = insn_fetch(u8, 1, c->eip);
  802. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  803. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  804. c->modrm_rm |= (c->modrm & 0x07);
  805. c->modrm_seg = VCPU_SREG_DS;
  806. if (c->modrm_mod == 3) {
  807. op->type = OP_REG;
  808. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  809. op->addr.reg = decode_register(c->modrm_rm,
  810. c->regs, c->d & ByteOp);
  811. if (c->d & Sse) {
  812. op->type = OP_XMM;
  813. op->bytes = 16;
  814. op->addr.xmm = c->modrm_rm;
  815. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  816. return rc;
  817. }
  818. fetch_register_operand(op);
  819. return rc;
  820. }
  821. op->type = OP_MEM;
  822. if (c->ad_bytes == 2) {
  823. unsigned bx = c->regs[VCPU_REGS_RBX];
  824. unsigned bp = c->regs[VCPU_REGS_RBP];
  825. unsigned si = c->regs[VCPU_REGS_RSI];
  826. unsigned di = c->regs[VCPU_REGS_RDI];
  827. /* 16-bit ModR/M decode. */
  828. switch (c->modrm_mod) {
  829. case 0:
  830. if (c->modrm_rm == 6)
  831. modrm_ea += insn_fetch(u16, 2, c->eip);
  832. break;
  833. case 1:
  834. modrm_ea += insn_fetch(s8, 1, c->eip);
  835. break;
  836. case 2:
  837. modrm_ea += insn_fetch(u16, 2, c->eip);
  838. break;
  839. }
  840. switch (c->modrm_rm) {
  841. case 0:
  842. modrm_ea += bx + si;
  843. break;
  844. case 1:
  845. modrm_ea += bx + di;
  846. break;
  847. case 2:
  848. modrm_ea += bp + si;
  849. break;
  850. case 3:
  851. modrm_ea += bp + di;
  852. break;
  853. case 4:
  854. modrm_ea += si;
  855. break;
  856. case 5:
  857. modrm_ea += di;
  858. break;
  859. case 6:
  860. if (c->modrm_mod != 0)
  861. modrm_ea += bp;
  862. break;
  863. case 7:
  864. modrm_ea += bx;
  865. break;
  866. }
  867. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  868. (c->modrm_rm == 6 && c->modrm_mod != 0))
  869. c->modrm_seg = VCPU_SREG_SS;
  870. modrm_ea = (u16)modrm_ea;
  871. } else {
  872. /* 32/64-bit ModR/M decode. */
  873. if ((c->modrm_rm & 7) == 4) {
  874. sib = insn_fetch(u8, 1, c->eip);
  875. index_reg |= (sib >> 3) & 7;
  876. base_reg |= sib & 7;
  877. scale = sib >> 6;
  878. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  879. modrm_ea += insn_fetch(s32, 4, c->eip);
  880. else
  881. modrm_ea += c->regs[base_reg];
  882. if (index_reg != 4)
  883. modrm_ea += c->regs[index_reg] << scale;
  884. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  885. if (ctxt->mode == X86EMUL_MODE_PROT64)
  886. c->rip_relative = 1;
  887. } else
  888. modrm_ea += c->regs[c->modrm_rm];
  889. switch (c->modrm_mod) {
  890. case 0:
  891. if (c->modrm_rm == 5)
  892. modrm_ea += insn_fetch(s32, 4, c->eip);
  893. break;
  894. case 1:
  895. modrm_ea += insn_fetch(s8, 1, c->eip);
  896. break;
  897. case 2:
  898. modrm_ea += insn_fetch(s32, 4, c->eip);
  899. break;
  900. }
  901. }
  902. op->addr.mem.ea = modrm_ea;
  903. done:
  904. return rc;
  905. }
  906. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  907. struct x86_emulate_ops *ops,
  908. struct operand *op)
  909. {
  910. struct decode_cache *c = &ctxt->decode;
  911. int rc = X86EMUL_CONTINUE;
  912. op->type = OP_MEM;
  913. switch (c->ad_bytes) {
  914. case 2:
  915. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  916. break;
  917. case 4:
  918. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  919. break;
  920. case 8:
  921. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  922. break;
  923. }
  924. done:
  925. return rc;
  926. }
  927. static void fetch_bit_operand(struct decode_cache *c)
  928. {
  929. long sv = 0, mask;
  930. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  931. mask = ~(c->dst.bytes * 8 - 1);
  932. if (c->src.bytes == 2)
  933. sv = (s16)c->src.val & (s16)mask;
  934. else if (c->src.bytes == 4)
  935. sv = (s32)c->src.val & (s32)mask;
  936. c->dst.addr.mem.ea += (sv >> 3);
  937. }
  938. /* only subword offset */
  939. c->src.val &= (c->dst.bytes << 3) - 1;
  940. }
  941. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  942. struct x86_emulate_ops *ops,
  943. unsigned long addr, void *dest, unsigned size)
  944. {
  945. int rc;
  946. struct read_cache *mc = &ctxt->decode.mem_read;
  947. while (size) {
  948. int n = min(size, 8u);
  949. size -= n;
  950. if (mc->pos < mc->end)
  951. goto read_cached;
  952. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  953. &ctxt->exception);
  954. if (rc != X86EMUL_CONTINUE)
  955. return rc;
  956. mc->end += n;
  957. read_cached:
  958. memcpy(dest, mc->data + mc->pos, n);
  959. mc->pos += n;
  960. dest += n;
  961. addr += n;
  962. }
  963. return X86EMUL_CONTINUE;
  964. }
  965. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  966. struct segmented_address addr,
  967. void *data,
  968. unsigned size)
  969. {
  970. int rc;
  971. ulong linear;
  972. rc = linearize(ctxt, addr, size, false, &linear);
  973. if (rc != X86EMUL_CONTINUE)
  974. return rc;
  975. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  976. }
  977. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  978. struct segmented_address addr,
  979. const void *data,
  980. unsigned size)
  981. {
  982. int rc;
  983. ulong linear;
  984. rc = linearize(ctxt, addr, size, true, &linear);
  985. if (rc != X86EMUL_CONTINUE)
  986. return rc;
  987. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  988. &ctxt->exception);
  989. }
  990. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  991. struct segmented_address addr,
  992. const void *orig_data, const void *data,
  993. unsigned size)
  994. {
  995. int rc;
  996. ulong linear;
  997. rc = linearize(ctxt, addr, size, true, &linear);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1001. size, &ctxt->exception);
  1002. }
  1003. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1004. struct x86_emulate_ops *ops,
  1005. unsigned int size, unsigned short port,
  1006. void *dest)
  1007. {
  1008. struct read_cache *rc = &ctxt->decode.io_read;
  1009. if (rc->pos == rc->end) { /* refill pio read ahead */
  1010. struct decode_cache *c = &ctxt->decode;
  1011. unsigned int in_page, n;
  1012. unsigned int count = c->rep_prefix ?
  1013. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1014. in_page = (ctxt->eflags & EFLG_DF) ?
  1015. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1016. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1017. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1018. count);
  1019. if (n == 0)
  1020. n = 1;
  1021. rc->pos = rc->end = 0;
  1022. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1023. return 0;
  1024. rc->end = n * size;
  1025. }
  1026. memcpy(dest, rc->data + rc->pos, size);
  1027. rc->pos += size;
  1028. return 1;
  1029. }
  1030. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1031. struct x86_emulate_ops *ops,
  1032. u16 selector, struct desc_ptr *dt)
  1033. {
  1034. if (selector & 1 << 2) {
  1035. struct desc_struct desc;
  1036. memset (dt, 0, sizeof *dt);
  1037. if (!ops->get_cached_descriptor(ctxt, &desc, NULL,
  1038. VCPU_SREG_LDTR))
  1039. return;
  1040. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1041. dt->address = get_desc_base(&desc);
  1042. } else
  1043. ops->get_gdt(ctxt, dt);
  1044. }
  1045. /* allowed just for 8 bytes segments */
  1046. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1047. struct x86_emulate_ops *ops,
  1048. u16 selector, struct desc_struct *desc)
  1049. {
  1050. struct desc_ptr dt;
  1051. u16 index = selector >> 3;
  1052. int ret;
  1053. ulong addr;
  1054. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1055. if (dt.size < index * 8 + 7)
  1056. return emulate_gp(ctxt, selector & 0xfffc);
  1057. addr = dt.address + index * 8;
  1058. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1059. return ret;
  1060. }
  1061. /* allowed just for 8 bytes segments */
  1062. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops,
  1064. u16 selector, struct desc_struct *desc)
  1065. {
  1066. struct desc_ptr dt;
  1067. u16 index = selector >> 3;
  1068. ulong addr;
  1069. int ret;
  1070. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1071. if (dt.size < index * 8 + 7)
  1072. return emulate_gp(ctxt, selector & 0xfffc);
  1073. addr = dt.address + index * 8;
  1074. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1075. return ret;
  1076. }
  1077. /* Does not support long mode */
  1078. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops,
  1080. u16 selector, int seg)
  1081. {
  1082. struct desc_struct seg_desc;
  1083. u8 dpl, rpl, cpl;
  1084. unsigned err_vec = GP_VECTOR;
  1085. u32 err_code = 0;
  1086. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1087. int ret;
  1088. memset(&seg_desc, 0, sizeof seg_desc);
  1089. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1090. || ctxt->mode == X86EMUL_MODE_REAL) {
  1091. /* set real mode segment descriptor */
  1092. set_desc_base(&seg_desc, selector << 4);
  1093. set_desc_limit(&seg_desc, 0xffff);
  1094. seg_desc.type = 3;
  1095. seg_desc.p = 1;
  1096. seg_desc.s = 1;
  1097. goto load;
  1098. }
  1099. /* NULL selector is not valid for TR, CS and SS */
  1100. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1101. && null_selector)
  1102. goto exception;
  1103. /* TR should be in GDT only */
  1104. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1105. goto exception;
  1106. if (null_selector) /* for NULL selector skip all following checks */
  1107. goto load;
  1108. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1109. if (ret != X86EMUL_CONTINUE)
  1110. return ret;
  1111. err_code = selector & 0xfffc;
  1112. err_vec = GP_VECTOR;
  1113. /* can't load system descriptor into segment selecor */
  1114. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1115. goto exception;
  1116. if (!seg_desc.p) {
  1117. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1118. goto exception;
  1119. }
  1120. rpl = selector & 3;
  1121. dpl = seg_desc.dpl;
  1122. cpl = ops->cpl(ctxt);
  1123. switch (seg) {
  1124. case VCPU_SREG_SS:
  1125. /*
  1126. * segment is not a writable data segment or segment
  1127. * selector's RPL != CPL or segment selector's RPL != CPL
  1128. */
  1129. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1130. goto exception;
  1131. break;
  1132. case VCPU_SREG_CS:
  1133. if (!(seg_desc.type & 8))
  1134. goto exception;
  1135. if (seg_desc.type & 4) {
  1136. /* conforming */
  1137. if (dpl > cpl)
  1138. goto exception;
  1139. } else {
  1140. /* nonconforming */
  1141. if (rpl > cpl || dpl != cpl)
  1142. goto exception;
  1143. }
  1144. /* CS(RPL) <- CPL */
  1145. selector = (selector & 0xfffc) | cpl;
  1146. break;
  1147. case VCPU_SREG_TR:
  1148. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1149. goto exception;
  1150. break;
  1151. case VCPU_SREG_LDTR:
  1152. if (seg_desc.s || seg_desc.type != 2)
  1153. goto exception;
  1154. break;
  1155. default: /* DS, ES, FS, or GS */
  1156. /*
  1157. * segment is not a data or readable code segment or
  1158. * ((segment is a data or nonconforming code segment)
  1159. * and (both RPL and CPL > DPL))
  1160. */
  1161. if ((seg_desc.type & 0xa) == 0x8 ||
  1162. (((seg_desc.type & 0xc) != 0xc) &&
  1163. (rpl > dpl && cpl > dpl)))
  1164. goto exception;
  1165. break;
  1166. }
  1167. if (seg_desc.s) {
  1168. /* mark segment as accessed */
  1169. seg_desc.type |= 1;
  1170. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1171. if (ret != X86EMUL_CONTINUE)
  1172. return ret;
  1173. }
  1174. load:
  1175. ops->set_segment_selector(ctxt, selector, seg);
  1176. ops->set_cached_descriptor(ctxt, &seg_desc, 0, seg);
  1177. return X86EMUL_CONTINUE;
  1178. exception:
  1179. emulate_exception(ctxt, err_vec, err_code, true);
  1180. return X86EMUL_PROPAGATE_FAULT;
  1181. }
  1182. static void write_register_operand(struct operand *op)
  1183. {
  1184. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1185. switch (op->bytes) {
  1186. case 1:
  1187. *(u8 *)op->addr.reg = (u8)op->val;
  1188. break;
  1189. case 2:
  1190. *(u16 *)op->addr.reg = (u16)op->val;
  1191. break;
  1192. case 4:
  1193. *op->addr.reg = (u32)op->val;
  1194. break; /* 64b: zero-extend */
  1195. case 8:
  1196. *op->addr.reg = op->val;
  1197. break;
  1198. }
  1199. }
  1200. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1201. struct x86_emulate_ops *ops)
  1202. {
  1203. int rc;
  1204. struct decode_cache *c = &ctxt->decode;
  1205. switch (c->dst.type) {
  1206. case OP_REG:
  1207. write_register_operand(&c->dst);
  1208. break;
  1209. case OP_MEM:
  1210. if (c->lock_prefix)
  1211. rc = segmented_cmpxchg(ctxt,
  1212. c->dst.addr.mem,
  1213. &c->dst.orig_val,
  1214. &c->dst.val,
  1215. c->dst.bytes);
  1216. else
  1217. rc = segmented_write(ctxt,
  1218. c->dst.addr.mem,
  1219. &c->dst.val,
  1220. c->dst.bytes);
  1221. if (rc != X86EMUL_CONTINUE)
  1222. return rc;
  1223. break;
  1224. case OP_XMM:
  1225. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1226. break;
  1227. case OP_NONE:
  1228. /* no writeback */
  1229. break;
  1230. default:
  1231. break;
  1232. }
  1233. return X86EMUL_CONTINUE;
  1234. }
  1235. static int em_push(struct x86_emulate_ctxt *ctxt)
  1236. {
  1237. struct decode_cache *c = &ctxt->decode;
  1238. struct segmented_address addr;
  1239. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1240. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1241. addr.seg = VCPU_SREG_SS;
  1242. /* Disable writeback. */
  1243. c->dst.type = OP_NONE;
  1244. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1245. }
  1246. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1247. struct x86_emulate_ops *ops,
  1248. void *dest, int len)
  1249. {
  1250. struct decode_cache *c = &ctxt->decode;
  1251. int rc;
  1252. struct segmented_address addr;
  1253. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1254. addr.seg = VCPU_SREG_SS;
  1255. rc = segmented_read(ctxt, addr, dest, len);
  1256. if (rc != X86EMUL_CONTINUE)
  1257. return rc;
  1258. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1259. return rc;
  1260. }
  1261. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1262. {
  1263. struct decode_cache *c = &ctxt->decode;
  1264. return emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1265. }
  1266. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1267. struct x86_emulate_ops *ops,
  1268. void *dest, int len)
  1269. {
  1270. int rc;
  1271. unsigned long val, change_mask;
  1272. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1273. int cpl = ops->cpl(ctxt);
  1274. rc = emulate_pop(ctxt, ops, &val, len);
  1275. if (rc != X86EMUL_CONTINUE)
  1276. return rc;
  1277. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1278. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1279. switch(ctxt->mode) {
  1280. case X86EMUL_MODE_PROT64:
  1281. case X86EMUL_MODE_PROT32:
  1282. case X86EMUL_MODE_PROT16:
  1283. if (cpl == 0)
  1284. change_mask |= EFLG_IOPL;
  1285. if (cpl <= iopl)
  1286. change_mask |= EFLG_IF;
  1287. break;
  1288. case X86EMUL_MODE_VM86:
  1289. if (iopl < 3)
  1290. return emulate_gp(ctxt, 0);
  1291. change_mask |= EFLG_IF;
  1292. break;
  1293. default: /* real mode */
  1294. change_mask |= (EFLG_IOPL | EFLG_IF);
  1295. break;
  1296. }
  1297. *(unsigned long *)dest =
  1298. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1299. return rc;
  1300. }
  1301. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1302. {
  1303. struct decode_cache *c = &ctxt->decode;
  1304. c->dst.type = OP_REG;
  1305. c->dst.addr.reg = &ctxt->eflags;
  1306. c->dst.bytes = c->op_bytes;
  1307. return emulate_popf(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1308. }
  1309. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1310. struct x86_emulate_ops *ops, int seg)
  1311. {
  1312. struct decode_cache *c = &ctxt->decode;
  1313. c->src.val = ops->get_segment_selector(ctxt, seg);
  1314. return em_push(ctxt);
  1315. }
  1316. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1317. struct x86_emulate_ops *ops, int seg)
  1318. {
  1319. struct decode_cache *c = &ctxt->decode;
  1320. unsigned long selector;
  1321. int rc;
  1322. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1326. return rc;
  1327. }
  1328. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1329. {
  1330. struct decode_cache *c = &ctxt->decode;
  1331. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1332. int rc = X86EMUL_CONTINUE;
  1333. int reg = VCPU_REGS_RAX;
  1334. while (reg <= VCPU_REGS_RDI) {
  1335. (reg == VCPU_REGS_RSP) ?
  1336. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1337. rc = em_push(ctxt);
  1338. if (rc != X86EMUL_CONTINUE)
  1339. return rc;
  1340. ++reg;
  1341. }
  1342. return rc;
  1343. }
  1344. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1345. {
  1346. struct decode_cache *c = &ctxt->decode;
  1347. c->src.val = (unsigned long)ctxt->eflags;
  1348. return em_push(ctxt);
  1349. }
  1350. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1351. {
  1352. struct decode_cache *c = &ctxt->decode;
  1353. int rc = X86EMUL_CONTINUE;
  1354. int reg = VCPU_REGS_RDI;
  1355. while (reg >= VCPU_REGS_RAX) {
  1356. if (reg == VCPU_REGS_RSP) {
  1357. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1358. c->op_bytes);
  1359. --reg;
  1360. }
  1361. rc = emulate_pop(ctxt, ctxt->ops, &c->regs[reg], c->op_bytes);
  1362. if (rc != X86EMUL_CONTINUE)
  1363. break;
  1364. --reg;
  1365. }
  1366. return rc;
  1367. }
  1368. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1369. struct x86_emulate_ops *ops, int irq)
  1370. {
  1371. struct decode_cache *c = &ctxt->decode;
  1372. int rc;
  1373. struct desc_ptr dt;
  1374. gva_t cs_addr;
  1375. gva_t eip_addr;
  1376. u16 cs, eip;
  1377. /* TODO: Add limit checks */
  1378. c->src.val = ctxt->eflags;
  1379. rc = em_push(ctxt);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1383. c->src.val = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1384. rc = em_push(ctxt);
  1385. if (rc != X86EMUL_CONTINUE)
  1386. return rc;
  1387. c->src.val = c->eip;
  1388. rc = em_push(ctxt);
  1389. if (rc != X86EMUL_CONTINUE)
  1390. return rc;
  1391. ops->get_idt(ctxt, &dt);
  1392. eip_addr = dt.address + (irq << 2);
  1393. cs_addr = dt.address + (irq << 2) + 2;
  1394. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1395. if (rc != X86EMUL_CONTINUE)
  1396. return rc;
  1397. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1398. if (rc != X86EMUL_CONTINUE)
  1399. return rc;
  1400. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1401. if (rc != X86EMUL_CONTINUE)
  1402. return rc;
  1403. c->eip = eip;
  1404. return rc;
  1405. }
  1406. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1407. struct x86_emulate_ops *ops, int irq)
  1408. {
  1409. switch(ctxt->mode) {
  1410. case X86EMUL_MODE_REAL:
  1411. return emulate_int_real(ctxt, ops, irq);
  1412. case X86EMUL_MODE_VM86:
  1413. case X86EMUL_MODE_PROT16:
  1414. case X86EMUL_MODE_PROT32:
  1415. case X86EMUL_MODE_PROT64:
  1416. default:
  1417. /* Protected mode interrupts unimplemented yet */
  1418. return X86EMUL_UNHANDLEABLE;
  1419. }
  1420. }
  1421. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1422. struct x86_emulate_ops *ops)
  1423. {
  1424. struct decode_cache *c = &ctxt->decode;
  1425. int rc = X86EMUL_CONTINUE;
  1426. unsigned long temp_eip = 0;
  1427. unsigned long temp_eflags = 0;
  1428. unsigned long cs = 0;
  1429. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1430. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1431. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1432. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1433. /* TODO: Add stack limit check */
  1434. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1435. if (rc != X86EMUL_CONTINUE)
  1436. return rc;
  1437. if (temp_eip & ~0xffff)
  1438. return emulate_gp(ctxt, 0);
  1439. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1440. if (rc != X86EMUL_CONTINUE)
  1441. return rc;
  1442. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1443. if (rc != X86EMUL_CONTINUE)
  1444. return rc;
  1445. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1446. if (rc != X86EMUL_CONTINUE)
  1447. return rc;
  1448. c->eip = temp_eip;
  1449. if (c->op_bytes == 4)
  1450. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1451. else if (c->op_bytes == 2) {
  1452. ctxt->eflags &= ~0xffff;
  1453. ctxt->eflags |= temp_eflags;
  1454. }
  1455. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1456. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1457. return rc;
  1458. }
  1459. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1460. struct x86_emulate_ops* ops)
  1461. {
  1462. switch(ctxt->mode) {
  1463. case X86EMUL_MODE_REAL:
  1464. return emulate_iret_real(ctxt, ops);
  1465. case X86EMUL_MODE_VM86:
  1466. case X86EMUL_MODE_PROT16:
  1467. case X86EMUL_MODE_PROT32:
  1468. case X86EMUL_MODE_PROT64:
  1469. default:
  1470. /* iret from protected mode unimplemented yet */
  1471. return X86EMUL_UNHANDLEABLE;
  1472. }
  1473. }
  1474. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1475. struct x86_emulate_ops *ops)
  1476. {
  1477. struct decode_cache *c = &ctxt->decode;
  1478. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1479. }
  1480. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1481. {
  1482. struct decode_cache *c = &ctxt->decode;
  1483. switch (c->modrm_reg) {
  1484. case 0: /* rol */
  1485. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1486. break;
  1487. case 1: /* ror */
  1488. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1489. break;
  1490. case 2: /* rcl */
  1491. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1492. break;
  1493. case 3: /* rcr */
  1494. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1495. break;
  1496. case 4: /* sal/shl */
  1497. case 6: /* sal/shl */
  1498. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1499. break;
  1500. case 5: /* shr */
  1501. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1502. break;
  1503. case 7: /* sar */
  1504. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1505. break;
  1506. }
  1507. }
  1508. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1509. struct x86_emulate_ops *ops)
  1510. {
  1511. struct decode_cache *c = &ctxt->decode;
  1512. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1513. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1514. u8 de = 0;
  1515. switch (c->modrm_reg) {
  1516. case 0 ... 1: /* test */
  1517. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1518. break;
  1519. case 2: /* not */
  1520. c->dst.val = ~c->dst.val;
  1521. break;
  1522. case 3: /* neg */
  1523. emulate_1op("neg", c->dst, ctxt->eflags);
  1524. break;
  1525. case 4: /* mul */
  1526. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1527. break;
  1528. case 5: /* imul */
  1529. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1530. break;
  1531. case 6: /* div */
  1532. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1533. ctxt->eflags, de);
  1534. break;
  1535. case 7: /* idiv */
  1536. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1537. ctxt->eflags, de);
  1538. break;
  1539. default:
  1540. return X86EMUL_UNHANDLEABLE;
  1541. }
  1542. if (de)
  1543. return emulate_de(ctxt);
  1544. return X86EMUL_CONTINUE;
  1545. }
  1546. static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
  1547. {
  1548. struct decode_cache *c = &ctxt->decode;
  1549. int rc = X86EMUL_CONTINUE;
  1550. switch (c->modrm_reg) {
  1551. case 0: /* inc */
  1552. emulate_1op("inc", c->dst, ctxt->eflags);
  1553. break;
  1554. case 1: /* dec */
  1555. emulate_1op("dec", c->dst, ctxt->eflags);
  1556. break;
  1557. case 2: /* call near abs */ {
  1558. long int old_eip;
  1559. old_eip = c->eip;
  1560. c->eip = c->src.val;
  1561. c->src.val = old_eip;
  1562. rc = em_push(ctxt);
  1563. break;
  1564. }
  1565. case 4: /* jmp abs */
  1566. c->eip = c->src.val;
  1567. break;
  1568. case 6: /* push */
  1569. rc = em_push(ctxt);
  1570. break;
  1571. }
  1572. return rc;
  1573. }
  1574. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1575. struct x86_emulate_ops *ops)
  1576. {
  1577. struct decode_cache *c = &ctxt->decode;
  1578. u64 old = c->dst.orig_val64;
  1579. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1580. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1581. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1582. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1583. ctxt->eflags &= ~EFLG_ZF;
  1584. } else {
  1585. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1586. (u32) c->regs[VCPU_REGS_RBX];
  1587. ctxt->eflags |= EFLG_ZF;
  1588. }
  1589. return X86EMUL_CONTINUE;
  1590. }
  1591. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1592. struct x86_emulate_ops *ops)
  1593. {
  1594. struct decode_cache *c = &ctxt->decode;
  1595. int rc;
  1596. unsigned long cs;
  1597. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. if (c->op_bytes == 4)
  1601. c->eip = (u32)c->eip;
  1602. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1603. if (rc != X86EMUL_CONTINUE)
  1604. return rc;
  1605. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1606. return rc;
  1607. }
  1608. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1609. struct x86_emulate_ops *ops, int seg)
  1610. {
  1611. struct decode_cache *c = &ctxt->decode;
  1612. unsigned short sel;
  1613. int rc;
  1614. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1615. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1616. if (rc != X86EMUL_CONTINUE)
  1617. return rc;
  1618. c->dst.val = c->src.val;
  1619. return rc;
  1620. }
  1621. static inline void
  1622. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1623. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1624. struct desc_struct *ss)
  1625. {
  1626. memset(cs, 0, sizeof(struct desc_struct));
  1627. ops->get_cached_descriptor(ctxt, cs, NULL, VCPU_SREG_CS);
  1628. memset(ss, 0, sizeof(struct desc_struct));
  1629. cs->l = 0; /* will be adjusted later */
  1630. set_desc_base(cs, 0); /* flat segment */
  1631. cs->g = 1; /* 4kb granularity */
  1632. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1633. cs->type = 0x0b; /* Read, Execute, Accessed */
  1634. cs->s = 1;
  1635. cs->dpl = 0; /* will be adjusted later */
  1636. cs->p = 1;
  1637. cs->d = 1;
  1638. set_desc_base(ss, 0); /* flat segment */
  1639. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1640. ss->g = 1; /* 4kb granularity */
  1641. ss->s = 1;
  1642. ss->type = 0x03; /* Read/Write, Accessed */
  1643. ss->d = 1; /* 32bit stack segment */
  1644. ss->dpl = 0;
  1645. ss->p = 1;
  1646. }
  1647. static int
  1648. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1649. {
  1650. struct decode_cache *c = &ctxt->decode;
  1651. struct desc_struct cs, ss;
  1652. u64 msr_data;
  1653. u16 cs_sel, ss_sel;
  1654. u64 efer = 0;
  1655. /* syscall is not available in real mode */
  1656. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1657. ctxt->mode == X86EMUL_MODE_VM86)
  1658. return emulate_ud(ctxt);
  1659. ops->get_msr(ctxt, MSR_EFER, &efer);
  1660. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1661. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1662. msr_data >>= 32;
  1663. cs_sel = (u16)(msr_data & 0xfffc);
  1664. ss_sel = (u16)(msr_data + 8);
  1665. if (efer & EFER_LMA) {
  1666. cs.d = 0;
  1667. cs.l = 1;
  1668. }
  1669. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1670. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1671. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1672. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1673. c->regs[VCPU_REGS_RCX] = c->eip;
  1674. if (efer & EFER_LMA) {
  1675. #ifdef CONFIG_X86_64
  1676. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1677. ops->get_msr(ctxt,
  1678. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1679. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1680. c->eip = msr_data;
  1681. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1682. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1683. #endif
  1684. } else {
  1685. /* legacy mode */
  1686. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1687. c->eip = (u32)msr_data;
  1688. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1689. }
  1690. return X86EMUL_CONTINUE;
  1691. }
  1692. static int
  1693. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1694. {
  1695. struct decode_cache *c = &ctxt->decode;
  1696. struct desc_struct cs, ss;
  1697. u64 msr_data;
  1698. u16 cs_sel, ss_sel;
  1699. u64 efer = 0;
  1700. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1701. /* inject #GP if in real mode */
  1702. if (ctxt->mode == X86EMUL_MODE_REAL)
  1703. return emulate_gp(ctxt, 0);
  1704. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1705. * Therefore, we inject an #UD.
  1706. */
  1707. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1708. return emulate_ud(ctxt);
  1709. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1710. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1711. switch (ctxt->mode) {
  1712. case X86EMUL_MODE_PROT32:
  1713. if ((msr_data & 0xfffc) == 0x0)
  1714. return emulate_gp(ctxt, 0);
  1715. break;
  1716. case X86EMUL_MODE_PROT64:
  1717. if (msr_data == 0x0)
  1718. return emulate_gp(ctxt, 0);
  1719. break;
  1720. }
  1721. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1722. cs_sel = (u16)msr_data;
  1723. cs_sel &= ~SELECTOR_RPL_MASK;
  1724. ss_sel = cs_sel + 8;
  1725. ss_sel &= ~SELECTOR_RPL_MASK;
  1726. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1727. cs.d = 0;
  1728. cs.l = 1;
  1729. }
  1730. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1731. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1732. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1733. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1734. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1735. c->eip = msr_data;
  1736. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1737. c->regs[VCPU_REGS_RSP] = msr_data;
  1738. return X86EMUL_CONTINUE;
  1739. }
  1740. static int
  1741. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1742. {
  1743. struct decode_cache *c = &ctxt->decode;
  1744. struct desc_struct cs, ss;
  1745. u64 msr_data;
  1746. int usermode;
  1747. u16 cs_sel, ss_sel;
  1748. /* inject #GP if in real mode or Virtual 8086 mode */
  1749. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1750. ctxt->mode == X86EMUL_MODE_VM86)
  1751. return emulate_gp(ctxt, 0);
  1752. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1753. if ((c->rex_prefix & 0x8) != 0x0)
  1754. usermode = X86EMUL_MODE_PROT64;
  1755. else
  1756. usermode = X86EMUL_MODE_PROT32;
  1757. cs.dpl = 3;
  1758. ss.dpl = 3;
  1759. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1760. switch (usermode) {
  1761. case X86EMUL_MODE_PROT32:
  1762. cs_sel = (u16)(msr_data + 16);
  1763. if ((msr_data & 0xfffc) == 0x0)
  1764. return emulate_gp(ctxt, 0);
  1765. ss_sel = (u16)(msr_data + 24);
  1766. break;
  1767. case X86EMUL_MODE_PROT64:
  1768. cs_sel = (u16)(msr_data + 32);
  1769. if (msr_data == 0x0)
  1770. return emulate_gp(ctxt, 0);
  1771. ss_sel = cs_sel + 8;
  1772. cs.d = 0;
  1773. cs.l = 1;
  1774. break;
  1775. }
  1776. cs_sel |= SELECTOR_RPL_MASK;
  1777. ss_sel |= SELECTOR_RPL_MASK;
  1778. ops->set_cached_descriptor(ctxt, &cs, 0, VCPU_SREG_CS);
  1779. ops->set_segment_selector(ctxt, cs_sel, VCPU_SREG_CS);
  1780. ops->set_cached_descriptor(ctxt, &ss, 0, VCPU_SREG_SS);
  1781. ops->set_segment_selector(ctxt, ss_sel, VCPU_SREG_SS);
  1782. c->eip = c->regs[VCPU_REGS_RDX];
  1783. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1784. return X86EMUL_CONTINUE;
  1785. }
  1786. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1787. struct x86_emulate_ops *ops)
  1788. {
  1789. int iopl;
  1790. if (ctxt->mode == X86EMUL_MODE_REAL)
  1791. return false;
  1792. if (ctxt->mode == X86EMUL_MODE_VM86)
  1793. return true;
  1794. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1795. return ops->cpl(ctxt) > iopl;
  1796. }
  1797. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1798. struct x86_emulate_ops *ops,
  1799. u16 port, u16 len)
  1800. {
  1801. struct desc_struct tr_seg;
  1802. u32 base3;
  1803. int r;
  1804. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1805. unsigned mask = (1 << len) - 1;
  1806. unsigned long base;
  1807. ops->get_cached_descriptor(ctxt, &tr_seg, &base3, VCPU_SREG_TR);
  1808. if (!tr_seg.p)
  1809. return false;
  1810. if (desc_limit_scaled(&tr_seg) < 103)
  1811. return false;
  1812. base = get_desc_base(&tr_seg);
  1813. #ifdef CONFIG_X86_64
  1814. base |= ((u64)base3) << 32;
  1815. #endif
  1816. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1817. if (r != X86EMUL_CONTINUE)
  1818. return false;
  1819. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1820. return false;
  1821. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1822. if (r != X86EMUL_CONTINUE)
  1823. return false;
  1824. if ((perm >> bit_idx) & mask)
  1825. return false;
  1826. return true;
  1827. }
  1828. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1829. struct x86_emulate_ops *ops,
  1830. u16 port, u16 len)
  1831. {
  1832. if (ctxt->perm_ok)
  1833. return true;
  1834. if (emulator_bad_iopl(ctxt, ops))
  1835. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1836. return false;
  1837. ctxt->perm_ok = true;
  1838. return true;
  1839. }
  1840. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1841. struct x86_emulate_ops *ops,
  1842. struct tss_segment_16 *tss)
  1843. {
  1844. struct decode_cache *c = &ctxt->decode;
  1845. tss->ip = c->eip;
  1846. tss->flag = ctxt->eflags;
  1847. tss->ax = c->regs[VCPU_REGS_RAX];
  1848. tss->cx = c->regs[VCPU_REGS_RCX];
  1849. tss->dx = c->regs[VCPU_REGS_RDX];
  1850. tss->bx = c->regs[VCPU_REGS_RBX];
  1851. tss->sp = c->regs[VCPU_REGS_RSP];
  1852. tss->bp = c->regs[VCPU_REGS_RBP];
  1853. tss->si = c->regs[VCPU_REGS_RSI];
  1854. tss->di = c->regs[VCPU_REGS_RDI];
  1855. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1856. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1857. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1858. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1859. tss->ldt = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1860. }
  1861. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1862. struct x86_emulate_ops *ops,
  1863. struct tss_segment_16 *tss)
  1864. {
  1865. struct decode_cache *c = &ctxt->decode;
  1866. int ret;
  1867. c->eip = tss->ip;
  1868. ctxt->eflags = tss->flag | 2;
  1869. c->regs[VCPU_REGS_RAX] = tss->ax;
  1870. c->regs[VCPU_REGS_RCX] = tss->cx;
  1871. c->regs[VCPU_REGS_RDX] = tss->dx;
  1872. c->regs[VCPU_REGS_RBX] = tss->bx;
  1873. c->regs[VCPU_REGS_RSP] = tss->sp;
  1874. c->regs[VCPU_REGS_RBP] = tss->bp;
  1875. c->regs[VCPU_REGS_RSI] = tss->si;
  1876. c->regs[VCPU_REGS_RDI] = tss->di;
  1877. /*
  1878. * SDM says that segment selectors are loaded before segment
  1879. * descriptors
  1880. */
  1881. ops->set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1882. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1883. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1884. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1885. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1886. /*
  1887. * Now load segment descriptors. If fault happenes at this stage
  1888. * it is handled in a context of new task
  1889. */
  1890. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1891. if (ret != X86EMUL_CONTINUE)
  1892. return ret;
  1893. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1894. if (ret != X86EMUL_CONTINUE)
  1895. return ret;
  1896. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1897. if (ret != X86EMUL_CONTINUE)
  1898. return ret;
  1899. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1900. if (ret != X86EMUL_CONTINUE)
  1901. return ret;
  1902. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1903. if (ret != X86EMUL_CONTINUE)
  1904. return ret;
  1905. return X86EMUL_CONTINUE;
  1906. }
  1907. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1908. struct x86_emulate_ops *ops,
  1909. u16 tss_selector, u16 old_tss_sel,
  1910. ulong old_tss_base, struct desc_struct *new_desc)
  1911. {
  1912. struct tss_segment_16 tss_seg;
  1913. int ret;
  1914. u32 new_tss_base = get_desc_base(new_desc);
  1915. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1916. &ctxt->exception);
  1917. if (ret != X86EMUL_CONTINUE)
  1918. /* FIXME: need to provide precise fault address */
  1919. return ret;
  1920. save_state_to_tss16(ctxt, ops, &tss_seg);
  1921. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1922. &ctxt->exception);
  1923. if (ret != X86EMUL_CONTINUE)
  1924. /* FIXME: need to provide precise fault address */
  1925. return ret;
  1926. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1927. &ctxt->exception);
  1928. if (ret != X86EMUL_CONTINUE)
  1929. /* FIXME: need to provide precise fault address */
  1930. return ret;
  1931. if (old_tss_sel != 0xffff) {
  1932. tss_seg.prev_task_link = old_tss_sel;
  1933. ret = ops->write_std(ctxt, new_tss_base,
  1934. &tss_seg.prev_task_link,
  1935. sizeof tss_seg.prev_task_link,
  1936. &ctxt->exception);
  1937. if (ret != X86EMUL_CONTINUE)
  1938. /* FIXME: need to provide precise fault address */
  1939. return ret;
  1940. }
  1941. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1942. }
  1943. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1944. struct x86_emulate_ops *ops,
  1945. struct tss_segment_32 *tss)
  1946. {
  1947. struct decode_cache *c = &ctxt->decode;
  1948. tss->cr3 = ops->get_cr(ctxt, 3);
  1949. tss->eip = c->eip;
  1950. tss->eflags = ctxt->eflags;
  1951. tss->eax = c->regs[VCPU_REGS_RAX];
  1952. tss->ecx = c->regs[VCPU_REGS_RCX];
  1953. tss->edx = c->regs[VCPU_REGS_RDX];
  1954. tss->ebx = c->regs[VCPU_REGS_RBX];
  1955. tss->esp = c->regs[VCPU_REGS_RSP];
  1956. tss->ebp = c->regs[VCPU_REGS_RBP];
  1957. tss->esi = c->regs[VCPU_REGS_RSI];
  1958. tss->edi = c->regs[VCPU_REGS_RDI];
  1959. tss->es = ops->get_segment_selector(ctxt, VCPU_SREG_ES);
  1960. tss->cs = ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  1961. tss->ss = ops->get_segment_selector(ctxt, VCPU_SREG_SS);
  1962. tss->ds = ops->get_segment_selector(ctxt, VCPU_SREG_DS);
  1963. tss->fs = ops->get_segment_selector(ctxt, VCPU_SREG_FS);
  1964. tss->gs = ops->get_segment_selector(ctxt, VCPU_SREG_GS);
  1965. tss->ldt_selector = ops->get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1966. }
  1967. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1968. struct x86_emulate_ops *ops,
  1969. struct tss_segment_32 *tss)
  1970. {
  1971. struct decode_cache *c = &ctxt->decode;
  1972. int ret;
  1973. if (ops->set_cr(ctxt, 3, tss->cr3))
  1974. return emulate_gp(ctxt, 0);
  1975. c->eip = tss->eip;
  1976. ctxt->eflags = tss->eflags | 2;
  1977. c->regs[VCPU_REGS_RAX] = tss->eax;
  1978. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1979. c->regs[VCPU_REGS_RDX] = tss->edx;
  1980. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1981. c->regs[VCPU_REGS_RSP] = tss->esp;
  1982. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1983. c->regs[VCPU_REGS_RSI] = tss->esi;
  1984. c->regs[VCPU_REGS_RDI] = tss->edi;
  1985. /*
  1986. * SDM says that segment selectors are loaded before segment
  1987. * descriptors
  1988. */
  1989. ops->set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1990. ops->set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1991. ops->set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1992. ops->set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1993. ops->set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1994. ops->set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1995. ops->set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1996. /*
  1997. * Now load segment descriptors. If fault happenes at this stage
  1998. * it is handled in a context of new task
  1999. */
  2000. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. return ret;
  2003. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2004. if (ret != X86EMUL_CONTINUE)
  2005. return ret;
  2006. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2007. if (ret != X86EMUL_CONTINUE)
  2008. return ret;
  2009. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2010. if (ret != X86EMUL_CONTINUE)
  2011. return ret;
  2012. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2013. if (ret != X86EMUL_CONTINUE)
  2014. return ret;
  2015. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2016. if (ret != X86EMUL_CONTINUE)
  2017. return ret;
  2018. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2019. if (ret != X86EMUL_CONTINUE)
  2020. return ret;
  2021. return X86EMUL_CONTINUE;
  2022. }
  2023. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2024. struct x86_emulate_ops *ops,
  2025. u16 tss_selector, u16 old_tss_sel,
  2026. ulong old_tss_base, struct desc_struct *new_desc)
  2027. {
  2028. struct tss_segment_32 tss_seg;
  2029. int ret;
  2030. u32 new_tss_base = get_desc_base(new_desc);
  2031. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2032. &ctxt->exception);
  2033. if (ret != X86EMUL_CONTINUE)
  2034. /* FIXME: need to provide precise fault address */
  2035. return ret;
  2036. save_state_to_tss32(ctxt, ops, &tss_seg);
  2037. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2038. &ctxt->exception);
  2039. if (ret != X86EMUL_CONTINUE)
  2040. /* FIXME: need to provide precise fault address */
  2041. return ret;
  2042. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2043. &ctxt->exception);
  2044. if (ret != X86EMUL_CONTINUE)
  2045. /* FIXME: need to provide precise fault address */
  2046. return ret;
  2047. if (old_tss_sel != 0xffff) {
  2048. tss_seg.prev_task_link = old_tss_sel;
  2049. ret = ops->write_std(ctxt, new_tss_base,
  2050. &tss_seg.prev_task_link,
  2051. sizeof tss_seg.prev_task_link,
  2052. &ctxt->exception);
  2053. if (ret != X86EMUL_CONTINUE)
  2054. /* FIXME: need to provide precise fault address */
  2055. return ret;
  2056. }
  2057. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2058. }
  2059. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2060. struct x86_emulate_ops *ops,
  2061. u16 tss_selector, int reason,
  2062. bool has_error_code, u32 error_code)
  2063. {
  2064. struct desc_struct curr_tss_desc, next_tss_desc;
  2065. int ret;
  2066. u16 old_tss_sel = ops->get_segment_selector(ctxt, VCPU_SREG_TR);
  2067. ulong old_tss_base =
  2068. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2069. u32 desc_limit;
  2070. /* FIXME: old_tss_base == ~0 ? */
  2071. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2072. if (ret != X86EMUL_CONTINUE)
  2073. return ret;
  2074. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2075. if (ret != X86EMUL_CONTINUE)
  2076. return ret;
  2077. /* FIXME: check that next_tss_desc is tss */
  2078. if (reason != TASK_SWITCH_IRET) {
  2079. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2080. ops->cpl(ctxt) > next_tss_desc.dpl)
  2081. return emulate_gp(ctxt, 0);
  2082. }
  2083. desc_limit = desc_limit_scaled(&next_tss_desc);
  2084. if (!next_tss_desc.p ||
  2085. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2086. desc_limit < 0x2b)) {
  2087. emulate_ts(ctxt, tss_selector & 0xfffc);
  2088. return X86EMUL_PROPAGATE_FAULT;
  2089. }
  2090. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2091. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2092. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2093. &curr_tss_desc);
  2094. }
  2095. if (reason == TASK_SWITCH_IRET)
  2096. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2097. /* set back link to prev task only if NT bit is set in eflags
  2098. note that old_tss_sel is not used afetr this point */
  2099. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2100. old_tss_sel = 0xffff;
  2101. if (next_tss_desc.type & 8)
  2102. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2103. old_tss_base, &next_tss_desc);
  2104. else
  2105. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2106. old_tss_base, &next_tss_desc);
  2107. if (ret != X86EMUL_CONTINUE)
  2108. return ret;
  2109. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2110. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2111. if (reason != TASK_SWITCH_IRET) {
  2112. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2113. write_segment_descriptor(ctxt, ops, tss_selector,
  2114. &next_tss_desc);
  2115. }
  2116. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2117. ops->set_cached_descriptor(ctxt, &next_tss_desc, 0, VCPU_SREG_TR);
  2118. ops->set_segment_selector(ctxt, tss_selector, VCPU_SREG_TR);
  2119. if (has_error_code) {
  2120. struct decode_cache *c = &ctxt->decode;
  2121. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2122. c->lock_prefix = 0;
  2123. c->src.val = (unsigned long) error_code;
  2124. ret = em_push(ctxt);
  2125. }
  2126. return ret;
  2127. }
  2128. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2129. u16 tss_selector, int reason,
  2130. bool has_error_code, u32 error_code)
  2131. {
  2132. struct x86_emulate_ops *ops = ctxt->ops;
  2133. struct decode_cache *c = &ctxt->decode;
  2134. int rc;
  2135. c->eip = ctxt->eip;
  2136. c->dst.type = OP_NONE;
  2137. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2138. has_error_code, error_code);
  2139. if (rc == X86EMUL_CONTINUE)
  2140. ctxt->eip = c->eip;
  2141. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2142. }
  2143. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2144. int reg, struct operand *op)
  2145. {
  2146. struct decode_cache *c = &ctxt->decode;
  2147. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2148. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2149. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2150. op->addr.mem.seg = seg;
  2151. }
  2152. static int em_das(struct x86_emulate_ctxt *ctxt)
  2153. {
  2154. struct decode_cache *c = &ctxt->decode;
  2155. u8 al, old_al;
  2156. bool af, cf, old_cf;
  2157. cf = ctxt->eflags & X86_EFLAGS_CF;
  2158. al = c->dst.val;
  2159. old_al = al;
  2160. old_cf = cf;
  2161. cf = false;
  2162. af = ctxt->eflags & X86_EFLAGS_AF;
  2163. if ((al & 0x0f) > 9 || af) {
  2164. al -= 6;
  2165. cf = old_cf | (al >= 250);
  2166. af = true;
  2167. } else {
  2168. af = false;
  2169. }
  2170. if (old_al > 0x99 || old_cf) {
  2171. al -= 0x60;
  2172. cf = true;
  2173. }
  2174. c->dst.val = al;
  2175. /* Set PF, ZF, SF */
  2176. c->src.type = OP_IMM;
  2177. c->src.val = 0;
  2178. c->src.bytes = 1;
  2179. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2180. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2181. if (cf)
  2182. ctxt->eflags |= X86_EFLAGS_CF;
  2183. if (af)
  2184. ctxt->eflags |= X86_EFLAGS_AF;
  2185. return X86EMUL_CONTINUE;
  2186. }
  2187. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2188. {
  2189. struct decode_cache *c = &ctxt->decode;
  2190. u16 sel, old_cs;
  2191. ulong old_eip;
  2192. int rc;
  2193. old_cs = ctxt->ops->get_segment_selector(ctxt, VCPU_SREG_CS);
  2194. old_eip = c->eip;
  2195. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2196. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2197. return X86EMUL_CONTINUE;
  2198. c->eip = 0;
  2199. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2200. c->src.val = old_cs;
  2201. rc = em_push(ctxt);
  2202. if (rc != X86EMUL_CONTINUE)
  2203. return rc;
  2204. c->src.val = old_eip;
  2205. return em_push(ctxt);
  2206. }
  2207. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2208. {
  2209. struct decode_cache *c = &ctxt->decode;
  2210. int rc;
  2211. c->dst.type = OP_REG;
  2212. c->dst.addr.reg = &c->eip;
  2213. c->dst.bytes = c->op_bytes;
  2214. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2215. if (rc != X86EMUL_CONTINUE)
  2216. return rc;
  2217. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2218. return X86EMUL_CONTINUE;
  2219. }
  2220. static int em_add(struct x86_emulate_ctxt *ctxt)
  2221. {
  2222. struct decode_cache *c = &ctxt->decode;
  2223. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2224. return X86EMUL_CONTINUE;
  2225. }
  2226. static int em_or(struct x86_emulate_ctxt *ctxt)
  2227. {
  2228. struct decode_cache *c = &ctxt->decode;
  2229. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2230. return X86EMUL_CONTINUE;
  2231. }
  2232. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2233. {
  2234. struct decode_cache *c = &ctxt->decode;
  2235. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2236. return X86EMUL_CONTINUE;
  2237. }
  2238. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2239. {
  2240. struct decode_cache *c = &ctxt->decode;
  2241. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2242. return X86EMUL_CONTINUE;
  2243. }
  2244. static int em_and(struct x86_emulate_ctxt *ctxt)
  2245. {
  2246. struct decode_cache *c = &ctxt->decode;
  2247. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2248. return X86EMUL_CONTINUE;
  2249. }
  2250. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2251. {
  2252. struct decode_cache *c = &ctxt->decode;
  2253. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2254. return X86EMUL_CONTINUE;
  2255. }
  2256. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2257. {
  2258. struct decode_cache *c = &ctxt->decode;
  2259. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2260. return X86EMUL_CONTINUE;
  2261. }
  2262. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2263. {
  2264. struct decode_cache *c = &ctxt->decode;
  2265. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2266. /* Disable writeback. */
  2267. c->dst.type = OP_NONE;
  2268. return X86EMUL_CONTINUE;
  2269. }
  2270. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2271. {
  2272. struct decode_cache *c = &ctxt->decode;
  2273. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2274. return X86EMUL_CONTINUE;
  2275. }
  2276. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2277. {
  2278. struct decode_cache *c = &ctxt->decode;
  2279. c->dst.val = c->src2.val;
  2280. return em_imul(ctxt);
  2281. }
  2282. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2283. {
  2284. struct decode_cache *c = &ctxt->decode;
  2285. c->dst.type = OP_REG;
  2286. c->dst.bytes = c->src.bytes;
  2287. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2288. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2289. return X86EMUL_CONTINUE;
  2290. }
  2291. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2292. {
  2293. struct decode_cache *c = &ctxt->decode;
  2294. u64 tsc = 0;
  2295. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2296. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2297. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2298. return X86EMUL_CONTINUE;
  2299. }
  2300. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2301. {
  2302. struct decode_cache *c = &ctxt->decode;
  2303. c->dst.val = c->src.val;
  2304. return X86EMUL_CONTINUE;
  2305. }
  2306. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2307. {
  2308. struct decode_cache *c = &ctxt->decode;
  2309. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2310. return X86EMUL_CONTINUE;
  2311. }
  2312. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2313. {
  2314. struct decode_cache *c = &ctxt->decode;
  2315. int rc;
  2316. ulong linear;
  2317. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2318. if (rc == X86EMUL_CONTINUE)
  2319. ctxt->ops->invlpg(ctxt, linear);
  2320. /* Disable writeback. */
  2321. c->dst.type = OP_NONE;
  2322. return X86EMUL_CONTINUE;
  2323. }
  2324. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2325. {
  2326. ulong cr0;
  2327. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2328. cr0 &= ~X86_CR0_TS;
  2329. ctxt->ops->set_cr(ctxt, 0, cr0);
  2330. return X86EMUL_CONTINUE;
  2331. }
  2332. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2333. {
  2334. struct decode_cache *c = &ctxt->decode;
  2335. int rc;
  2336. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2337. return X86EMUL_UNHANDLEABLE;
  2338. rc = ctxt->ops->fix_hypercall(ctxt);
  2339. if (rc != X86EMUL_CONTINUE)
  2340. return rc;
  2341. /* Let the processor re-execute the fixed hypercall */
  2342. c->eip = ctxt->eip;
  2343. /* Disable writeback. */
  2344. c->dst.type = OP_NONE;
  2345. return X86EMUL_CONTINUE;
  2346. }
  2347. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2348. {
  2349. struct decode_cache *c = &ctxt->decode;
  2350. struct desc_ptr desc_ptr;
  2351. int rc;
  2352. rc = read_descriptor(ctxt, ctxt->ops, c->src.addr.mem,
  2353. &desc_ptr.size, &desc_ptr.address,
  2354. c->op_bytes);
  2355. if (rc != X86EMUL_CONTINUE)
  2356. return rc;
  2357. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2358. /* Disable writeback. */
  2359. c->dst.type = OP_NONE;
  2360. return X86EMUL_CONTINUE;
  2361. }
  2362. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2363. {
  2364. struct decode_cache *c = &ctxt->decode;
  2365. int rc;
  2366. rc = ctxt->ops->fix_hypercall(ctxt);
  2367. /* Disable writeback. */
  2368. c->dst.type = OP_NONE;
  2369. return rc;
  2370. }
  2371. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2372. {
  2373. struct decode_cache *c = &ctxt->decode;
  2374. struct desc_ptr desc_ptr;
  2375. int rc;
  2376. rc = read_descriptor(ctxt, ctxt->ops, c->src.addr.mem,
  2377. &desc_ptr.size,
  2378. &desc_ptr.address,
  2379. c->op_bytes);
  2380. if (rc != X86EMUL_CONTINUE)
  2381. return rc;
  2382. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2383. /* Disable writeback. */
  2384. c->dst.type = OP_NONE;
  2385. return X86EMUL_CONTINUE;
  2386. }
  2387. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2388. {
  2389. struct decode_cache *c = &ctxt->decode;
  2390. c->dst.bytes = 2;
  2391. c->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2392. return X86EMUL_CONTINUE;
  2393. }
  2394. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2395. {
  2396. struct decode_cache *c = &ctxt->decode;
  2397. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2398. | (c->src.val & 0x0f));
  2399. c->dst.type = OP_NONE;
  2400. return X86EMUL_CONTINUE;
  2401. }
  2402. static bool valid_cr(int nr)
  2403. {
  2404. switch (nr) {
  2405. case 0:
  2406. case 2 ... 4:
  2407. case 8:
  2408. return true;
  2409. default:
  2410. return false;
  2411. }
  2412. }
  2413. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2414. {
  2415. struct decode_cache *c = &ctxt->decode;
  2416. if (!valid_cr(c->modrm_reg))
  2417. return emulate_ud(ctxt);
  2418. return X86EMUL_CONTINUE;
  2419. }
  2420. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2421. {
  2422. struct decode_cache *c = &ctxt->decode;
  2423. u64 new_val = c->src.val64;
  2424. int cr = c->modrm_reg;
  2425. u64 efer = 0;
  2426. static u64 cr_reserved_bits[] = {
  2427. 0xffffffff00000000ULL,
  2428. 0, 0, 0, /* CR3 checked later */
  2429. CR4_RESERVED_BITS,
  2430. 0, 0, 0,
  2431. CR8_RESERVED_BITS,
  2432. };
  2433. if (!valid_cr(cr))
  2434. return emulate_ud(ctxt);
  2435. if (new_val & cr_reserved_bits[cr])
  2436. return emulate_gp(ctxt, 0);
  2437. switch (cr) {
  2438. case 0: {
  2439. u64 cr4;
  2440. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2441. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2442. return emulate_gp(ctxt, 0);
  2443. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2444. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2445. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2446. !(cr4 & X86_CR4_PAE))
  2447. return emulate_gp(ctxt, 0);
  2448. break;
  2449. }
  2450. case 3: {
  2451. u64 rsvd = 0;
  2452. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2453. if (efer & EFER_LMA)
  2454. rsvd = CR3_L_MODE_RESERVED_BITS;
  2455. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2456. rsvd = CR3_PAE_RESERVED_BITS;
  2457. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2458. rsvd = CR3_NONPAE_RESERVED_BITS;
  2459. if (new_val & rsvd)
  2460. return emulate_gp(ctxt, 0);
  2461. break;
  2462. }
  2463. case 4: {
  2464. u64 cr4;
  2465. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2466. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2467. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2468. return emulate_gp(ctxt, 0);
  2469. break;
  2470. }
  2471. }
  2472. return X86EMUL_CONTINUE;
  2473. }
  2474. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2475. {
  2476. unsigned long dr7;
  2477. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2478. /* Check if DR7.Global_Enable is set */
  2479. return dr7 & (1 << 13);
  2480. }
  2481. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2482. {
  2483. struct decode_cache *c = &ctxt->decode;
  2484. int dr = c->modrm_reg;
  2485. u64 cr4;
  2486. if (dr > 7)
  2487. return emulate_ud(ctxt);
  2488. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2489. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2490. return emulate_ud(ctxt);
  2491. if (check_dr7_gd(ctxt))
  2492. return emulate_db(ctxt);
  2493. return X86EMUL_CONTINUE;
  2494. }
  2495. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2496. {
  2497. struct decode_cache *c = &ctxt->decode;
  2498. u64 new_val = c->src.val64;
  2499. int dr = c->modrm_reg;
  2500. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2501. return emulate_gp(ctxt, 0);
  2502. return check_dr_read(ctxt);
  2503. }
  2504. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. u64 efer;
  2507. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2508. if (!(efer & EFER_SVME))
  2509. return emulate_ud(ctxt);
  2510. return X86EMUL_CONTINUE;
  2511. }
  2512. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2513. {
  2514. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2515. /* Valid physical address? */
  2516. if (rax & 0xffff000000000000ULL)
  2517. return emulate_gp(ctxt, 0);
  2518. return check_svme(ctxt);
  2519. }
  2520. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2521. {
  2522. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2523. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2524. return emulate_ud(ctxt);
  2525. return X86EMUL_CONTINUE;
  2526. }
  2527. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2528. {
  2529. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2530. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2531. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2532. (rcx > 3))
  2533. return emulate_gp(ctxt, 0);
  2534. return X86EMUL_CONTINUE;
  2535. }
  2536. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2537. {
  2538. struct decode_cache *c = &ctxt->decode;
  2539. c->dst.bytes = min(c->dst.bytes, 4u);
  2540. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2541. return emulate_gp(ctxt, 0);
  2542. return X86EMUL_CONTINUE;
  2543. }
  2544. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2545. {
  2546. struct decode_cache *c = &ctxt->decode;
  2547. c->src.bytes = min(c->src.bytes, 4u);
  2548. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2549. return emulate_gp(ctxt, 0);
  2550. return X86EMUL_CONTINUE;
  2551. }
  2552. #define D(_y) { .flags = (_y) }
  2553. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2554. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2555. .check_perm = (_p) }
  2556. #define N D(0)
  2557. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2558. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2559. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2560. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2561. #define II(_f, _e, _i) \
  2562. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2563. #define IIP(_f, _e, _i, _p) \
  2564. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2565. .check_perm = (_p) }
  2566. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2567. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2568. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2569. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2570. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2571. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2572. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2573. static struct opcode group7_rm1[] = {
  2574. DI(SrcNone | ModRM | Priv, monitor),
  2575. DI(SrcNone | ModRM | Priv, mwait),
  2576. N, N, N, N, N, N,
  2577. };
  2578. static struct opcode group7_rm3[] = {
  2579. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2580. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2581. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2582. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2583. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2584. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2585. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2586. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2587. };
  2588. static struct opcode group7_rm7[] = {
  2589. N,
  2590. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2591. N, N, N, N, N, N,
  2592. };
  2593. static struct opcode group1[] = {
  2594. I(Lock, em_add),
  2595. I(Lock, em_or),
  2596. I(Lock, em_adc),
  2597. I(Lock, em_sbb),
  2598. I(Lock, em_and),
  2599. I(Lock, em_sub),
  2600. I(Lock, em_xor),
  2601. I(0, em_cmp),
  2602. };
  2603. static struct opcode group1A[] = {
  2604. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2605. };
  2606. static struct opcode group3[] = {
  2607. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2608. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2609. X4(D(SrcMem | ModRM)),
  2610. };
  2611. static struct opcode group4[] = {
  2612. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2613. N, N, N, N, N, N,
  2614. };
  2615. static struct opcode group5[] = {
  2616. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2617. D(SrcMem | ModRM | Stack),
  2618. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2619. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2620. D(SrcMem | ModRM | Stack), N,
  2621. };
  2622. static struct opcode group6[] = {
  2623. DI(ModRM | Prot, sldt),
  2624. DI(ModRM | Prot, str),
  2625. DI(ModRM | Prot | Priv, lldt),
  2626. DI(ModRM | Prot | Priv, ltr),
  2627. N, N, N, N,
  2628. };
  2629. static struct group_dual group7 = { {
  2630. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2631. DI(ModRM | Mov | DstMem | Priv, sidt),
  2632. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2633. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2634. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2635. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2636. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2637. }, {
  2638. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2639. EXT(0, group7_rm1),
  2640. N, EXT(0, group7_rm3),
  2641. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2642. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2643. } };
  2644. static struct opcode group8[] = {
  2645. N, N, N, N,
  2646. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2647. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2648. };
  2649. static struct group_dual group9 = { {
  2650. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2651. }, {
  2652. N, N, N, N, N, N, N, N,
  2653. } };
  2654. static struct opcode group11[] = {
  2655. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2656. };
  2657. static struct gprefix pfx_0f_6f_0f_7f = {
  2658. N, N, N, I(Sse, em_movdqu),
  2659. };
  2660. static struct opcode opcode_table[256] = {
  2661. /* 0x00 - 0x07 */
  2662. I6ALU(Lock, em_add),
  2663. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2664. /* 0x08 - 0x0F */
  2665. I6ALU(Lock, em_or),
  2666. D(ImplicitOps | Stack | No64), N,
  2667. /* 0x10 - 0x17 */
  2668. I6ALU(Lock, em_adc),
  2669. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2670. /* 0x18 - 0x1F */
  2671. I6ALU(Lock, em_sbb),
  2672. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2673. /* 0x20 - 0x27 */
  2674. I6ALU(Lock, em_and), N, N,
  2675. /* 0x28 - 0x2F */
  2676. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2677. /* 0x30 - 0x37 */
  2678. I6ALU(Lock, em_xor), N, N,
  2679. /* 0x38 - 0x3F */
  2680. I6ALU(0, em_cmp), N, N,
  2681. /* 0x40 - 0x4F */
  2682. X16(D(DstReg)),
  2683. /* 0x50 - 0x57 */
  2684. X8(I(SrcReg | Stack, em_push)),
  2685. /* 0x58 - 0x5F */
  2686. X8(I(DstReg | Stack, em_pop)),
  2687. /* 0x60 - 0x67 */
  2688. I(ImplicitOps | Stack | No64, em_pusha),
  2689. I(ImplicitOps | Stack | No64, em_popa),
  2690. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2691. N, N, N, N,
  2692. /* 0x68 - 0x6F */
  2693. I(SrcImm | Mov | Stack, em_push),
  2694. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2695. I(SrcImmByte | Mov | Stack, em_push),
  2696. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2697. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2698. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2699. /* 0x70 - 0x7F */
  2700. X16(D(SrcImmByte)),
  2701. /* 0x80 - 0x87 */
  2702. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2703. G(DstMem | SrcImm | ModRM | Group, group1),
  2704. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2705. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2706. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2707. /* 0x88 - 0x8F */
  2708. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2709. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2710. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2711. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2712. /* 0x90 - 0x97 */
  2713. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2714. /* 0x98 - 0x9F */
  2715. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2716. I(SrcImmFAddr | No64, em_call_far), N,
  2717. II(ImplicitOps | Stack, em_pushf, pushf),
  2718. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2719. /* 0xA0 - 0xA7 */
  2720. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2721. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2722. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2723. I2bv(SrcSI | DstDI | String, em_cmp),
  2724. /* 0xA8 - 0xAF */
  2725. D2bv(DstAcc | SrcImm),
  2726. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2727. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2728. I2bv(SrcAcc | DstDI | String, em_cmp),
  2729. /* 0xB0 - 0xB7 */
  2730. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2731. /* 0xB8 - 0xBF */
  2732. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2733. /* 0xC0 - 0xC7 */
  2734. D2bv(DstMem | SrcImmByte | ModRM),
  2735. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2736. D(ImplicitOps | Stack),
  2737. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2738. G(ByteOp, group11), G(0, group11),
  2739. /* 0xC8 - 0xCF */
  2740. N, N, N, D(ImplicitOps | Stack),
  2741. D(ImplicitOps), DI(SrcImmByte, intn),
  2742. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2743. /* 0xD0 - 0xD7 */
  2744. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2745. N, N, N, N,
  2746. /* 0xD8 - 0xDF */
  2747. N, N, N, N, N, N, N, N,
  2748. /* 0xE0 - 0xE7 */
  2749. X4(D(SrcImmByte)),
  2750. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2751. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2752. /* 0xE8 - 0xEF */
  2753. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2754. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2755. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2756. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2757. /* 0xF0 - 0xF7 */
  2758. N, DI(ImplicitOps, icebp), N, N,
  2759. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2760. G(ByteOp, group3), G(0, group3),
  2761. /* 0xF8 - 0xFF */
  2762. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2763. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2764. };
  2765. static struct opcode twobyte_table[256] = {
  2766. /* 0x00 - 0x0F */
  2767. G(0, group6), GD(0, &group7), N, N,
  2768. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2769. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2770. N, D(ImplicitOps | ModRM), N, N,
  2771. /* 0x10 - 0x1F */
  2772. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2773. /* 0x20 - 0x2F */
  2774. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2775. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2776. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2777. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2778. N, N, N, N,
  2779. N, N, N, N, N, N, N, N,
  2780. /* 0x30 - 0x3F */
  2781. DI(ImplicitOps | Priv, wrmsr),
  2782. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2783. DI(ImplicitOps | Priv, rdmsr),
  2784. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2785. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2786. N, N,
  2787. N, N, N, N, N, N, N, N,
  2788. /* 0x40 - 0x4F */
  2789. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2790. /* 0x50 - 0x5F */
  2791. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2792. /* 0x60 - 0x6F */
  2793. N, N, N, N,
  2794. N, N, N, N,
  2795. N, N, N, N,
  2796. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2797. /* 0x70 - 0x7F */
  2798. N, N, N, N,
  2799. N, N, N, N,
  2800. N, N, N, N,
  2801. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2802. /* 0x80 - 0x8F */
  2803. X16(D(SrcImm)),
  2804. /* 0x90 - 0x9F */
  2805. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2806. /* 0xA0 - 0xA7 */
  2807. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2808. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2809. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2810. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2811. /* 0xA8 - 0xAF */
  2812. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2813. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2814. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2815. D(DstMem | SrcReg | Src2CL | ModRM),
  2816. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2817. /* 0xB0 - 0xB7 */
  2818. D2bv(DstMem | SrcReg | ModRM | Lock),
  2819. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2820. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2821. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2822. /* 0xB8 - 0xBF */
  2823. N, N,
  2824. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2825. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2826. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2827. /* 0xC0 - 0xCF */
  2828. D2bv(DstMem | SrcReg | ModRM | Lock),
  2829. N, D(DstMem | SrcReg | ModRM | Mov),
  2830. N, N, N, GD(0, &group9),
  2831. N, N, N, N, N, N, N, N,
  2832. /* 0xD0 - 0xDF */
  2833. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2834. /* 0xE0 - 0xEF */
  2835. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2836. /* 0xF0 - 0xFF */
  2837. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2838. };
  2839. #undef D
  2840. #undef N
  2841. #undef G
  2842. #undef GD
  2843. #undef I
  2844. #undef GP
  2845. #undef EXT
  2846. #undef D2bv
  2847. #undef D2bvIP
  2848. #undef I2bv
  2849. #undef I6ALU
  2850. static unsigned imm_size(struct decode_cache *c)
  2851. {
  2852. unsigned size;
  2853. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2854. if (size == 8)
  2855. size = 4;
  2856. return size;
  2857. }
  2858. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2859. unsigned size, bool sign_extension)
  2860. {
  2861. struct decode_cache *c = &ctxt->decode;
  2862. struct x86_emulate_ops *ops = ctxt->ops;
  2863. int rc = X86EMUL_CONTINUE;
  2864. op->type = OP_IMM;
  2865. op->bytes = size;
  2866. op->addr.mem.ea = c->eip;
  2867. /* NB. Immediates are sign-extended as necessary. */
  2868. switch (op->bytes) {
  2869. case 1:
  2870. op->val = insn_fetch(s8, 1, c->eip);
  2871. break;
  2872. case 2:
  2873. op->val = insn_fetch(s16, 2, c->eip);
  2874. break;
  2875. case 4:
  2876. op->val = insn_fetch(s32, 4, c->eip);
  2877. break;
  2878. }
  2879. if (!sign_extension) {
  2880. switch (op->bytes) {
  2881. case 1:
  2882. op->val &= 0xff;
  2883. break;
  2884. case 2:
  2885. op->val &= 0xffff;
  2886. break;
  2887. case 4:
  2888. op->val &= 0xffffffff;
  2889. break;
  2890. }
  2891. }
  2892. done:
  2893. return rc;
  2894. }
  2895. int
  2896. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2897. {
  2898. struct x86_emulate_ops *ops = ctxt->ops;
  2899. struct decode_cache *c = &ctxt->decode;
  2900. int rc = X86EMUL_CONTINUE;
  2901. int mode = ctxt->mode;
  2902. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2903. bool op_prefix = false;
  2904. struct opcode opcode, *g_mod012, *g_mod3;
  2905. struct operand memop = { .type = OP_NONE };
  2906. c->eip = ctxt->eip;
  2907. c->fetch.start = c->eip;
  2908. c->fetch.end = c->fetch.start + insn_len;
  2909. if (insn_len > 0)
  2910. memcpy(c->fetch.data, insn, insn_len);
  2911. switch (mode) {
  2912. case X86EMUL_MODE_REAL:
  2913. case X86EMUL_MODE_VM86:
  2914. case X86EMUL_MODE_PROT16:
  2915. def_op_bytes = def_ad_bytes = 2;
  2916. break;
  2917. case X86EMUL_MODE_PROT32:
  2918. def_op_bytes = def_ad_bytes = 4;
  2919. break;
  2920. #ifdef CONFIG_X86_64
  2921. case X86EMUL_MODE_PROT64:
  2922. def_op_bytes = 4;
  2923. def_ad_bytes = 8;
  2924. break;
  2925. #endif
  2926. default:
  2927. return -1;
  2928. }
  2929. c->op_bytes = def_op_bytes;
  2930. c->ad_bytes = def_ad_bytes;
  2931. /* Legacy prefixes. */
  2932. for (;;) {
  2933. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2934. case 0x66: /* operand-size override */
  2935. op_prefix = true;
  2936. /* switch between 2/4 bytes */
  2937. c->op_bytes = def_op_bytes ^ 6;
  2938. break;
  2939. case 0x67: /* address-size override */
  2940. if (mode == X86EMUL_MODE_PROT64)
  2941. /* switch between 4/8 bytes */
  2942. c->ad_bytes = def_ad_bytes ^ 12;
  2943. else
  2944. /* switch between 2/4 bytes */
  2945. c->ad_bytes = def_ad_bytes ^ 6;
  2946. break;
  2947. case 0x26: /* ES override */
  2948. case 0x2e: /* CS override */
  2949. case 0x36: /* SS override */
  2950. case 0x3e: /* DS override */
  2951. set_seg_override(c, (c->b >> 3) & 3);
  2952. break;
  2953. case 0x64: /* FS override */
  2954. case 0x65: /* GS override */
  2955. set_seg_override(c, c->b & 7);
  2956. break;
  2957. case 0x40 ... 0x4f: /* REX */
  2958. if (mode != X86EMUL_MODE_PROT64)
  2959. goto done_prefixes;
  2960. c->rex_prefix = c->b;
  2961. continue;
  2962. case 0xf0: /* LOCK */
  2963. c->lock_prefix = 1;
  2964. break;
  2965. case 0xf2: /* REPNE/REPNZ */
  2966. case 0xf3: /* REP/REPE/REPZ */
  2967. c->rep_prefix = c->b;
  2968. break;
  2969. default:
  2970. goto done_prefixes;
  2971. }
  2972. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2973. c->rex_prefix = 0;
  2974. }
  2975. done_prefixes:
  2976. /* REX prefix. */
  2977. if (c->rex_prefix & 8)
  2978. c->op_bytes = 8; /* REX.W */
  2979. /* Opcode byte(s). */
  2980. opcode = opcode_table[c->b];
  2981. /* Two-byte opcode? */
  2982. if (c->b == 0x0f) {
  2983. c->twobyte = 1;
  2984. c->b = insn_fetch(u8, 1, c->eip);
  2985. opcode = twobyte_table[c->b];
  2986. }
  2987. c->d = opcode.flags;
  2988. if (c->d & Group) {
  2989. dual = c->d & GroupDual;
  2990. c->modrm = insn_fetch(u8, 1, c->eip);
  2991. --c->eip;
  2992. if (c->d & GroupDual) {
  2993. g_mod012 = opcode.u.gdual->mod012;
  2994. g_mod3 = opcode.u.gdual->mod3;
  2995. } else
  2996. g_mod012 = g_mod3 = opcode.u.group;
  2997. c->d &= ~(Group | GroupDual);
  2998. goffset = (c->modrm >> 3) & 7;
  2999. if ((c->modrm >> 6) == 3)
  3000. opcode = g_mod3[goffset];
  3001. else
  3002. opcode = g_mod012[goffset];
  3003. if (opcode.flags & RMExt) {
  3004. goffset = c->modrm & 7;
  3005. opcode = opcode.u.group[goffset];
  3006. }
  3007. c->d |= opcode.flags;
  3008. }
  3009. if (c->d & Prefix) {
  3010. if (c->rep_prefix && op_prefix)
  3011. return X86EMUL_UNHANDLEABLE;
  3012. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  3013. switch (simd_prefix) {
  3014. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3015. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3016. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3017. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3018. }
  3019. c->d |= opcode.flags;
  3020. }
  3021. c->execute = opcode.u.execute;
  3022. c->check_perm = opcode.check_perm;
  3023. c->intercept = opcode.intercept;
  3024. /* Unrecognised? */
  3025. if (c->d == 0 || (c->d & Undefined))
  3026. return -1;
  3027. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3028. return -1;
  3029. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  3030. c->op_bytes = 8;
  3031. if (c->d & Op3264) {
  3032. if (mode == X86EMUL_MODE_PROT64)
  3033. c->op_bytes = 8;
  3034. else
  3035. c->op_bytes = 4;
  3036. }
  3037. if (c->d & Sse)
  3038. c->op_bytes = 16;
  3039. /* ModRM and SIB bytes. */
  3040. if (c->d & ModRM) {
  3041. rc = decode_modrm(ctxt, ops, &memop);
  3042. if (!c->has_seg_override)
  3043. set_seg_override(c, c->modrm_seg);
  3044. } else if (c->d & MemAbs)
  3045. rc = decode_abs(ctxt, ops, &memop);
  3046. if (rc != X86EMUL_CONTINUE)
  3047. goto done;
  3048. if (!c->has_seg_override)
  3049. set_seg_override(c, VCPU_SREG_DS);
  3050. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  3051. if (memop.type == OP_MEM && c->ad_bytes != 8)
  3052. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3053. if (memop.type == OP_MEM && c->rip_relative)
  3054. memop.addr.mem.ea += c->eip;
  3055. /*
  3056. * Decode and fetch the source operand: register, memory
  3057. * or immediate.
  3058. */
  3059. switch (c->d & SrcMask) {
  3060. case SrcNone:
  3061. break;
  3062. case SrcReg:
  3063. decode_register_operand(ctxt, &c->src, c, 0);
  3064. break;
  3065. case SrcMem16:
  3066. memop.bytes = 2;
  3067. goto srcmem_common;
  3068. case SrcMem32:
  3069. memop.bytes = 4;
  3070. goto srcmem_common;
  3071. case SrcMem:
  3072. memop.bytes = (c->d & ByteOp) ? 1 :
  3073. c->op_bytes;
  3074. srcmem_common:
  3075. c->src = memop;
  3076. break;
  3077. case SrcImmU16:
  3078. rc = decode_imm(ctxt, &c->src, 2, false);
  3079. break;
  3080. case SrcImm:
  3081. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  3082. break;
  3083. case SrcImmU:
  3084. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  3085. break;
  3086. case SrcImmByte:
  3087. rc = decode_imm(ctxt, &c->src, 1, true);
  3088. break;
  3089. case SrcImmUByte:
  3090. rc = decode_imm(ctxt, &c->src, 1, false);
  3091. break;
  3092. case SrcAcc:
  3093. c->src.type = OP_REG;
  3094. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3095. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  3096. fetch_register_operand(&c->src);
  3097. break;
  3098. case SrcOne:
  3099. c->src.bytes = 1;
  3100. c->src.val = 1;
  3101. break;
  3102. case SrcSI:
  3103. c->src.type = OP_MEM;
  3104. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3105. c->src.addr.mem.ea =
  3106. register_address(c, c->regs[VCPU_REGS_RSI]);
  3107. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  3108. c->src.val = 0;
  3109. break;
  3110. case SrcImmFAddr:
  3111. c->src.type = OP_IMM;
  3112. c->src.addr.mem.ea = c->eip;
  3113. c->src.bytes = c->op_bytes + 2;
  3114. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  3115. break;
  3116. case SrcMemFAddr:
  3117. memop.bytes = c->op_bytes + 2;
  3118. goto srcmem_common;
  3119. break;
  3120. }
  3121. if (rc != X86EMUL_CONTINUE)
  3122. goto done;
  3123. /*
  3124. * Decode and fetch the second source operand: register, memory
  3125. * or immediate.
  3126. */
  3127. switch (c->d & Src2Mask) {
  3128. case Src2None:
  3129. break;
  3130. case Src2CL:
  3131. c->src2.bytes = 1;
  3132. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  3133. break;
  3134. case Src2ImmByte:
  3135. rc = decode_imm(ctxt, &c->src2, 1, true);
  3136. break;
  3137. case Src2One:
  3138. c->src2.bytes = 1;
  3139. c->src2.val = 1;
  3140. break;
  3141. case Src2Imm:
  3142. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  3143. break;
  3144. }
  3145. if (rc != X86EMUL_CONTINUE)
  3146. goto done;
  3147. /* Decode and fetch the destination operand: register or memory. */
  3148. switch (c->d & DstMask) {
  3149. case DstReg:
  3150. decode_register_operand(ctxt, &c->dst, c,
  3151. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  3152. break;
  3153. case DstImmUByte:
  3154. c->dst.type = OP_IMM;
  3155. c->dst.addr.mem.ea = c->eip;
  3156. c->dst.bytes = 1;
  3157. c->dst.val = insn_fetch(u8, 1, c->eip);
  3158. break;
  3159. case DstMem:
  3160. case DstMem64:
  3161. c->dst = memop;
  3162. if ((c->d & DstMask) == DstMem64)
  3163. c->dst.bytes = 8;
  3164. else
  3165. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3166. if (c->d & BitOp)
  3167. fetch_bit_operand(c);
  3168. c->dst.orig_val = c->dst.val;
  3169. break;
  3170. case DstAcc:
  3171. c->dst.type = OP_REG;
  3172. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3173. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3174. fetch_register_operand(&c->dst);
  3175. c->dst.orig_val = c->dst.val;
  3176. break;
  3177. case DstDI:
  3178. c->dst.type = OP_MEM;
  3179. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3180. c->dst.addr.mem.ea =
  3181. register_address(c, c->regs[VCPU_REGS_RDI]);
  3182. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3183. c->dst.val = 0;
  3184. break;
  3185. case ImplicitOps:
  3186. /* Special instructions do their own operand decoding. */
  3187. default:
  3188. c->dst.type = OP_NONE; /* Disable writeback. */
  3189. return 0;
  3190. }
  3191. done:
  3192. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3193. }
  3194. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3195. {
  3196. struct decode_cache *c = &ctxt->decode;
  3197. /* The second termination condition only applies for REPE
  3198. * and REPNE. Test if the repeat string operation prefix is
  3199. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3200. * corresponding termination condition according to:
  3201. * - if REPE/REPZ and ZF = 0 then done
  3202. * - if REPNE/REPNZ and ZF = 1 then done
  3203. */
  3204. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3205. (c->b == 0xae) || (c->b == 0xaf))
  3206. && (((c->rep_prefix == REPE_PREFIX) &&
  3207. ((ctxt->eflags & EFLG_ZF) == 0))
  3208. || ((c->rep_prefix == REPNE_PREFIX) &&
  3209. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3210. return true;
  3211. return false;
  3212. }
  3213. int
  3214. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3215. {
  3216. struct x86_emulate_ops *ops = ctxt->ops;
  3217. u64 msr_data;
  3218. struct decode_cache *c = &ctxt->decode;
  3219. int rc = X86EMUL_CONTINUE;
  3220. int saved_dst_type = c->dst.type;
  3221. int irq; /* Used for int 3, int, and into */
  3222. ctxt->decode.mem_read.pos = 0;
  3223. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3224. rc = emulate_ud(ctxt);
  3225. goto done;
  3226. }
  3227. /* LOCK prefix is allowed only with some instructions */
  3228. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3229. rc = emulate_ud(ctxt);
  3230. goto done;
  3231. }
  3232. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3233. rc = emulate_ud(ctxt);
  3234. goto done;
  3235. }
  3236. if ((c->d & Sse)
  3237. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3238. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3239. rc = emulate_ud(ctxt);
  3240. goto done;
  3241. }
  3242. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3243. rc = emulate_nm(ctxt);
  3244. goto done;
  3245. }
  3246. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3247. rc = emulator_check_intercept(ctxt, c->intercept,
  3248. X86_ICPT_PRE_EXCEPT);
  3249. if (rc != X86EMUL_CONTINUE)
  3250. goto done;
  3251. }
  3252. /* Privileged instruction can be executed only in CPL=0 */
  3253. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3254. rc = emulate_gp(ctxt, 0);
  3255. goto done;
  3256. }
  3257. /* Instruction can only be executed in protected mode */
  3258. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3259. rc = emulate_ud(ctxt);
  3260. goto done;
  3261. }
  3262. /* Do instruction specific permission checks */
  3263. if (c->check_perm) {
  3264. rc = c->check_perm(ctxt);
  3265. if (rc != X86EMUL_CONTINUE)
  3266. goto done;
  3267. }
  3268. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3269. rc = emulator_check_intercept(ctxt, c->intercept,
  3270. X86_ICPT_POST_EXCEPT);
  3271. if (rc != X86EMUL_CONTINUE)
  3272. goto done;
  3273. }
  3274. if (c->rep_prefix && (c->d & String)) {
  3275. /* All REP prefixes have the same first termination condition */
  3276. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3277. ctxt->eip = c->eip;
  3278. goto done;
  3279. }
  3280. }
  3281. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3282. rc = segmented_read(ctxt, c->src.addr.mem,
  3283. c->src.valptr, c->src.bytes);
  3284. if (rc != X86EMUL_CONTINUE)
  3285. goto done;
  3286. c->src.orig_val64 = c->src.val64;
  3287. }
  3288. if (c->src2.type == OP_MEM) {
  3289. rc = segmented_read(ctxt, c->src2.addr.mem,
  3290. &c->src2.val, c->src2.bytes);
  3291. if (rc != X86EMUL_CONTINUE)
  3292. goto done;
  3293. }
  3294. if ((c->d & DstMask) == ImplicitOps)
  3295. goto special_insn;
  3296. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3297. /* optimisation - avoid slow emulated read if Mov */
  3298. rc = segmented_read(ctxt, c->dst.addr.mem,
  3299. &c->dst.val, c->dst.bytes);
  3300. if (rc != X86EMUL_CONTINUE)
  3301. goto done;
  3302. }
  3303. c->dst.orig_val = c->dst.val;
  3304. special_insn:
  3305. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3306. rc = emulator_check_intercept(ctxt, c->intercept,
  3307. X86_ICPT_POST_MEMACCESS);
  3308. if (rc != X86EMUL_CONTINUE)
  3309. goto done;
  3310. }
  3311. if (c->execute) {
  3312. rc = c->execute(ctxt);
  3313. if (rc != X86EMUL_CONTINUE)
  3314. goto done;
  3315. goto writeback;
  3316. }
  3317. if (c->twobyte)
  3318. goto twobyte_insn;
  3319. switch (c->b) {
  3320. case 0x06: /* push es */
  3321. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3322. break;
  3323. case 0x07: /* pop es */
  3324. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3325. break;
  3326. case 0x0e: /* push cs */
  3327. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3328. break;
  3329. case 0x16: /* push ss */
  3330. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3331. break;
  3332. case 0x17: /* pop ss */
  3333. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3334. break;
  3335. case 0x1e: /* push ds */
  3336. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3337. break;
  3338. case 0x1f: /* pop ds */
  3339. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3340. break;
  3341. case 0x40 ... 0x47: /* inc r16/r32 */
  3342. emulate_1op("inc", c->dst, ctxt->eflags);
  3343. break;
  3344. case 0x48 ... 0x4f: /* dec r16/r32 */
  3345. emulate_1op("dec", c->dst, ctxt->eflags);
  3346. break;
  3347. case 0x63: /* movsxd */
  3348. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3349. goto cannot_emulate;
  3350. c->dst.val = (s32) c->src.val;
  3351. break;
  3352. case 0x6c: /* insb */
  3353. case 0x6d: /* insw/insd */
  3354. c->src.val = c->regs[VCPU_REGS_RDX];
  3355. goto do_io_in;
  3356. case 0x6e: /* outsb */
  3357. case 0x6f: /* outsw/outsd */
  3358. c->dst.val = c->regs[VCPU_REGS_RDX];
  3359. goto do_io_out;
  3360. break;
  3361. case 0x70 ... 0x7f: /* jcc (short) */
  3362. if (test_cc(c->b, ctxt->eflags))
  3363. jmp_rel(c, c->src.val);
  3364. break;
  3365. case 0x84 ... 0x85:
  3366. test:
  3367. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3368. break;
  3369. case 0x86 ... 0x87: /* xchg */
  3370. xchg:
  3371. /* Write back the register source. */
  3372. c->src.val = c->dst.val;
  3373. write_register_operand(&c->src);
  3374. /*
  3375. * Write back the memory destination with implicit LOCK
  3376. * prefix.
  3377. */
  3378. c->dst.val = c->src.orig_val;
  3379. c->lock_prefix = 1;
  3380. break;
  3381. case 0x8c: /* mov r/m, sreg */
  3382. if (c->modrm_reg > VCPU_SREG_GS) {
  3383. rc = emulate_ud(ctxt);
  3384. goto done;
  3385. }
  3386. c->dst.val = ops->get_segment_selector(ctxt, c->modrm_reg);
  3387. break;
  3388. case 0x8d: /* lea r16/r32, m */
  3389. c->dst.val = c->src.addr.mem.ea;
  3390. break;
  3391. case 0x8e: { /* mov seg, r/m16 */
  3392. uint16_t sel;
  3393. sel = c->src.val;
  3394. if (c->modrm_reg == VCPU_SREG_CS ||
  3395. c->modrm_reg > VCPU_SREG_GS) {
  3396. rc = emulate_ud(ctxt);
  3397. goto done;
  3398. }
  3399. if (c->modrm_reg == VCPU_SREG_SS)
  3400. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3401. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3402. c->dst.type = OP_NONE; /* Disable writeback. */
  3403. break;
  3404. }
  3405. case 0x8f: /* pop (sole member of Grp1a) */
  3406. rc = emulate_grp1a(ctxt, ops);
  3407. break;
  3408. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3409. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3410. break;
  3411. goto xchg;
  3412. case 0x98: /* cbw/cwde/cdqe */
  3413. switch (c->op_bytes) {
  3414. case 2: c->dst.val = (s8)c->dst.val; break;
  3415. case 4: c->dst.val = (s16)c->dst.val; break;
  3416. case 8: c->dst.val = (s32)c->dst.val; break;
  3417. }
  3418. break;
  3419. case 0xa8 ... 0xa9: /* test ax, imm */
  3420. goto test;
  3421. case 0xc0 ... 0xc1:
  3422. emulate_grp2(ctxt);
  3423. break;
  3424. case 0xc3: /* ret */
  3425. c->dst.type = OP_REG;
  3426. c->dst.addr.reg = &c->eip;
  3427. c->dst.bytes = c->op_bytes;
  3428. rc = em_pop(ctxt);
  3429. break;
  3430. case 0xc4: /* les */
  3431. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3432. break;
  3433. case 0xc5: /* lds */
  3434. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3435. break;
  3436. case 0xcb: /* ret far */
  3437. rc = emulate_ret_far(ctxt, ops);
  3438. break;
  3439. case 0xcc: /* int3 */
  3440. irq = 3;
  3441. goto do_interrupt;
  3442. case 0xcd: /* int n */
  3443. irq = c->src.val;
  3444. do_interrupt:
  3445. rc = emulate_int(ctxt, ops, irq);
  3446. break;
  3447. case 0xce: /* into */
  3448. if (ctxt->eflags & EFLG_OF) {
  3449. irq = 4;
  3450. goto do_interrupt;
  3451. }
  3452. break;
  3453. case 0xcf: /* iret */
  3454. rc = emulate_iret(ctxt, ops);
  3455. break;
  3456. case 0xd0 ... 0xd1: /* Grp2 */
  3457. emulate_grp2(ctxt);
  3458. break;
  3459. case 0xd2 ... 0xd3: /* Grp2 */
  3460. c->src.val = c->regs[VCPU_REGS_RCX];
  3461. emulate_grp2(ctxt);
  3462. break;
  3463. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3464. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3465. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3466. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3467. jmp_rel(c, c->src.val);
  3468. break;
  3469. case 0xe3: /* jcxz/jecxz/jrcxz */
  3470. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3471. jmp_rel(c, c->src.val);
  3472. break;
  3473. case 0xe4: /* inb */
  3474. case 0xe5: /* in */
  3475. goto do_io_in;
  3476. case 0xe6: /* outb */
  3477. case 0xe7: /* out */
  3478. goto do_io_out;
  3479. case 0xe8: /* call (near) */ {
  3480. long int rel = c->src.val;
  3481. c->src.val = (unsigned long) c->eip;
  3482. jmp_rel(c, rel);
  3483. rc = em_push(ctxt);
  3484. break;
  3485. }
  3486. case 0xe9: /* jmp rel */
  3487. goto jmp;
  3488. case 0xea: { /* jmp far */
  3489. unsigned short sel;
  3490. jump_far:
  3491. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3492. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3493. goto done;
  3494. c->eip = 0;
  3495. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3496. break;
  3497. }
  3498. case 0xeb:
  3499. jmp: /* jmp rel short */
  3500. jmp_rel(c, c->src.val);
  3501. c->dst.type = OP_NONE; /* Disable writeback. */
  3502. break;
  3503. case 0xec: /* in al,dx */
  3504. case 0xed: /* in (e/r)ax,dx */
  3505. c->src.val = c->regs[VCPU_REGS_RDX];
  3506. do_io_in:
  3507. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3508. &c->dst.val))
  3509. goto done; /* IO is needed */
  3510. break;
  3511. case 0xee: /* out dx,al */
  3512. case 0xef: /* out dx,(e/r)ax */
  3513. c->dst.val = c->regs[VCPU_REGS_RDX];
  3514. do_io_out:
  3515. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3516. &c->src.val, 1);
  3517. c->dst.type = OP_NONE; /* Disable writeback. */
  3518. break;
  3519. case 0xf4: /* hlt */
  3520. ctxt->ops->halt(ctxt);
  3521. break;
  3522. case 0xf5: /* cmc */
  3523. /* complement carry flag from eflags reg */
  3524. ctxt->eflags ^= EFLG_CF;
  3525. break;
  3526. case 0xf6 ... 0xf7: /* Grp3 */
  3527. rc = emulate_grp3(ctxt, ops);
  3528. break;
  3529. case 0xf8: /* clc */
  3530. ctxt->eflags &= ~EFLG_CF;
  3531. break;
  3532. case 0xf9: /* stc */
  3533. ctxt->eflags |= EFLG_CF;
  3534. break;
  3535. case 0xfa: /* cli */
  3536. if (emulator_bad_iopl(ctxt, ops)) {
  3537. rc = emulate_gp(ctxt, 0);
  3538. goto done;
  3539. } else
  3540. ctxt->eflags &= ~X86_EFLAGS_IF;
  3541. break;
  3542. case 0xfb: /* sti */
  3543. if (emulator_bad_iopl(ctxt, ops)) {
  3544. rc = emulate_gp(ctxt, 0);
  3545. goto done;
  3546. } else {
  3547. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3548. ctxt->eflags |= X86_EFLAGS_IF;
  3549. }
  3550. break;
  3551. case 0xfc: /* cld */
  3552. ctxt->eflags &= ~EFLG_DF;
  3553. break;
  3554. case 0xfd: /* std */
  3555. ctxt->eflags |= EFLG_DF;
  3556. break;
  3557. case 0xfe: /* Grp4 */
  3558. grp45:
  3559. rc = emulate_grp45(ctxt);
  3560. break;
  3561. case 0xff: /* Grp5 */
  3562. if (c->modrm_reg == 5)
  3563. goto jump_far;
  3564. goto grp45;
  3565. default:
  3566. goto cannot_emulate;
  3567. }
  3568. if (rc != X86EMUL_CONTINUE)
  3569. goto done;
  3570. writeback:
  3571. rc = writeback(ctxt, ops);
  3572. if (rc != X86EMUL_CONTINUE)
  3573. goto done;
  3574. /*
  3575. * restore dst type in case the decoding will be reused
  3576. * (happens for string instruction )
  3577. */
  3578. c->dst.type = saved_dst_type;
  3579. if ((c->d & SrcMask) == SrcSI)
  3580. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3581. VCPU_REGS_RSI, &c->src);
  3582. if ((c->d & DstMask) == DstDI)
  3583. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3584. &c->dst);
  3585. if (c->rep_prefix && (c->d & String)) {
  3586. struct read_cache *r = &ctxt->decode.io_read;
  3587. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3588. if (!string_insn_completed(ctxt)) {
  3589. /*
  3590. * Re-enter guest when pio read ahead buffer is empty
  3591. * or, if it is not used, after each 1024 iteration.
  3592. */
  3593. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3594. (r->end == 0 || r->end != r->pos)) {
  3595. /*
  3596. * Reset read cache. Usually happens before
  3597. * decode, but since instruction is restarted
  3598. * we have to do it here.
  3599. */
  3600. ctxt->decode.mem_read.end = 0;
  3601. return EMULATION_RESTART;
  3602. }
  3603. goto done; /* skip rip writeback */
  3604. }
  3605. }
  3606. ctxt->eip = c->eip;
  3607. done:
  3608. if (rc == X86EMUL_PROPAGATE_FAULT)
  3609. ctxt->have_exception = true;
  3610. if (rc == X86EMUL_INTERCEPTED)
  3611. return EMULATION_INTERCEPTED;
  3612. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3613. twobyte_insn:
  3614. switch (c->b) {
  3615. case 0x05: /* syscall */
  3616. rc = emulate_syscall(ctxt, ops);
  3617. break;
  3618. case 0x06:
  3619. rc = em_clts(ctxt);
  3620. break;
  3621. case 0x09: /* wbinvd */
  3622. (ctxt->ops->wbinvd)(ctxt);
  3623. break;
  3624. case 0x08: /* invd */
  3625. case 0x0d: /* GrpP (prefetch) */
  3626. case 0x18: /* Grp16 (prefetch/nop) */
  3627. break;
  3628. case 0x20: /* mov cr, reg */
  3629. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3630. break;
  3631. case 0x21: /* mov from dr to reg */
  3632. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3633. break;
  3634. case 0x22: /* mov reg, cr */
  3635. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3636. emulate_gp(ctxt, 0);
  3637. rc = X86EMUL_PROPAGATE_FAULT;
  3638. goto done;
  3639. }
  3640. c->dst.type = OP_NONE;
  3641. break;
  3642. case 0x23: /* mov from reg to dr */
  3643. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3644. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3645. ~0ULL : ~0U)) < 0) {
  3646. /* #UD condition is already handled by the code above */
  3647. emulate_gp(ctxt, 0);
  3648. rc = X86EMUL_PROPAGATE_FAULT;
  3649. goto done;
  3650. }
  3651. c->dst.type = OP_NONE; /* no writeback */
  3652. break;
  3653. case 0x30:
  3654. /* wrmsr */
  3655. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3656. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3657. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3658. emulate_gp(ctxt, 0);
  3659. rc = X86EMUL_PROPAGATE_FAULT;
  3660. goto done;
  3661. }
  3662. rc = X86EMUL_CONTINUE;
  3663. break;
  3664. case 0x32:
  3665. /* rdmsr */
  3666. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3667. emulate_gp(ctxt, 0);
  3668. rc = X86EMUL_PROPAGATE_FAULT;
  3669. goto done;
  3670. } else {
  3671. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3672. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3673. }
  3674. rc = X86EMUL_CONTINUE;
  3675. break;
  3676. case 0x34: /* sysenter */
  3677. rc = emulate_sysenter(ctxt, ops);
  3678. break;
  3679. case 0x35: /* sysexit */
  3680. rc = emulate_sysexit(ctxt, ops);
  3681. break;
  3682. case 0x40 ... 0x4f: /* cmov */
  3683. c->dst.val = c->dst.orig_val = c->src.val;
  3684. if (!test_cc(c->b, ctxt->eflags))
  3685. c->dst.type = OP_NONE; /* no writeback */
  3686. break;
  3687. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3688. if (test_cc(c->b, ctxt->eflags))
  3689. jmp_rel(c, c->src.val);
  3690. break;
  3691. case 0x90 ... 0x9f: /* setcc r/m8 */
  3692. c->dst.val = test_cc(c->b, ctxt->eflags);
  3693. break;
  3694. case 0xa0: /* push fs */
  3695. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3696. break;
  3697. case 0xa1: /* pop fs */
  3698. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3699. break;
  3700. case 0xa3:
  3701. bt: /* bt */
  3702. c->dst.type = OP_NONE;
  3703. /* only subword offset */
  3704. c->src.val &= (c->dst.bytes << 3) - 1;
  3705. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3706. break;
  3707. case 0xa4: /* shld imm8, r, r/m */
  3708. case 0xa5: /* shld cl, r, r/m */
  3709. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3710. break;
  3711. case 0xa8: /* push gs */
  3712. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3713. break;
  3714. case 0xa9: /* pop gs */
  3715. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3716. break;
  3717. case 0xab:
  3718. bts: /* bts */
  3719. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3720. break;
  3721. case 0xac: /* shrd imm8, r, r/m */
  3722. case 0xad: /* shrd cl, r, r/m */
  3723. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3724. break;
  3725. case 0xae: /* clflush */
  3726. break;
  3727. case 0xb0 ... 0xb1: /* cmpxchg */
  3728. /*
  3729. * Save real source value, then compare EAX against
  3730. * destination.
  3731. */
  3732. c->src.orig_val = c->src.val;
  3733. c->src.val = c->regs[VCPU_REGS_RAX];
  3734. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3735. if (ctxt->eflags & EFLG_ZF) {
  3736. /* Success: write back to memory. */
  3737. c->dst.val = c->src.orig_val;
  3738. } else {
  3739. /* Failure: write the value we saw to EAX. */
  3740. c->dst.type = OP_REG;
  3741. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3742. }
  3743. break;
  3744. case 0xb2: /* lss */
  3745. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3746. break;
  3747. case 0xb3:
  3748. btr: /* btr */
  3749. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3750. break;
  3751. case 0xb4: /* lfs */
  3752. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3753. break;
  3754. case 0xb5: /* lgs */
  3755. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3756. break;
  3757. case 0xb6 ... 0xb7: /* movzx */
  3758. c->dst.bytes = c->op_bytes;
  3759. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3760. : (u16) c->src.val;
  3761. break;
  3762. case 0xba: /* Grp8 */
  3763. switch (c->modrm_reg & 3) {
  3764. case 0:
  3765. goto bt;
  3766. case 1:
  3767. goto bts;
  3768. case 2:
  3769. goto btr;
  3770. case 3:
  3771. goto btc;
  3772. }
  3773. break;
  3774. case 0xbb:
  3775. btc: /* btc */
  3776. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3777. break;
  3778. case 0xbc: { /* bsf */
  3779. u8 zf;
  3780. __asm__ ("bsf %2, %0; setz %1"
  3781. : "=r"(c->dst.val), "=q"(zf)
  3782. : "r"(c->src.val));
  3783. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3784. if (zf) {
  3785. ctxt->eflags |= X86_EFLAGS_ZF;
  3786. c->dst.type = OP_NONE; /* Disable writeback. */
  3787. }
  3788. break;
  3789. }
  3790. case 0xbd: { /* bsr */
  3791. u8 zf;
  3792. __asm__ ("bsr %2, %0; setz %1"
  3793. : "=r"(c->dst.val), "=q"(zf)
  3794. : "r"(c->src.val));
  3795. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3796. if (zf) {
  3797. ctxt->eflags |= X86_EFLAGS_ZF;
  3798. c->dst.type = OP_NONE; /* Disable writeback. */
  3799. }
  3800. break;
  3801. }
  3802. case 0xbe ... 0xbf: /* movsx */
  3803. c->dst.bytes = c->op_bytes;
  3804. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3805. (s16) c->src.val;
  3806. break;
  3807. case 0xc0 ... 0xc1: /* xadd */
  3808. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3809. /* Write back the register source. */
  3810. c->src.val = c->dst.orig_val;
  3811. write_register_operand(&c->src);
  3812. break;
  3813. case 0xc3: /* movnti */
  3814. c->dst.bytes = c->op_bytes;
  3815. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3816. (u64) c->src.val;
  3817. break;
  3818. case 0xc7: /* Grp9 (cmpxchg8b) */
  3819. rc = emulate_grp9(ctxt, ops);
  3820. break;
  3821. default:
  3822. goto cannot_emulate;
  3823. }
  3824. if (rc != X86EMUL_CONTINUE)
  3825. goto done;
  3826. goto writeback;
  3827. cannot_emulate:
  3828. return EMULATION_FAILED;
  3829. }