hda_intel.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. module_param(index, int, 0444);
  56. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  57. module_param(id, charp, 0444);
  58. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  59. module_param(model, charp, 0444);
  60. MODULE_PARM_DESC(model, "Use the given board model.");
  61. module_param(position_fix, int, 0444);
  62. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  63. module_param(probe_mask, int, 0444);
  64. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  65. module_param(single_cmd, bool, 0444);
  66. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  67. /* just for backward compatibility */
  68. static int enable;
  69. module_param(enable, bool, 0444);
  70. MODULE_LICENSE("GPL");
  71. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  72. "{Intel, ICH6M},"
  73. "{Intel, ICH7},"
  74. "{Intel, ESB2},"
  75. "{Intel, ICH8},"
  76. "{ATI, SB450},"
  77. "{VIA, VT8251},"
  78. "{VIA, VT8237A},"
  79. "{SiS, SIS966},"
  80. "{ULI, M5461}}");
  81. MODULE_DESCRIPTION("Intel HDA driver");
  82. #define SFX "hda-intel: "
  83. /*
  84. * registers
  85. */
  86. #define ICH6_REG_GCAP 0x00
  87. #define ICH6_REG_VMIN 0x02
  88. #define ICH6_REG_VMAJ 0x03
  89. #define ICH6_REG_OUTPAY 0x04
  90. #define ICH6_REG_INPAY 0x06
  91. #define ICH6_REG_GCTL 0x08
  92. #define ICH6_REG_WAKEEN 0x0c
  93. #define ICH6_REG_STATESTS 0x0e
  94. #define ICH6_REG_GSTS 0x10
  95. #define ICH6_REG_INTCTL 0x20
  96. #define ICH6_REG_INTSTS 0x24
  97. #define ICH6_REG_WALCLK 0x30
  98. #define ICH6_REG_SYNC 0x34
  99. #define ICH6_REG_CORBLBASE 0x40
  100. #define ICH6_REG_CORBUBASE 0x44
  101. #define ICH6_REG_CORBWP 0x48
  102. #define ICH6_REG_CORBRP 0x4A
  103. #define ICH6_REG_CORBCTL 0x4c
  104. #define ICH6_REG_CORBSTS 0x4d
  105. #define ICH6_REG_CORBSIZE 0x4e
  106. #define ICH6_REG_RIRBLBASE 0x50
  107. #define ICH6_REG_RIRBUBASE 0x54
  108. #define ICH6_REG_RIRBWP 0x58
  109. #define ICH6_REG_RINTCNT 0x5a
  110. #define ICH6_REG_RIRBCTL 0x5c
  111. #define ICH6_REG_RIRBSTS 0x5d
  112. #define ICH6_REG_RIRBSIZE 0x5e
  113. #define ICH6_REG_IC 0x60
  114. #define ICH6_REG_IR 0x64
  115. #define ICH6_REG_IRS 0x68
  116. #define ICH6_IRS_VALID (1<<1)
  117. #define ICH6_IRS_BUSY (1<<0)
  118. #define ICH6_REG_DPLBASE 0x70
  119. #define ICH6_REG_DPUBASE 0x74
  120. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  121. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  122. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  123. /* stream register offsets from stream base */
  124. #define ICH6_REG_SD_CTL 0x00
  125. #define ICH6_REG_SD_STS 0x03
  126. #define ICH6_REG_SD_LPIB 0x04
  127. #define ICH6_REG_SD_CBL 0x08
  128. #define ICH6_REG_SD_LVI 0x0c
  129. #define ICH6_REG_SD_FIFOW 0x0e
  130. #define ICH6_REG_SD_FIFOSIZE 0x10
  131. #define ICH6_REG_SD_FORMAT 0x12
  132. #define ICH6_REG_SD_BDLPL 0x18
  133. #define ICH6_REG_SD_BDLPU 0x1c
  134. /* PCI space */
  135. #define ICH6_PCIREG_TCSEL 0x44
  136. /*
  137. * other constants
  138. */
  139. /* max number of SDs */
  140. /* ICH, ATI and VIA have 4 playback and 4 capture */
  141. #define ICH6_CAPTURE_INDEX 0
  142. #define ICH6_NUM_CAPTURE 4
  143. #define ICH6_PLAYBACK_INDEX 4
  144. #define ICH6_NUM_PLAYBACK 4
  145. /* ULI has 6 playback and 5 capture */
  146. #define ULI_CAPTURE_INDEX 0
  147. #define ULI_NUM_CAPTURE 5
  148. #define ULI_PLAYBACK_INDEX 5
  149. #define ULI_NUM_PLAYBACK 6
  150. /* this number is statically defined for simplicity */
  151. #define MAX_AZX_DEV 16
  152. /* max number of fragments - we may use more if allocating more pages for BDL */
  153. #define BDL_SIZE PAGE_ALIGN(8192)
  154. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  155. /* max buffer size - no h/w limit, you can increase as you like */
  156. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  157. /* max number of PCM devics per card */
  158. #define AZX_MAX_AUDIO_PCMS 6
  159. #define AZX_MAX_MODEM_PCMS 2
  160. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  161. /* RIRB int mask: overrun[2], response[0] */
  162. #define RIRB_INT_RESPONSE 0x01
  163. #define RIRB_INT_OVERRUN 0x04
  164. #define RIRB_INT_MASK 0x05
  165. /* STATESTS int mask: SD2,SD1,SD0 */
  166. #define STATESTS_INT_MASK 0x07
  167. #define AZX_MAX_CODECS 4
  168. /* SD_CTL bits */
  169. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  170. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  171. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  172. #define SD_CTL_STREAM_TAG_SHIFT 20
  173. /* SD_CTL and SD_STS */
  174. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  175. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  176. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  177. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  178. /* SD_STS */
  179. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  180. /* INTCTL and INTSTS */
  181. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  182. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  183. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  184. /* GCTL unsolicited response enable bit */
  185. #define ICH6_GCTL_UREN (1<<8)
  186. /* GCTL reset bit */
  187. #define ICH6_GCTL_RESET (1<<0)
  188. /* CORB/RIRB control, read/write pointer */
  189. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  190. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  191. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  192. /* below are so far hardcoded - should read registers in future */
  193. #define ICH6_MAX_CORB_ENTRIES 256
  194. #define ICH6_MAX_RIRB_ENTRIES 256
  195. /* position fix mode */
  196. enum {
  197. POS_FIX_AUTO,
  198. POS_FIX_NONE,
  199. POS_FIX_POSBUF,
  200. POS_FIX_FIFO,
  201. };
  202. /* Defines for ATI HD Audio support in SB450 south bridge */
  203. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  204. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  205. /* Defines for Nvidia HDA support */
  206. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  207. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  208. /*
  209. */
  210. struct azx_dev {
  211. u32 *bdl; /* virtual address of the BDL */
  212. dma_addr_t bdl_addr; /* physical address of the BDL */
  213. volatile u32 *posbuf; /* position buffer pointer */
  214. unsigned int bufsize; /* size of the play buffer in bytes */
  215. unsigned int fragsize; /* size of each period in bytes */
  216. unsigned int frags; /* number for period in the play buffer */
  217. unsigned int fifo_size; /* FIFO size */
  218. unsigned int last_pos; /* last updated period position */
  219. void __iomem *sd_addr; /* stream descriptor pointer */
  220. u32 sd_int_sta_mask; /* stream int status mask */
  221. /* pcm support */
  222. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  223. unsigned int format_val; /* format value to be set in the controller and the codec */
  224. unsigned char stream_tag; /* assigned stream */
  225. unsigned char index; /* stream index */
  226. unsigned int opened: 1;
  227. unsigned int running: 1;
  228. unsigned int period_updating: 1;
  229. };
  230. /* CORB/RIRB */
  231. struct azx_rb {
  232. u32 *buf; /* CORB/RIRB buffer
  233. * Each CORB entry is 4byte, RIRB is 8byte
  234. */
  235. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  236. /* for RIRB */
  237. unsigned short rp, wp; /* read/write pointers */
  238. int cmds; /* number of pending requests */
  239. u32 res; /* last read value */
  240. };
  241. struct azx {
  242. struct snd_card *card;
  243. struct pci_dev *pci;
  244. /* chip type specific */
  245. int driver_type;
  246. int playback_streams;
  247. int playback_index_offset;
  248. int capture_streams;
  249. int capture_index_offset;
  250. int num_streams;
  251. /* pci resources */
  252. unsigned long addr;
  253. void __iomem *remap_addr;
  254. int irq;
  255. /* locks */
  256. spinlock_t reg_lock;
  257. struct mutex open_mutex;
  258. /* streams (x num_streams) */
  259. struct azx_dev *azx_dev;
  260. /* PCM */
  261. unsigned int pcm_devs;
  262. struct snd_pcm *pcm[AZX_MAX_PCMS];
  263. /* HD codec */
  264. unsigned short codec_mask;
  265. struct hda_bus *bus;
  266. /* CORB/RIRB */
  267. struct azx_rb corb;
  268. struct azx_rb rirb;
  269. /* BDL, CORB/RIRB and position buffers */
  270. struct snd_dma_buffer bdl;
  271. struct snd_dma_buffer rb;
  272. struct snd_dma_buffer posbuf;
  273. /* flags */
  274. int position_fix;
  275. unsigned int initialized: 1;
  276. unsigned int single_cmd: 1;
  277. };
  278. /* driver types */
  279. enum {
  280. AZX_DRIVER_ICH,
  281. AZX_DRIVER_ATI,
  282. AZX_DRIVER_VIA,
  283. AZX_DRIVER_SIS,
  284. AZX_DRIVER_ULI,
  285. AZX_DRIVER_NVIDIA,
  286. };
  287. static char *driver_short_names[] __devinitdata = {
  288. [AZX_DRIVER_ICH] = "HDA Intel",
  289. [AZX_DRIVER_ATI] = "HDA ATI SB",
  290. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  291. [AZX_DRIVER_SIS] = "HDA SIS966",
  292. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  293. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  294. };
  295. /*
  296. * macros for easy use
  297. */
  298. #define azx_writel(chip,reg,value) \
  299. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  300. #define azx_readl(chip,reg) \
  301. readl((chip)->remap_addr + ICH6_REG_##reg)
  302. #define azx_writew(chip,reg,value) \
  303. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  304. #define azx_readw(chip,reg) \
  305. readw((chip)->remap_addr + ICH6_REG_##reg)
  306. #define azx_writeb(chip,reg,value) \
  307. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  308. #define azx_readb(chip,reg) \
  309. readb((chip)->remap_addr + ICH6_REG_##reg)
  310. #define azx_sd_writel(dev,reg,value) \
  311. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  312. #define azx_sd_readl(dev,reg) \
  313. readl((dev)->sd_addr + ICH6_REG_##reg)
  314. #define azx_sd_writew(dev,reg,value) \
  315. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  316. #define azx_sd_readw(dev,reg) \
  317. readw((dev)->sd_addr + ICH6_REG_##reg)
  318. #define azx_sd_writeb(dev,reg,value) \
  319. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  320. #define azx_sd_readb(dev,reg) \
  321. readb((dev)->sd_addr + ICH6_REG_##reg)
  322. /* for pcm support */
  323. #define get_azx_dev(substream) (substream->runtime->private_data)
  324. /* Get the upper 32bit of the given dma_addr_t
  325. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  326. */
  327. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  328. /*
  329. * Interface for HD codec
  330. */
  331. /*
  332. * CORB / RIRB interface
  333. */
  334. static int azx_alloc_cmd_io(struct azx *chip)
  335. {
  336. int err;
  337. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  338. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  339. PAGE_SIZE, &chip->rb);
  340. if (err < 0) {
  341. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  342. return err;
  343. }
  344. return 0;
  345. }
  346. static void azx_init_cmd_io(struct azx *chip)
  347. {
  348. /* CORB set up */
  349. chip->corb.addr = chip->rb.addr;
  350. chip->corb.buf = (u32 *)chip->rb.area;
  351. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  352. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  353. /* set the corb size to 256 entries (ULI requires explicitly) */
  354. azx_writeb(chip, CORBSIZE, 0x02);
  355. /* set the corb write pointer to 0 */
  356. azx_writew(chip, CORBWP, 0);
  357. /* reset the corb hw read pointer */
  358. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  359. /* enable corb dma */
  360. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  361. /* RIRB set up */
  362. chip->rirb.addr = chip->rb.addr + 2048;
  363. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  364. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  365. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  366. /* set the rirb size to 256 entries (ULI requires explicitly) */
  367. azx_writeb(chip, RIRBSIZE, 0x02);
  368. /* reset the rirb hw write pointer */
  369. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  370. /* set N=1, get RIRB response interrupt for new entry */
  371. azx_writew(chip, RINTCNT, 1);
  372. /* enable rirb dma and response irq */
  373. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  374. chip->rirb.rp = chip->rirb.cmds = 0;
  375. }
  376. static void azx_free_cmd_io(struct azx *chip)
  377. {
  378. /* disable ringbuffer DMAs */
  379. azx_writeb(chip, RIRBCTL, 0);
  380. azx_writeb(chip, CORBCTL, 0);
  381. }
  382. /* send a command */
  383. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  384. unsigned int verb, unsigned int para)
  385. {
  386. struct azx *chip = codec->bus->private_data;
  387. unsigned int wp;
  388. u32 val;
  389. val = (u32)(codec->addr & 0x0f) << 28;
  390. val |= (u32)direct << 27;
  391. val |= (u32)nid << 20;
  392. val |= verb << 8;
  393. val |= para;
  394. /* add command to corb */
  395. wp = azx_readb(chip, CORBWP);
  396. wp++;
  397. wp %= ICH6_MAX_CORB_ENTRIES;
  398. spin_lock_irq(&chip->reg_lock);
  399. chip->rirb.cmds++;
  400. chip->corb.buf[wp] = cpu_to_le32(val);
  401. azx_writel(chip, CORBWP, wp);
  402. spin_unlock_irq(&chip->reg_lock);
  403. return 0;
  404. }
  405. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  406. /* retrieve RIRB entry - called from interrupt handler */
  407. static void azx_update_rirb(struct azx *chip)
  408. {
  409. unsigned int rp, wp;
  410. u32 res, res_ex;
  411. wp = azx_readb(chip, RIRBWP);
  412. if (wp == chip->rirb.wp)
  413. return;
  414. chip->rirb.wp = wp;
  415. while (chip->rirb.rp != wp) {
  416. chip->rirb.rp++;
  417. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  418. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  419. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  420. res = le32_to_cpu(chip->rirb.buf[rp]);
  421. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  422. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  423. else if (chip->rirb.cmds) {
  424. chip->rirb.cmds--;
  425. chip->rirb.res = res;
  426. }
  427. }
  428. }
  429. /* receive a response */
  430. static unsigned int azx_get_response(struct hda_codec *codec)
  431. {
  432. struct azx *chip = codec->bus->private_data;
  433. int timeout = 50;
  434. while (chip->rirb.cmds) {
  435. if (! --timeout) {
  436. if (printk_ratelimit())
  437. snd_printk(KERN_ERR
  438. "azx_get_response timeout\n");
  439. chip->rirb.rp = azx_readb(chip, RIRBWP);
  440. chip->rirb.cmds = 0;
  441. return -1;
  442. }
  443. msleep(1);
  444. }
  445. return chip->rirb.res; /* the last value */
  446. }
  447. /*
  448. * Use the single immediate command instead of CORB/RIRB for simplicity
  449. *
  450. * Note: according to Intel, this is not preferred use. The command was
  451. * intended for the BIOS only, and may get confused with unsolicited
  452. * responses. So, we shouldn't use it for normal operation from the
  453. * driver.
  454. * I left the codes, however, for debugging/testing purposes.
  455. */
  456. /* send a command */
  457. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  458. int direct, unsigned int verb,
  459. unsigned int para)
  460. {
  461. struct azx *chip = codec->bus->private_data;
  462. u32 val;
  463. int timeout = 50;
  464. val = (u32)(codec->addr & 0x0f) << 28;
  465. val |= (u32)direct << 27;
  466. val |= (u32)nid << 20;
  467. val |= verb << 8;
  468. val |= para;
  469. while (timeout--) {
  470. /* check ICB busy bit */
  471. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  472. /* Clear IRV valid bit */
  473. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  474. azx_writel(chip, IC, val);
  475. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  476. return 0;
  477. }
  478. udelay(1);
  479. }
  480. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  481. return -EIO;
  482. }
  483. /* receive a response */
  484. static unsigned int azx_single_get_response(struct hda_codec *codec)
  485. {
  486. struct azx *chip = codec->bus->private_data;
  487. int timeout = 50;
  488. while (timeout--) {
  489. /* check IRV busy bit */
  490. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  491. return azx_readl(chip, IR);
  492. udelay(1);
  493. }
  494. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  495. return (unsigned int)-1;
  496. }
  497. /* reset codec link */
  498. static int azx_reset(struct azx *chip)
  499. {
  500. int count;
  501. /* reset controller */
  502. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  503. count = 50;
  504. while (azx_readb(chip, GCTL) && --count)
  505. msleep(1);
  506. /* delay for >= 100us for codec PLL to settle per spec
  507. * Rev 0.9 section 5.5.1
  508. */
  509. msleep(1);
  510. /* Bring controller out of reset */
  511. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  512. count = 50;
  513. while (! azx_readb(chip, GCTL) && --count)
  514. msleep(1);
  515. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  516. msleep(1);
  517. /* check to see if controller is ready */
  518. if (! azx_readb(chip, GCTL)) {
  519. snd_printd("azx_reset: controller not ready!\n");
  520. return -EBUSY;
  521. }
  522. /* Accept unsolicited responses */
  523. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  524. /* detect codecs */
  525. if (! chip->codec_mask) {
  526. chip->codec_mask = azx_readw(chip, STATESTS);
  527. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  528. }
  529. return 0;
  530. }
  531. /*
  532. * Lowlevel interface
  533. */
  534. /* enable interrupts */
  535. static void azx_int_enable(struct azx *chip)
  536. {
  537. /* enable controller CIE and GIE */
  538. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  539. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  540. }
  541. /* disable interrupts */
  542. static void azx_int_disable(struct azx *chip)
  543. {
  544. int i;
  545. /* disable interrupts in stream descriptor */
  546. for (i = 0; i < chip->num_streams; i++) {
  547. struct azx_dev *azx_dev = &chip->azx_dev[i];
  548. azx_sd_writeb(azx_dev, SD_CTL,
  549. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  550. }
  551. /* disable SIE for all streams */
  552. azx_writeb(chip, INTCTL, 0);
  553. /* disable controller CIE and GIE */
  554. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  555. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  556. }
  557. /* clear interrupts */
  558. static void azx_int_clear(struct azx *chip)
  559. {
  560. int i;
  561. /* clear stream status */
  562. for (i = 0; i < chip->num_streams; i++) {
  563. struct azx_dev *azx_dev = &chip->azx_dev[i];
  564. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  565. }
  566. /* clear STATESTS */
  567. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  568. /* clear rirb status */
  569. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  570. /* clear int status */
  571. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  572. }
  573. /* start a stream */
  574. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  575. {
  576. /* enable SIE */
  577. azx_writeb(chip, INTCTL,
  578. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  579. /* set DMA start and interrupt mask */
  580. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  581. SD_CTL_DMA_START | SD_INT_MASK);
  582. }
  583. /* stop a stream */
  584. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  585. {
  586. /* stop DMA */
  587. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  588. ~(SD_CTL_DMA_START | SD_INT_MASK));
  589. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  590. /* disable SIE */
  591. azx_writeb(chip, INTCTL,
  592. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  593. }
  594. /*
  595. * initialize the chip
  596. */
  597. static void azx_init_chip(struct azx *chip)
  598. {
  599. unsigned char reg;
  600. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  601. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  602. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  603. */
  604. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  605. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  606. /* reset controller */
  607. azx_reset(chip);
  608. /* initialize interrupts */
  609. azx_int_clear(chip);
  610. azx_int_enable(chip);
  611. /* initialize the codec command I/O */
  612. if (! chip->single_cmd)
  613. azx_init_cmd_io(chip);
  614. /* program the position buffer */
  615. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  616. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  617. switch (chip->driver_type) {
  618. case AZX_DRIVER_ATI:
  619. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  620. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  621. &reg);
  622. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  623. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  624. break;
  625. case AZX_DRIVER_NVIDIA:
  626. /* For NVIDIA HDA, enable snoop */
  627. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  628. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  629. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  630. break;
  631. }
  632. }
  633. /*
  634. * interrupt handler
  635. */
  636. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  637. {
  638. struct azx *chip = dev_id;
  639. struct azx_dev *azx_dev;
  640. u32 status;
  641. int i;
  642. spin_lock(&chip->reg_lock);
  643. status = azx_readl(chip, INTSTS);
  644. if (status == 0) {
  645. spin_unlock(&chip->reg_lock);
  646. return IRQ_NONE;
  647. }
  648. for (i = 0; i < chip->num_streams; i++) {
  649. azx_dev = &chip->azx_dev[i];
  650. if (status & azx_dev->sd_int_sta_mask) {
  651. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  652. if (azx_dev->substream && azx_dev->running) {
  653. azx_dev->period_updating = 1;
  654. spin_unlock(&chip->reg_lock);
  655. snd_pcm_period_elapsed(azx_dev->substream);
  656. spin_lock(&chip->reg_lock);
  657. azx_dev->period_updating = 0;
  658. }
  659. }
  660. }
  661. /* clear rirb int */
  662. status = azx_readb(chip, RIRBSTS);
  663. if (status & RIRB_INT_MASK) {
  664. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  665. azx_update_rirb(chip);
  666. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  667. }
  668. #if 0
  669. /* clear state status int */
  670. if (azx_readb(chip, STATESTS) & 0x04)
  671. azx_writeb(chip, STATESTS, 0x04);
  672. #endif
  673. spin_unlock(&chip->reg_lock);
  674. return IRQ_HANDLED;
  675. }
  676. /*
  677. * set up BDL entries
  678. */
  679. static void azx_setup_periods(struct azx_dev *azx_dev)
  680. {
  681. u32 *bdl = azx_dev->bdl;
  682. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  683. int idx;
  684. /* reset BDL address */
  685. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  686. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  687. /* program the initial BDL entries */
  688. for (idx = 0; idx < azx_dev->frags; idx++) {
  689. unsigned int off = idx << 2; /* 4 dword step */
  690. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  691. /* program the address field of the BDL entry */
  692. bdl[off] = cpu_to_le32((u32)addr);
  693. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  694. /* program the size field of the BDL entry */
  695. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  696. /* program the IOC to enable interrupt when buffer completes */
  697. bdl[off+3] = cpu_to_le32(0x01);
  698. }
  699. }
  700. /*
  701. * set up the SD for streaming
  702. */
  703. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  704. {
  705. unsigned char val;
  706. int timeout;
  707. /* make sure the run bit is zero for SD */
  708. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  709. /* reset stream */
  710. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  711. udelay(3);
  712. timeout = 300;
  713. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  714. --timeout)
  715. ;
  716. val &= ~SD_CTL_STREAM_RESET;
  717. azx_sd_writeb(azx_dev, SD_CTL, val);
  718. udelay(3);
  719. timeout = 300;
  720. /* waiting for hardware to report that the stream is out of reset */
  721. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  722. --timeout)
  723. ;
  724. /* program the stream_tag */
  725. azx_sd_writel(azx_dev, SD_CTL,
  726. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  727. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  728. /* program the length of samples in cyclic buffer */
  729. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  730. /* program the stream format */
  731. /* this value needs to be the same as the one programmed */
  732. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  733. /* program the stream LVI (last valid index) of the BDL */
  734. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  735. /* program the BDL address */
  736. /* lower BDL address */
  737. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  738. /* upper BDL address */
  739. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  740. /* enable the position buffer */
  741. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  742. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  743. /* set the interrupt enable bits in the descriptor control register */
  744. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  745. return 0;
  746. }
  747. /*
  748. * Codec initialization
  749. */
  750. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  751. {
  752. struct hda_bus_template bus_temp;
  753. int c, codecs, err;
  754. memset(&bus_temp, 0, sizeof(bus_temp));
  755. bus_temp.private_data = chip;
  756. bus_temp.modelname = model;
  757. bus_temp.pci = chip->pci;
  758. if (chip->single_cmd) {
  759. bus_temp.ops.command = azx_single_send_cmd;
  760. bus_temp.ops.get_response = azx_single_get_response;
  761. } else {
  762. bus_temp.ops.command = azx_send_cmd;
  763. bus_temp.ops.get_response = azx_get_response;
  764. }
  765. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  766. return err;
  767. codecs = 0;
  768. for (c = 0; c < AZX_MAX_CODECS; c++) {
  769. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  770. err = snd_hda_codec_new(chip->bus, c, NULL);
  771. if (err < 0)
  772. continue;
  773. codecs++;
  774. }
  775. }
  776. if (! codecs) {
  777. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  778. return -ENXIO;
  779. }
  780. return 0;
  781. }
  782. /*
  783. * PCM support
  784. */
  785. /* assign a stream for the PCM */
  786. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  787. {
  788. int dev, i, nums;
  789. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  790. dev = chip->playback_index_offset;
  791. nums = chip->playback_streams;
  792. } else {
  793. dev = chip->capture_index_offset;
  794. nums = chip->capture_streams;
  795. }
  796. for (i = 0; i < nums; i++, dev++)
  797. if (! chip->azx_dev[dev].opened) {
  798. chip->azx_dev[dev].opened = 1;
  799. return &chip->azx_dev[dev];
  800. }
  801. return NULL;
  802. }
  803. /* release the assigned stream */
  804. static inline void azx_release_device(struct azx_dev *azx_dev)
  805. {
  806. azx_dev->opened = 0;
  807. }
  808. static struct snd_pcm_hardware azx_pcm_hw = {
  809. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  810. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  811. SNDRV_PCM_INFO_MMAP_VALID |
  812. SNDRV_PCM_INFO_PAUSE /*|*/
  813. /*SNDRV_PCM_INFO_RESUME*/),
  814. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  815. .rates = SNDRV_PCM_RATE_48000,
  816. .rate_min = 48000,
  817. .rate_max = 48000,
  818. .channels_min = 2,
  819. .channels_max = 2,
  820. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  821. .period_bytes_min = 128,
  822. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  823. .periods_min = 2,
  824. .periods_max = AZX_MAX_FRAG,
  825. .fifo_size = 0,
  826. };
  827. struct azx_pcm {
  828. struct azx *chip;
  829. struct hda_codec *codec;
  830. struct hda_pcm_stream *hinfo[2];
  831. };
  832. static int azx_pcm_open(struct snd_pcm_substream *substream)
  833. {
  834. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  835. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  836. struct azx *chip = apcm->chip;
  837. struct azx_dev *azx_dev;
  838. struct snd_pcm_runtime *runtime = substream->runtime;
  839. unsigned long flags;
  840. int err;
  841. mutex_lock(&chip->open_mutex);
  842. azx_dev = azx_assign_device(chip, substream->stream);
  843. if (azx_dev == NULL) {
  844. mutex_unlock(&chip->open_mutex);
  845. return -EBUSY;
  846. }
  847. runtime->hw = azx_pcm_hw;
  848. runtime->hw.channels_min = hinfo->channels_min;
  849. runtime->hw.channels_max = hinfo->channels_max;
  850. runtime->hw.formats = hinfo->formats;
  851. runtime->hw.rates = hinfo->rates;
  852. snd_pcm_limit_hw_rates(runtime);
  853. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  854. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  855. azx_release_device(azx_dev);
  856. mutex_unlock(&chip->open_mutex);
  857. return err;
  858. }
  859. spin_lock_irqsave(&chip->reg_lock, flags);
  860. azx_dev->substream = substream;
  861. azx_dev->running = 0;
  862. spin_unlock_irqrestore(&chip->reg_lock, flags);
  863. runtime->private_data = azx_dev;
  864. mutex_unlock(&chip->open_mutex);
  865. return 0;
  866. }
  867. static int azx_pcm_close(struct snd_pcm_substream *substream)
  868. {
  869. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  870. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  871. struct azx *chip = apcm->chip;
  872. struct azx_dev *azx_dev = get_azx_dev(substream);
  873. unsigned long flags;
  874. mutex_lock(&chip->open_mutex);
  875. spin_lock_irqsave(&chip->reg_lock, flags);
  876. azx_dev->substream = NULL;
  877. azx_dev->running = 0;
  878. spin_unlock_irqrestore(&chip->reg_lock, flags);
  879. azx_release_device(azx_dev);
  880. hinfo->ops.close(hinfo, apcm->codec, substream);
  881. mutex_unlock(&chip->open_mutex);
  882. return 0;
  883. }
  884. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  885. {
  886. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  887. }
  888. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  889. {
  890. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  891. struct azx_dev *azx_dev = get_azx_dev(substream);
  892. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  893. /* reset BDL address */
  894. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  895. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  896. azx_sd_writel(azx_dev, SD_CTL, 0);
  897. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  898. return snd_pcm_lib_free_pages(substream);
  899. }
  900. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  901. {
  902. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  903. struct azx *chip = apcm->chip;
  904. struct azx_dev *azx_dev = get_azx_dev(substream);
  905. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  906. struct snd_pcm_runtime *runtime = substream->runtime;
  907. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  908. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  909. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  910. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  911. runtime->channels,
  912. runtime->format,
  913. hinfo->maxbps);
  914. if (! azx_dev->format_val) {
  915. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  916. runtime->rate, runtime->channels, runtime->format);
  917. return -EINVAL;
  918. }
  919. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  920. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  921. azx_setup_periods(azx_dev);
  922. azx_setup_controller(chip, azx_dev);
  923. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  924. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  925. else
  926. azx_dev->fifo_size = 0;
  927. azx_dev->last_pos = 0;
  928. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  929. azx_dev->format_val, substream);
  930. }
  931. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  932. {
  933. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  934. struct azx_dev *azx_dev = get_azx_dev(substream);
  935. struct azx *chip = apcm->chip;
  936. int err = 0;
  937. spin_lock(&chip->reg_lock);
  938. switch (cmd) {
  939. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  940. case SNDRV_PCM_TRIGGER_RESUME:
  941. case SNDRV_PCM_TRIGGER_START:
  942. azx_stream_start(chip, azx_dev);
  943. azx_dev->running = 1;
  944. break;
  945. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  946. case SNDRV_PCM_TRIGGER_SUSPEND:
  947. case SNDRV_PCM_TRIGGER_STOP:
  948. azx_stream_stop(chip, azx_dev);
  949. azx_dev->running = 0;
  950. break;
  951. default:
  952. err = -EINVAL;
  953. }
  954. spin_unlock(&chip->reg_lock);
  955. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  956. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  957. cmd == SNDRV_PCM_TRIGGER_STOP) {
  958. int timeout = 5000;
  959. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  960. ;
  961. }
  962. return err;
  963. }
  964. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  965. {
  966. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  967. struct azx *chip = apcm->chip;
  968. struct azx_dev *azx_dev = get_azx_dev(substream);
  969. unsigned int pos;
  970. if (chip->position_fix == POS_FIX_POSBUF) {
  971. /* use the position buffer */
  972. pos = *azx_dev->posbuf;
  973. } else {
  974. /* read LPIB */
  975. pos = azx_sd_readl(azx_dev, SD_LPIB);
  976. if (chip->position_fix == POS_FIX_FIFO)
  977. pos += azx_dev->fifo_size;
  978. }
  979. if (pos >= azx_dev->bufsize)
  980. pos = 0;
  981. return bytes_to_frames(substream->runtime, pos);
  982. }
  983. static struct snd_pcm_ops azx_pcm_ops = {
  984. .open = azx_pcm_open,
  985. .close = azx_pcm_close,
  986. .ioctl = snd_pcm_lib_ioctl,
  987. .hw_params = azx_pcm_hw_params,
  988. .hw_free = azx_pcm_hw_free,
  989. .prepare = azx_pcm_prepare,
  990. .trigger = azx_pcm_trigger,
  991. .pointer = azx_pcm_pointer,
  992. };
  993. static void azx_pcm_free(struct snd_pcm *pcm)
  994. {
  995. kfree(pcm->private_data);
  996. }
  997. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  998. struct hda_pcm *cpcm, int pcm_dev)
  999. {
  1000. int err;
  1001. struct snd_pcm *pcm;
  1002. struct azx_pcm *apcm;
  1003. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1004. snd_assert(cpcm->name, return -EINVAL);
  1005. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1006. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1007. &pcm);
  1008. if (err < 0)
  1009. return err;
  1010. strcpy(pcm->name, cpcm->name);
  1011. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1012. if (apcm == NULL)
  1013. return -ENOMEM;
  1014. apcm->chip = chip;
  1015. apcm->codec = codec;
  1016. apcm->hinfo[0] = &cpcm->stream[0];
  1017. apcm->hinfo[1] = &cpcm->stream[1];
  1018. pcm->private_data = apcm;
  1019. pcm->private_free = azx_pcm_free;
  1020. if (cpcm->stream[0].substreams)
  1021. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1022. if (cpcm->stream[1].substreams)
  1023. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1024. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1025. snd_dma_pci_data(chip->pci),
  1026. 1024 * 64, 1024 * 128);
  1027. chip->pcm[pcm_dev] = pcm;
  1028. chip->pcm_devs = pcm_dev + 1;
  1029. return 0;
  1030. }
  1031. static int __devinit azx_pcm_create(struct azx *chip)
  1032. {
  1033. struct list_head *p;
  1034. struct hda_codec *codec;
  1035. int c, err;
  1036. int pcm_dev;
  1037. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1038. return err;
  1039. /* create audio PCMs */
  1040. pcm_dev = 0;
  1041. list_for_each(p, &chip->bus->codec_list) {
  1042. codec = list_entry(p, struct hda_codec, list);
  1043. for (c = 0; c < codec->num_pcms; c++) {
  1044. if (codec->pcm_info[c].is_modem)
  1045. continue; /* create later */
  1046. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1047. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1048. return -EINVAL;
  1049. }
  1050. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1051. if (err < 0)
  1052. return err;
  1053. pcm_dev++;
  1054. }
  1055. }
  1056. /* create modem PCMs */
  1057. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1058. list_for_each(p, &chip->bus->codec_list) {
  1059. codec = list_entry(p, struct hda_codec, list);
  1060. for (c = 0; c < codec->num_pcms; c++) {
  1061. if (! codec->pcm_info[c].is_modem)
  1062. continue; /* already created */
  1063. if (pcm_dev >= AZX_MAX_PCMS) {
  1064. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1065. return -EINVAL;
  1066. }
  1067. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1068. if (err < 0)
  1069. return err;
  1070. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1071. pcm_dev++;
  1072. }
  1073. }
  1074. return 0;
  1075. }
  1076. /*
  1077. * mixer creation - all stuff is implemented in hda module
  1078. */
  1079. static int __devinit azx_mixer_create(struct azx *chip)
  1080. {
  1081. return snd_hda_build_controls(chip->bus);
  1082. }
  1083. /*
  1084. * initialize SD streams
  1085. */
  1086. static int __devinit azx_init_stream(struct azx *chip)
  1087. {
  1088. int i;
  1089. /* initialize each stream (aka device)
  1090. * assign the starting bdl address to each stream (device) and initialize
  1091. */
  1092. for (i = 0; i < chip->num_streams; i++) {
  1093. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1094. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1095. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1096. azx_dev->bdl_addr = chip->bdl.addr + off;
  1097. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1098. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1099. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1100. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1101. azx_dev->sd_int_sta_mask = 1 << i;
  1102. /* stream tag: must be non-zero and unique */
  1103. azx_dev->index = i;
  1104. azx_dev->stream_tag = i + 1;
  1105. }
  1106. return 0;
  1107. }
  1108. #ifdef CONFIG_PM
  1109. /*
  1110. * power management
  1111. */
  1112. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1113. {
  1114. struct snd_card *card = pci_get_drvdata(pci);
  1115. struct azx *chip = card->private_data;
  1116. int i;
  1117. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1118. for (i = 0; i < chip->pcm_devs; i++)
  1119. snd_pcm_suspend_all(chip->pcm[i]);
  1120. snd_hda_suspend(chip->bus, state);
  1121. if (! chip->single_cmd)
  1122. azx_free_cmd_io(chip);
  1123. pci_disable_device(pci);
  1124. pci_save_state(pci);
  1125. return 0;
  1126. }
  1127. static int azx_resume(struct pci_dev *pci)
  1128. {
  1129. struct snd_card *card = pci_get_drvdata(pci);
  1130. struct azx *chip = card->private_data;
  1131. pci_restore_state(pci);
  1132. pci_enable_device(pci);
  1133. pci_set_master(pci);
  1134. azx_init_chip(chip);
  1135. snd_hda_resume(chip->bus);
  1136. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1137. return 0;
  1138. }
  1139. #endif /* CONFIG_PM */
  1140. /*
  1141. * destructor
  1142. */
  1143. static int azx_free(struct azx *chip)
  1144. {
  1145. if (chip->initialized) {
  1146. int i;
  1147. for (i = 0; i < chip->num_streams; i++)
  1148. azx_stream_stop(chip, &chip->azx_dev[i]);
  1149. /* disable interrupts */
  1150. azx_int_disable(chip);
  1151. azx_int_clear(chip);
  1152. /* disable CORB/RIRB */
  1153. if (! chip->single_cmd)
  1154. azx_free_cmd_io(chip);
  1155. /* disable position buffer */
  1156. azx_writel(chip, DPLBASE, 0);
  1157. azx_writel(chip, DPUBASE, 0);
  1158. /* wait a little for interrupts to finish */
  1159. msleep(1);
  1160. }
  1161. if (chip->remap_addr)
  1162. iounmap(chip->remap_addr);
  1163. if (chip->irq >= 0)
  1164. free_irq(chip->irq, (void*)chip);
  1165. if (chip->bdl.area)
  1166. snd_dma_free_pages(&chip->bdl);
  1167. if (chip->rb.area)
  1168. snd_dma_free_pages(&chip->rb);
  1169. if (chip->posbuf.area)
  1170. snd_dma_free_pages(&chip->posbuf);
  1171. pci_release_regions(chip->pci);
  1172. pci_disable_device(chip->pci);
  1173. kfree(chip->azx_dev);
  1174. kfree(chip);
  1175. return 0;
  1176. }
  1177. static int azx_dev_free(struct snd_device *device)
  1178. {
  1179. return azx_free(device->device_data);
  1180. }
  1181. /*
  1182. * constructor
  1183. */
  1184. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1185. int driver_type,
  1186. struct azx **rchip)
  1187. {
  1188. struct azx *chip;
  1189. int err = 0;
  1190. static struct snd_device_ops ops = {
  1191. .dev_free = azx_dev_free,
  1192. };
  1193. *rchip = NULL;
  1194. if ((err = pci_enable_device(pci)) < 0)
  1195. return err;
  1196. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1197. if (NULL == chip) {
  1198. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1199. pci_disable_device(pci);
  1200. return -ENOMEM;
  1201. }
  1202. spin_lock_init(&chip->reg_lock);
  1203. mutex_init(&chip->open_mutex);
  1204. chip->card = card;
  1205. chip->pci = pci;
  1206. chip->irq = -1;
  1207. chip->driver_type = driver_type;
  1208. chip->position_fix = position_fix ? position_fix : POS_FIX_POSBUF;
  1209. chip->single_cmd = single_cmd;
  1210. #if BITS_PER_LONG != 64
  1211. /* Fix up base address on ULI M5461 */
  1212. if (chip->driver_type == AZX_DRIVER_ULI) {
  1213. u16 tmp3;
  1214. pci_read_config_word(pci, 0x40, &tmp3);
  1215. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1216. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1217. }
  1218. #endif
  1219. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1220. kfree(chip);
  1221. pci_disable_device(pci);
  1222. return err;
  1223. }
  1224. chip->addr = pci_resource_start(pci,0);
  1225. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1226. if (chip->remap_addr == NULL) {
  1227. snd_printk(KERN_ERR SFX "ioremap error\n");
  1228. err = -ENXIO;
  1229. goto errout;
  1230. }
  1231. if (request_irq(pci->irq, azx_interrupt, SA_INTERRUPT|SA_SHIRQ,
  1232. "HDA Intel", (void*)chip)) {
  1233. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1234. err = -EBUSY;
  1235. goto errout;
  1236. }
  1237. chip->irq = pci->irq;
  1238. pci_set_master(pci);
  1239. synchronize_irq(chip->irq);
  1240. switch (chip->driver_type) {
  1241. case AZX_DRIVER_ULI:
  1242. chip->playback_streams = ULI_NUM_PLAYBACK;
  1243. chip->capture_streams = ULI_NUM_CAPTURE;
  1244. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1245. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1246. break;
  1247. default:
  1248. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1249. chip->capture_streams = ICH6_NUM_CAPTURE;
  1250. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1251. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1252. break;
  1253. }
  1254. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1255. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1256. if (! chip->azx_dev) {
  1257. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1258. goto errout;
  1259. }
  1260. /* allocate memory for the BDL for each stream */
  1261. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1262. BDL_SIZE, &chip->bdl)) < 0) {
  1263. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1264. goto errout;
  1265. }
  1266. /* allocate memory for the position buffer */
  1267. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1268. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1269. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1270. goto errout;
  1271. }
  1272. /* allocate CORB/RIRB */
  1273. if (! chip->single_cmd)
  1274. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1275. goto errout;
  1276. /* initialize streams */
  1277. azx_init_stream(chip);
  1278. /* initialize chip */
  1279. azx_init_chip(chip);
  1280. chip->initialized = 1;
  1281. /* codec detection */
  1282. if (! chip->codec_mask) {
  1283. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1284. err = -ENODEV;
  1285. goto errout;
  1286. }
  1287. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1288. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1289. goto errout;
  1290. }
  1291. strcpy(card->driver, "HDA-Intel");
  1292. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1293. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1294. *rchip = chip;
  1295. return 0;
  1296. errout:
  1297. azx_free(chip);
  1298. return err;
  1299. }
  1300. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1301. {
  1302. struct snd_card *card;
  1303. struct azx *chip;
  1304. int err = 0;
  1305. card = snd_card_new(index, id, THIS_MODULE, 0);
  1306. if (NULL == card) {
  1307. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1308. return -ENOMEM;
  1309. }
  1310. if ((err = azx_create(card, pci, pci_id->driver_data,
  1311. &chip)) < 0) {
  1312. snd_card_free(card);
  1313. return err;
  1314. }
  1315. card->private_data = chip;
  1316. /* create codec instances */
  1317. if ((err = azx_codec_create(chip, model)) < 0) {
  1318. snd_card_free(card);
  1319. return err;
  1320. }
  1321. /* create PCM streams */
  1322. if ((err = azx_pcm_create(chip)) < 0) {
  1323. snd_card_free(card);
  1324. return err;
  1325. }
  1326. /* create mixer controls */
  1327. if ((err = azx_mixer_create(chip)) < 0) {
  1328. snd_card_free(card);
  1329. return err;
  1330. }
  1331. snd_card_set_dev(card, &pci->dev);
  1332. if ((err = snd_card_register(card)) < 0) {
  1333. snd_card_free(card);
  1334. return err;
  1335. }
  1336. pci_set_drvdata(pci, card);
  1337. return err;
  1338. }
  1339. static void __devexit azx_remove(struct pci_dev *pci)
  1340. {
  1341. snd_card_free(pci_get_drvdata(pci));
  1342. pci_set_drvdata(pci, NULL);
  1343. }
  1344. /* PCI IDs */
  1345. static struct pci_device_id azx_ids[] = {
  1346. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1347. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1348. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1349. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1350. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1351. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1352. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1353. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1354. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1355. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1356. { 0, }
  1357. };
  1358. MODULE_DEVICE_TABLE(pci, azx_ids);
  1359. /* pci_driver definition */
  1360. static struct pci_driver driver = {
  1361. .name = "HDA Intel",
  1362. .id_table = azx_ids,
  1363. .probe = azx_probe,
  1364. .remove = __devexit_p(azx_remove),
  1365. #ifdef CONFIG_PM
  1366. .suspend = azx_suspend,
  1367. .resume = azx_resume,
  1368. #endif
  1369. };
  1370. static int __init alsa_card_azx_init(void)
  1371. {
  1372. return pci_register_driver(&driver);
  1373. }
  1374. static void __exit alsa_card_azx_exit(void)
  1375. {
  1376. pci_unregister_driver(&driver);
  1377. }
  1378. module_init(alsa_card_azx_init)
  1379. module_exit(alsa_card_azx_exit)