qlcnic_83xx_hw.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345
  1. #include "qlcnic.h"
  2. #include <linux/if_vlan.h>
  3. #include <linux/ipv6.h>
  4. #include <linux/ethtool.h>
  5. #include <linux/interrupt.h>
  6. #define QLCNIC_MAX_TX_QUEUES 1
  7. #define QLCNIC_MBX_RSP(reg) LSW(reg)
  8. #define QLCNIC_MBX_NUM_REGS(reg) (MSW(reg) & 0x1FF)
  9. #define QLCNIC_MBX_STATUS(reg) (((reg) >> 25) & 0x7F)
  10. #define QLCNIC_MBX_HOST(ahw, i) ((ahw)->pci_base0 + ((i) * 4))
  11. #define QLCNIC_MBX_FW(ahw, i) ((ahw)->pci_base0 + 0x800 + ((i) * 4))
  12. #define RSS_HASHTYPE_IP_TCP 0x3
  13. /* status descriptor mailbox data
  14. * @phy_addr: physical address of buffer
  15. * @sds_ring_size: buffer size
  16. * @intrpt_id: interrupt id
  17. * @intrpt_val: source of interrupt
  18. */
  19. struct qlcnic_sds_mbx {
  20. u64 phy_addr;
  21. u8 rsvd1[16];
  22. u16 sds_ring_size;
  23. u16 rsvd2[3];
  24. u16 intrpt_id;
  25. u8 intrpt_val;
  26. u8 rsvd3[5];
  27. } __packed;
  28. /* receive descriptor buffer data
  29. * phy_addr_reg: physical address of regular buffer
  30. * phy_addr_jmb: physical address of jumbo buffer
  31. * reg_ring_sz: size of regular buffer
  32. * reg_ring_len: no. of entries in regular buffer
  33. * jmb_ring_len: no. of entries in jumbo buffer
  34. * jmb_ring_sz: size of jumbo buffer
  35. */
  36. struct qlcnic_rds_mbx {
  37. u64 phy_addr_reg;
  38. u64 phy_addr_jmb;
  39. u16 reg_ring_sz;
  40. u16 reg_ring_len;
  41. u16 jmb_ring_sz;
  42. u16 jmb_ring_len;
  43. } __packed;
  44. /* host producers for regular and jumbo rings */
  45. struct __host_producer_mbx {
  46. u32 reg_buf;
  47. u32 jmb_buf;
  48. } __packed;
  49. /* Receive context mailbox data outbox registers
  50. * @state: state of the context
  51. * @vport_id: virtual port id
  52. * @context_id: receive context id
  53. * @num_pci_func: number of pci functions of the port
  54. * @phy_port: physical port id
  55. */
  56. struct qlcnic_rcv_mbx_out {
  57. u8 rcv_num;
  58. u8 sts_num;
  59. u16 ctx_id;
  60. u8 state;
  61. u8 num_pci_func;
  62. u8 phy_port;
  63. u8 vport_id;
  64. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  65. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  66. } __packed;
  67. struct qlcnic_add_rings_mbx_out {
  68. u8 rcv_num;
  69. u8 sts_num;
  70. u16 ctx_id;
  71. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  72. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  73. } __packed;
  74. /* Transmit context mailbox inbox registers
  75. * @phys_addr: DMA address of the transmit buffer
  76. * @cnsmr_index: host consumer index
  77. * @size: legth of transmit buffer ring
  78. * @intr_id: interrput id
  79. * @src: src of interrupt
  80. */
  81. struct qlcnic_tx_mbx {
  82. u64 phys_addr;
  83. u64 cnsmr_index;
  84. u16 size;
  85. u16 intr_id;
  86. u8 src;
  87. u8 rsvd[3];
  88. } __packed;
  89. /* Transmit context mailbox outbox registers
  90. * @host_prod: host producer index
  91. * @ctx_id: transmit context id
  92. * @state: state of the transmit context
  93. */
  94. struct qlcnic_tx_mbx_out {
  95. u32 host_prod;
  96. u16 ctx_id;
  97. u8 state;
  98. u8 rsvd;
  99. } __packed;
  100. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  101. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  102. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  103. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  104. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  105. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  106. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  107. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  108. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  109. {QLCNIC_CMD_SET_MTU, 3, 1},
  110. {QLCNIC_CMD_READ_PHY, 4, 2},
  111. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  112. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  113. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  114. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  115. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  116. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  117. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  118. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  119. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  120. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  121. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  122. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  123. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  124. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  125. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  126. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  127. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  128. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  129. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  130. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  131. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  132. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  133. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  134. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  135. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  136. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  137. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  138. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  139. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  140. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  141. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  142. {QLCNIC_CMD_IDC_ACK, 5, 1},
  143. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  144. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  145. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  146. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  147. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  148. };
  149. static const u32 qlcnic_83xx_ext_reg_tbl[] = {
  150. 0x38CC, /* Global Reset */
  151. 0x38F0, /* Wildcard */
  152. 0x38FC, /* Informant */
  153. 0x3038, /* Host MBX ctrl */
  154. 0x303C, /* FW MBX ctrl */
  155. 0x355C, /* BOOT LOADER ADDRESS REG */
  156. 0x3560, /* BOOT LOADER SIZE REG */
  157. 0x3564, /* FW IMAGE ADDR REG */
  158. 0x1000, /* MBX intr enable */
  159. 0x1200, /* Default Intr mask */
  160. 0x1204, /* Default Interrupt ID */
  161. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  162. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  163. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  164. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  165. 0x3790, /* QLC_83XX_IDC_CTRL */
  166. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  167. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  168. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  169. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  170. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  171. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  172. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  173. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  174. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  175. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  176. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  177. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  178. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  179. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  180. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  181. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  182. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  183. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  184. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  185. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  186. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  187. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  188. 0x37F4, /* QLC_83XX_VNIC_STATE */
  189. 0x3868, /* QLC_83XX_DRV_LOCK */
  190. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  191. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  192. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  193. };
  194. static const u32 qlcnic_83xx_reg_tbl[] = {
  195. 0x34A8, /* PEG_HALT_STAT1 */
  196. 0x34AC, /* PEG_HALT_STAT2 */
  197. 0x34B0, /* FW_HEARTBEAT */
  198. 0x3500, /* FLASH LOCK_ID */
  199. 0x3528, /* FW_CAPABILITIES */
  200. 0x3538, /* Driver active, DRV_REG0 */
  201. 0x3540, /* Device state, DRV_REG1 */
  202. 0x3544, /* Driver state, DRV_REG2 */
  203. 0x3548, /* Driver scratch, DRV_REG3 */
  204. 0x354C, /* Device partiton info, DRV_REG4 */
  205. 0x3524, /* Driver IDC ver, DRV_REG5 */
  206. 0x3550, /* FW_VER_MAJOR */
  207. 0x3554, /* FW_VER_MINOR */
  208. 0x3558, /* FW_VER_SUB */
  209. 0x359C, /* NPAR STATE */
  210. 0x35FC, /* FW_IMG_VALID */
  211. 0x3650, /* CMD_PEG_STATE */
  212. 0x373C, /* RCV_PEG_STATE */
  213. 0x37B4, /* ASIC TEMP */
  214. 0x356C, /* FW API */
  215. 0x3570, /* DRV OP MODE */
  216. 0x3850, /* FLASH LOCK */
  217. 0x3854, /* FLASH UNLOCK */
  218. };
  219. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  220. .read_crb = qlcnic_83xx_read_crb,
  221. .write_crb = qlcnic_83xx_write_crb,
  222. .read_reg = qlcnic_83xx_rd_reg_indirect,
  223. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  224. .get_mac_address = qlcnic_83xx_get_mac_address,
  225. .setup_intr = qlcnic_83xx_setup_intr,
  226. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  227. .mbx_cmd = qlcnic_83xx_mbx_op,
  228. .get_func_no = qlcnic_83xx_get_func_no,
  229. .api_lock = qlcnic_83xx_cam_lock,
  230. .api_unlock = qlcnic_83xx_cam_unlock,
  231. .add_sysfs = qlcnic_83xx_add_sysfs,
  232. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  233. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  234. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  235. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  236. .setup_link_event = qlcnic_83xx_setup_link_event,
  237. .get_nic_info = qlcnic_83xx_get_nic_info,
  238. .get_pci_info = qlcnic_83xx_get_pci_info,
  239. .set_nic_info = qlcnic_83xx_set_nic_info,
  240. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  241. .napi_enable = qlcnic_83xx_napi_enable,
  242. .napi_disable = qlcnic_83xx_napi_disable,
  243. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  244. .config_rss = qlcnic_83xx_config_rss,
  245. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  246. .config_loopback = qlcnic_83xx_set_lb_mode,
  247. .clear_loopback = qlcnic_83xx_clear_lb_mode,
  248. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  249. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  250. .get_board_info = qlcnic_83xx_get_port_info,
  251. };
  252. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  253. .config_bridged_mode = qlcnic_config_bridged_mode,
  254. .config_led = qlcnic_config_led,
  255. .request_reset = qlcnic_83xx_idc_request_reset,
  256. .cancel_idc_work = qlcnic_83xx_idc_exit,
  257. .napi_add = qlcnic_83xx_napi_add,
  258. .napi_del = qlcnic_83xx_napi_del,
  259. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  260. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  261. };
  262. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  263. {
  264. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  265. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  266. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  267. }
  268. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  269. {
  270. u32 fw_major, fw_minor, fw_build;
  271. struct pci_dev *pdev = adapter->pdev;
  272. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  273. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  274. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  275. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  276. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  277. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  278. return adapter->fw_version;
  279. }
  280. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  281. {
  282. void __iomem *base;
  283. u32 val;
  284. base = adapter->ahw->pci_base0 +
  285. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  286. writel(addr, base);
  287. val = readl(base);
  288. if (val != addr)
  289. return -EIO;
  290. return 0;
  291. }
  292. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  293. {
  294. int ret;
  295. struct qlcnic_hardware_context *ahw = adapter->ahw;
  296. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  297. if (!ret) {
  298. return QLCRDX(ahw, QLCNIC_WILDCARD);
  299. } else {
  300. dev_err(&adapter->pdev->dev,
  301. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  302. return -EIO;
  303. }
  304. }
  305. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  306. u32 data)
  307. {
  308. int err;
  309. struct qlcnic_hardware_context *ahw = adapter->ahw;
  310. err = __qlcnic_set_win_base(adapter, (u32) addr);
  311. if (!err) {
  312. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  313. return 0;
  314. } else {
  315. dev_err(&adapter->pdev->dev,
  316. "%s failed, addr = 0x%x data = 0x%x\n",
  317. __func__, (int)addr, data);
  318. return err;
  319. }
  320. }
  321. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  322. {
  323. int err, i, num_msix;
  324. struct qlcnic_hardware_context *ahw = adapter->ahw;
  325. if (!num_intr)
  326. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  327. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  328. num_intr));
  329. /* account for AEN interrupt MSI-X based interrupts */
  330. num_msix += 1;
  331. num_msix += adapter->max_drv_tx_rings;
  332. err = qlcnic_enable_msix(adapter, num_msix);
  333. if (err == -ENOMEM)
  334. return err;
  335. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  336. num_msix = adapter->ahw->num_msix;
  337. else
  338. num_msix = 1;
  339. /* setup interrupt mapping table for fw */
  340. ahw->intr_tbl = vzalloc(num_msix *
  341. sizeof(struct qlcnic_intrpt_config));
  342. if (!ahw->intr_tbl)
  343. return -ENOMEM;
  344. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  345. /* MSI-X enablement failed, use legacy interrupt */
  346. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  347. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  348. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  349. adapter->msix_entries[0].vector = adapter->pdev->irq;
  350. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  351. }
  352. for (i = 0; i < num_msix; i++) {
  353. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  354. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  355. else
  356. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  357. ahw->intr_tbl[i].id = i;
  358. ahw->intr_tbl[i].src = 0;
  359. }
  360. return 0;
  361. }
  362. inline void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  363. struct qlcnic_host_sds_ring *sds_ring)
  364. {
  365. writel(0, sds_ring->crb_intr_mask);
  366. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  367. writel(0, adapter->tgt_mask_reg);
  368. }
  369. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  370. struct qlcnic_cmd_args *cmd)
  371. {
  372. int i;
  373. for (i = 0; i < cmd->rsp.num; i++)
  374. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  375. }
  376. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  377. {
  378. u32 intr_val;
  379. struct qlcnic_hardware_context *ahw = adapter->ahw;
  380. int retries = 0;
  381. intr_val = readl(adapter->tgt_status_reg);
  382. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  383. return IRQ_NONE;
  384. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  385. adapter->stats.spurious_intr++;
  386. return IRQ_NONE;
  387. }
  388. /* clear the interrupt trigger control register */
  389. writel(0, adapter->isr_int_vec);
  390. do {
  391. intr_val = readl(adapter->tgt_status_reg);
  392. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  393. break;
  394. retries++;
  395. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  396. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  397. if (retries == QLC_83XX_LEGACY_INTX_MAX_RETRY) {
  398. dev_info(&adapter->pdev->dev,
  399. "Reached maximum retries to clear legacy interrupt\n");
  400. return IRQ_NONE;
  401. }
  402. mdelay(QLC_83XX_LEGACY_INTX_DELAY);
  403. return IRQ_HANDLED;
  404. }
  405. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  406. {
  407. struct qlcnic_host_sds_ring *sds_ring = data;
  408. struct qlcnic_adapter *adapter = sds_ring->adapter;
  409. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  410. goto done;
  411. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  412. return IRQ_NONE;
  413. done:
  414. adapter->ahw->diag_cnt++;
  415. qlcnic_83xx_enable_intr(adapter, sds_ring);
  416. return IRQ_HANDLED;
  417. }
  418. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  419. {
  420. u32 val = 0;
  421. u32 num_msix = adapter->ahw->num_msix - 1;
  422. val = (num_msix << 8);
  423. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  424. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  425. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  426. }
  427. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  428. {
  429. irq_handler_t handler;
  430. u32 val;
  431. char name[32];
  432. int err = 0;
  433. unsigned long flags = 0;
  434. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  435. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  436. flags |= IRQF_SHARED;
  437. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  438. handler = qlcnic_83xx_handle_aen;
  439. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  440. snprintf(name, (IFNAMSIZ + 4),
  441. "%s[%s]", adapter->netdev->name, "aen");
  442. err = request_irq(val, handler, flags, name, adapter);
  443. if (err) {
  444. dev_err(&adapter->pdev->dev,
  445. "failed to register MBX interrupt\n");
  446. return err;
  447. }
  448. }
  449. /* Enable mailbox interrupt */
  450. qlcnic_83xx_enable_mbx_intrpt(adapter);
  451. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  452. err = qlcnic_83xx_config_intrpt(adapter, 1);
  453. return err;
  454. }
  455. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  456. {
  457. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  458. adapter->ahw->pci_func = val & 0xf;
  459. }
  460. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  461. {
  462. void __iomem *addr;
  463. u32 val, limit = 0;
  464. struct qlcnic_hardware_context *ahw = adapter->ahw;
  465. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  466. do {
  467. val = readl(addr);
  468. if (val) {
  469. /* write the function number to register */
  470. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  471. ahw->pci_func);
  472. return 0;
  473. }
  474. usleep_range(1000, 2000);
  475. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  476. return -EIO;
  477. }
  478. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  479. {
  480. void __iomem *addr;
  481. u32 val;
  482. struct qlcnic_hardware_context *ahw = adapter->ahw;
  483. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  484. val = readl(addr);
  485. }
  486. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  487. loff_t offset, size_t size)
  488. {
  489. int ret;
  490. u32 data;
  491. if (qlcnic_api_lock(adapter)) {
  492. dev_err(&adapter->pdev->dev,
  493. "%s: failed to acquire lock. addr offset 0x%x\n",
  494. __func__, (u32)offset);
  495. return;
  496. }
  497. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  498. qlcnic_api_unlock(adapter);
  499. if (ret == -EIO) {
  500. dev_err(&adapter->pdev->dev,
  501. "%s: failed. addr offset 0x%x\n",
  502. __func__, (u32)offset);
  503. return;
  504. }
  505. data = ret;
  506. memcpy(buf, &data, size);
  507. }
  508. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  509. loff_t offset, size_t size)
  510. {
  511. u32 data;
  512. memcpy(&data, buf, size);
  513. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  514. }
  515. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  516. {
  517. int status;
  518. status = qlcnic_83xx_get_port_config(adapter);
  519. if (status) {
  520. dev_err(&adapter->pdev->dev,
  521. "Get Port Info failed\n");
  522. } else {
  523. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  524. adapter->ahw->port_type = QLCNIC_XGBE;
  525. else
  526. adapter->ahw->port_type = QLCNIC_GBE;
  527. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  528. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  529. }
  530. return status;
  531. }
  532. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  533. {
  534. u32 val;
  535. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  536. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  537. else
  538. val = BIT_2;
  539. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  540. }
  541. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  542. const struct pci_device_id *ent)
  543. {
  544. u32 op_mode, priv_level;
  545. struct qlcnic_hardware_context *ahw = adapter->ahw;
  546. ahw->fw_hal_version = 2;
  547. qlcnic_get_func_no(adapter);
  548. /* Determine function privilege level */
  549. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  550. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  551. priv_level = QLCNIC_MGMT_FUNC;
  552. else
  553. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  554. ahw->pci_func);
  555. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  556. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  557. dev_info(&adapter->pdev->dev,
  558. "HAL Version: %d Non Privileged function\n",
  559. ahw->fw_hal_version);
  560. adapter->nic_ops = &qlcnic_vf_ops;
  561. } else {
  562. adapter->nic_ops = &qlcnic_83xx_ops;
  563. }
  564. }
  565. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  566. u32 data[]);
  567. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  568. u32 data[]);
  569. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  570. struct qlcnic_cmd_args *cmd)
  571. {
  572. int i;
  573. dev_info(&adapter->pdev->dev,
  574. "Host MBX regs(%d)\n", cmd->req.num);
  575. for (i = 0; i < cmd->req.num; i++) {
  576. if (i && !(i % 8))
  577. pr_info("\n");
  578. pr_info("%08x ", cmd->req.arg[i]);
  579. }
  580. pr_info("\n");
  581. dev_info(&adapter->pdev->dev,
  582. "FW MBX regs(%d)\n", cmd->rsp.num);
  583. for (i = 0; i < cmd->rsp.num; i++) {
  584. if (i && !(i % 8))
  585. pr_info("\n");
  586. pr_info("%08x ", cmd->rsp.arg[i]);
  587. }
  588. pr_info("\n");
  589. }
  590. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  591. {
  592. u32 data;
  593. unsigned long wait_time = 0;
  594. struct qlcnic_hardware_context *ahw = adapter->ahw;
  595. /* wait for mailbox completion */
  596. do {
  597. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  598. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  599. data = QLCNIC_RCODE_TIMEOUT;
  600. break;
  601. }
  602. mdelay(1);
  603. } while (!data);
  604. return data;
  605. }
  606. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  607. struct qlcnic_cmd_args *cmd)
  608. {
  609. int i;
  610. u16 opcode;
  611. u8 mbx_err_code, mac_cmd_rcode;
  612. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd, temp, fw[8];
  613. struct qlcnic_hardware_context *ahw = adapter->ahw;
  614. opcode = LSW(cmd->req.arg[0]);
  615. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  616. dev_info(&adapter->pdev->dev,
  617. "Mailbox cmd attempted, 0x%x\n", opcode);
  618. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  619. return 0;
  620. }
  621. spin_lock(&ahw->mbx_lock);
  622. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  623. if (mbx_val) {
  624. QLCDB(adapter, DRV,
  625. "Mailbox cmd attempted, 0x%x\n", opcode);
  626. QLCDB(adapter, DRV,
  627. "Mailbox not available, 0x%x, collect FW dump\n",
  628. mbx_val);
  629. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  630. spin_unlock(&ahw->mbx_lock);
  631. return cmd->rsp.arg[0];
  632. }
  633. /* Fill in mailbox registers */
  634. mbx_cmd = cmd->req.arg[0];
  635. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  636. for (i = 1; i < cmd->req.num; i++)
  637. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  638. /* Signal FW about the impending command */
  639. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  640. poll:
  641. rsp = qlcnic_83xx_mbx_poll(adapter);
  642. /* Get the FW response data */
  643. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  644. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  645. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  646. opcode = QLCNIC_MBX_RSP(fw_data);
  647. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  648. if (opcode == QLCNIC_MBX_LINK_EVENT) {
  649. for (i = 0; i < rsp_num; i++) {
  650. temp = readl(QLCNIC_MBX_FW(ahw, i));
  651. fw[i] = temp;
  652. }
  653. qlcnic_83xx_handle_link_aen(adapter, fw);
  654. /* clear fw mbx control register */
  655. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  656. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  657. if (mbx_val)
  658. goto poll;
  659. } else if (opcode == QLCNIC_MBX_COMP_EVENT) {
  660. for (i = 0; i < rsp_num; i++) {
  661. temp = readl(QLCNIC_MBX_FW(ahw, i));
  662. fw[i] = temp;
  663. }
  664. qlcnic_83xx_handle_idc_comp_aen(adapter, fw);
  665. /* clear fw mbx control register */
  666. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  667. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  668. if (mbx_val)
  669. goto poll;
  670. } else if (opcode == QLCNIC_MBX_REQUEST_EVENT) {
  671. /* IDC Request Notification */
  672. for (i = 0; i < rsp_num; i++) {
  673. temp = readl(QLCNIC_MBX_FW(ahw, i));
  674. fw[i] = temp;
  675. }
  676. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++) {
  677. temp = QLCNIC_MBX_RSP(fw[i]);
  678. adapter->ahw->mbox_aen[i] = temp;
  679. }
  680. queue_delayed_work(adapter->qlcnic_wq,
  681. &adapter->idc_aen_work, 0);
  682. /* clear fw mbx control register */
  683. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  684. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  685. if (mbx_val)
  686. goto poll;
  687. } else if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  688. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  689. qlcnic_83xx_get_mbx_data(adapter, cmd);
  690. rsp = QLCNIC_RCODE_SUCCESS;
  691. } else {
  692. qlcnic_83xx_get_mbx_data(adapter, cmd);
  693. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  694. fw_data = readl(QLCNIC_MBX_FW(ahw, 2));
  695. mac_cmd_rcode = (u8)fw_data;
  696. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  697. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  698. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  699. rsp = QLCNIC_RCODE_SUCCESS;
  700. goto out;
  701. }
  702. }
  703. dev_info(&adapter->pdev->dev,
  704. "MBX command 0x%x failed with err:0x%x\n",
  705. opcode, mbx_err_code);
  706. rsp = mbx_err_code;
  707. qlcnic_dump_mbx(adapter, cmd);
  708. }
  709. } else {
  710. dev_info(&adapter->pdev->dev,
  711. "MBX command 0x%x timed out\n", opcode);
  712. qlcnic_dump_mbx(adapter, cmd);
  713. }
  714. out:
  715. /* clear fw mbx control register */
  716. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  717. spin_unlock(&ahw->mbx_lock);
  718. return rsp;
  719. }
  720. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  721. struct qlcnic_adapter *adapter, u32 type)
  722. {
  723. int i, size;
  724. u32 temp;
  725. const struct qlcnic_mailbox_metadata *mbx_tbl;
  726. mbx_tbl = qlcnic_83xx_mbx_tbl;
  727. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  728. for (i = 0; i < size; i++) {
  729. if (type == mbx_tbl[i].cmd) {
  730. mbx->req.num = mbx_tbl[i].in_args;
  731. mbx->rsp.num = mbx_tbl[i].out_args;
  732. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  733. GFP_ATOMIC);
  734. if (!mbx->req.arg)
  735. return -ENOMEM;
  736. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  737. GFP_ATOMIC);
  738. if (!mbx->rsp.arg) {
  739. kfree(mbx->req.arg);
  740. mbx->req.arg = NULL;
  741. return -ENOMEM;
  742. }
  743. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  744. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  745. temp = adapter->ahw->fw_hal_version << 29;
  746. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  747. break;
  748. }
  749. }
  750. return 0;
  751. }
  752. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  753. {
  754. struct qlcnic_adapter *adapter;
  755. struct qlcnic_cmd_args cmd;
  756. int i, err = 0;
  757. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  758. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  759. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  760. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  761. err = qlcnic_issue_cmd(adapter, &cmd);
  762. if (err)
  763. dev_info(&adapter->pdev->dev,
  764. "%s: Mailbox IDC ACK failed.\n", __func__);
  765. qlcnic_free_mbx_args(&cmd);
  766. }
  767. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  768. u32 data[])
  769. {
  770. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  771. QLCNIC_MBX_RSP(data[0]));
  772. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  773. return;
  774. }
  775. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  776. {
  777. u32 mask, resp, event[QLC_83XX_MBX_AEN_CNT];
  778. int i;
  779. struct qlcnic_hardware_context *ahw = adapter->ahw;
  780. if (!spin_trylock(&ahw->mbx_lock)) {
  781. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  782. writel(0, adapter->ahw->pci_base0 + mask);
  783. return;
  784. }
  785. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  786. if (!(resp & QLCNIC_SET_OWNER))
  787. goto out;
  788. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  789. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  790. switch (QLCNIC_MBX_RSP(event[0])) {
  791. case QLCNIC_MBX_LINK_EVENT:
  792. qlcnic_83xx_handle_link_aen(adapter, event);
  793. break;
  794. case QLCNIC_MBX_COMP_EVENT:
  795. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  796. break;
  797. case QLCNIC_MBX_REQUEST_EVENT:
  798. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  799. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  800. queue_delayed_work(adapter->qlcnic_wq,
  801. &adapter->idc_aen_work, 0);
  802. break;
  803. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  804. break;
  805. case QLCNIC_MBX_SFP_INSERT_EVENT:
  806. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  807. QLCNIC_MBX_RSP(event[0]));
  808. break;
  809. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  810. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  811. QLCNIC_MBX_RSP(event[0]));
  812. break;
  813. default:
  814. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  815. QLCNIC_MBX_RSP(event[0]));
  816. break;
  817. }
  818. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  819. out:
  820. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  821. writel(0, adapter->ahw->pci_base0 + mask);
  822. spin_unlock(&ahw->mbx_lock);
  823. }
  824. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  825. {
  826. int index, i, err, sds_mbx_size;
  827. u32 *buf, intrpt_id, intr_mask;
  828. u16 context_id;
  829. u8 num_sds;
  830. struct qlcnic_cmd_args cmd;
  831. struct qlcnic_host_sds_ring *sds;
  832. struct qlcnic_sds_mbx sds_mbx;
  833. struct qlcnic_add_rings_mbx_out *mbx_out;
  834. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  835. struct qlcnic_hardware_context *ahw = adapter->ahw;
  836. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  837. context_id = recv_ctx->context_id;
  838. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  839. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  840. QLCNIC_CMD_ADD_RCV_RINGS);
  841. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  842. /* set up status rings, mbx 2-81 */
  843. index = 2;
  844. for (i = 8; i < adapter->max_sds_rings; i++) {
  845. memset(&sds_mbx, 0, sds_mbx_size);
  846. sds = &recv_ctx->sds_rings[i];
  847. sds->consumer = 0;
  848. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  849. sds_mbx.phy_addr = sds->phys_addr;
  850. sds_mbx.sds_ring_size = sds->num_desc;
  851. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  852. intrpt_id = ahw->intr_tbl[i].id;
  853. else
  854. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  855. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  856. sds_mbx.intrpt_id = intrpt_id;
  857. else
  858. sds_mbx.intrpt_id = 0xffff;
  859. sds_mbx.intrpt_val = 0;
  860. buf = &cmd.req.arg[index];
  861. memcpy(buf, &sds_mbx, sds_mbx_size);
  862. index += sds_mbx_size / sizeof(u32);
  863. }
  864. /* send the mailbox command */
  865. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  866. if (err) {
  867. dev_err(&adapter->pdev->dev,
  868. "Failed to add rings %d\n", err);
  869. goto out;
  870. }
  871. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  872. index = 0;
  873. /* status descriptor ring */
  874. for (i = 8; i < adapter->max_sds_rings; i++) {
  875. sds = &recv_ctx->sds_rings[i];
  876. sds->crb_sts_consumer = ahw->pci_base0 +
  877. mbx_out->host_csmr[index];
  878. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  879. intr_mask = ahw->intr_tbl[i].src;
  880. else
  881. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  882. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  883. index++;
  884. }
  885. out:
  886. qlcnic_free_mbx_args(&cmd);
  887. return err;
  888. }
  889. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  890. {
  891. int i, err, index, sds_mbx_size, rds_mbx_size;
  892. u8 num_sds, num_rds;
  893. u32 *buf, intrpt_id, intr_mask, cap = 0;
  894. struct qlcnic_host_sds_ring *sds;
  895. struct qlcnic_host_rds_ring *rds;
  896. struct qlcnic_sds_mbx sds_mbx;
  897. struct qlcnic_rds_mbx rds_mbx;
  898. struct qlcnic_cmd_args cmd;
  899. struct qlcnic_rcv_mbx_out *mbx_out;
  900. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  901. struct qlcnic_hardware_context *ahw = adapter->ahw;
  902. num_rds = adapter->max_rds_rings;
  903. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  904. num_sds = adapter->max_sds_rings;
  905. else
  906. num_sds = QLCNIC_MAX_RING_SETS;
  907. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  908. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  909. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  910. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  911. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  912. /* set mailbox hdr and capabilities */
  913. qlcnic_alloc_mbx_args(&cmd, adapter,
  914. QLCNIC_CMD_CREATE_RX_CTX);
  915. cmd.req.arg[1] = cap;
  916. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  917. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  918. /* set up status rings, mbx 8-57/87 */
  919. index = QLC_83XX_HOST_SDS_MBX_IDX;
  920. for (i = 0; i < num_sds; i++) {
  921. memset(&sds_mbx, 0, sds_mbx_size);
  922. sds = &recv_ctx->sds_rings[i];
  923. sds->consumer = 0;
  924. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  925. sds_mbx.phy_addr = sds->phys_addr;
  926. sds_mbx.sds_ring_size = sds->num_desc;
  927. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  928. intrpt_id = ahw->intr_tbl[i].id;
  929. else
  930. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  931. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  932. sds_mbx.intrpt_id = intrpt_id;
  933. else
  934. sds_mbx.intrpt_id = 0xffff;
  935. sds_mbx.intrpt_val = 0;
  936. buf = &cmd.req.arg[index];
  937. memcpy(buf, &sds_mbx, sds_mbx_size);
  938. index += sds_mbx_size / sizeof(u32);
  939. }
  940. /* set up receive rings, mbx 88-111/135 */
  941. index = QLCNIC_HOST_RDS_MBX_IDX;
  942. rds = &recv_ctx->rds_rings[0];
  943. rds->producer = 0;
  944. memset(&rds_mbx, 0, rds_mbx_size);
  945. rds_mbx.phy_addr_reg = rds->phys_addr;
  946. rds_mbx.reg_ring_sz = rds->dma_size;
  947. rds_mbx.reg_ring_len = rds->num_desc;
  948. /* Jumbo ring */
  949. rds = &recv_ctx->rds_rings[1];
  950. rds->producer = 0;
  951. rds_mbx.phy_addr_jmb = rds->phys_addr;
  952. rds_mbx.jmb_ring_sz = rds->dma_size;
  953. rds_mbx.jmb_ring_len = rds->num_desc;
  954. buf = &cmd.req.arg[index];
  955. memcpy(buf, &rds_mbx, rds_mbx_size);
  956. /* send the mailbox command */
  957. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  958. if (err) {
  959. dev_err(&adapter->pdev->dev,
  960. "Failed to create Rx ctx in firmware%d\n", err);
  961. goto out;
  962. }
  963. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  964. recv_ctx->context_id = mbx_out->ctx_id;
  965. recv_ctx->state = mbx_out->state;
  966. recv_ctx->virt_port = mbx_out->vport_id;
  967. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  968. recv_ctx->context_id, recv_ctx->state);
  969. /* Receive descriptor ring */
  970. /* Standard ring */
  971. rds = &recv_ctx->rds_rings[0];
  972. rds->crb_rcv_producer = ahw->pci_base0 +
  973. mbx_out->host_prod[0].reg_buf;
  974. /* Jumbo ring */
  975. rds = &recv_ctx->rds_rings[1];
  976. rds->crb_rcv_producer = ahw->pci_base0 +
  977. mbx_out->host_prod[0].jmb_buf;
  978. /* status descriptor ring */
  979. for (i = 0; i < num_sds; i++) {
  980. sds = &recv_ctx->sds_rings[i];
  981. sds->crb_sts_consumer = ahw->pci_base0 +
  982. mbx_out->host_csmr[i];
  983. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  984. intr_mask = ahw->intr_tbl[i].src;
  985. else
  986. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  987. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  988. }
  989. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  990. err = qlcnic_83xx_add_rings(adapter);
  991. out:
  992. qlcnic_free_mbx_args(&cmd);
  993. return err;
  994. }
  995. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  996. struct qlcnic_host_tx_ring *tx, int ring)
  997. {
  998. int err;
  999. u16 msix_id;
  1000. u32 *buf, intr_mask;
  1001. struct qlcnic_cmd_args cmd;
  1002. struct qlcnic_tx_mbx mbx;
  1003. struct qlcnic_tx_mbx_out *mbx_out;
  1004. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1005. /* Reset host resources */
  1006. tx->producer = 0;
  1007. tx->sw_consumer = 0;
  1008. *(tx->hw_consumer) = 0;
  1009. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1010. /* setup mailbox inbox registerss */
  1011. mbx.phys_addr = tx->phys_addr;
  1012. mbx.cnsmr_index = tx->hw_cons_phys_addr;
  1013. mbx.size = tx->num_desc;
  1014. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1015. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  1016. else
  1017. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1018. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1019. mbx.intr_id = msix_id;
  1020. else
  1021. mbx.intr_id = 0xffff;
  1022. mbx.src = 0;
  1023. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1024. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1025. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  1026. buf = &cmd.req.arg[6];
  1027. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1028. /* send the mailbox command*/
  1029. err = qlcnic_issue_cmd(adapter, &cmd);
  1030. if (err) {
  1031. dev_err(&adapter->pdev->dev,
  1032. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1033. goto out;
  1034. }
  1035. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1036. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1037. tx->ctx_id = mbx_out->ctx_id;
  1038. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1039. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1040. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1041. }
  1042. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1043. tx->ctx_id, mbx_out->state);
  1044. out:
  1045. qlcnic_free_mbx_args(&cmd);
  1046. return err;
  1047. }
  1048. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1049. u32 beacon)
  1050. {
  1051. struct qlcnic_cmd_args cmd;
  1052. u32 mbx_in;
  1053. int i, status = 0;
  1054. if (state) {
  1055. /* Get LED configuration */
  1056. qlcnic_alloc_mbx_args(&cmd, adapter,
  1057. QLCNIC_CMD_GET_LED_CONFIG);
  1058. status = qlcnic_issue_cmd(adapter, &cmd);
  1059. if (status) {
  1060. dev_err(&adapter->pdev->dev,
  1061. "Get led config failed.\n");
  1062. goto mbx_err;
  1063. } else {
  1064. for (i = 0; i < 4; i++)
  1065. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1066. }
  1067. qlcnic_free_mbx_args(&cmd);
  1068. /* Set LED Configuration */
  1069. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1070. LSW(QLC_83XX_LED_CONFIG);
  1071. qlcnic_alloc_mbx_args(&cmd, adapter,
  1072. QLCNIC_CMD_SET_LED_CONFIG);
  1073. cmd.req.arg[1] = mbx_in;
  1074. cmd.req.arg[2] = mbx_in;
  1075. cmd.req.arg[3] = mbx_in;
  1076. if (beacon)
  1077. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1078. status = qlcnic_issue_cmd(adapter, &cmd);
  1079. if (status) {
  1080. dev_err(&adapter->pdev->dev,
  1081. "Set led config failed.\n");
  1082. }
  1083. mbx_err:
  1084. qlcnic_free_mbx_args(&cmd);
  1085. return status;
  1086. } else {
  1087. /* Restoring default LED configuration */
  1088. qlcnic_alloc_mbx_args(&cmd, adapter,
  1089. QLCNIC_CMD_SET_LED_CONFIG);
  1090. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1091. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1092. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1093. if (beacon)
  1094. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1095. status = qlcnic_issue_cmd(adapter, &cmd);
  1096. if (status)
  1097. dev_err(&adapter->pdev->dev,
  1098. "Restoring led config failed.\n");
  1099. qlcnic_free_mbx_args(&cmd);
  1100. return status;
  1101. }
  1102. }
  1103. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1104. int enable)
  1105. {
  1106. struct qlcnic_cmd_args cmd;
  1107. int status;
  1108. if (enable) {
  1109. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1110. cmd.req.arg[1] = 1 | BIT_0;
  1111. } else {
  1112. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1113. cmd.req.arg[1] = 0 | BIT_0;
  1114. }
  1115. status = qlcnic_issue_cmd(adapter, &cmd);
  1116. if (status)
  1117. dev_err(&adapter->pdev->dev,
  1118. "Failed to %s in NIC IDC function event.\n",
  1119. (enable ? "register" : "unregister"));
  1120. qlcnic_free_mbx_args(&cmd);
  1121. }
  1122. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1123. {
  1124. struct qlcnic_cmd_args cmd;
  1125. int err;
  1126. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1127. cmd.req.arg[1] = adapter->ahw->port_config;
  1128. err = qlcnic_issue_cmd(adapter, &cmd);
  1129. if (err)
  1130. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1131. qlcnic_free_mbx_args(&cmd);
  1132. return err;
  1133. }
  1134. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1135. {
  1136. struct qlcnic_cmd_args cmd;
  1137. int err;
  1138. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1139. err = qlcnic_issue_cmd(adapter, &cmd);
  1140. if (err)
  1141. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1142. else
  1143. adapter->ahw->port_config = cmd.rsp.arg[1];
  1144. qlcnic_free_mbx_args(&cmd);
  1145. return err;
  1146. }
  1147. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1148. {
  1149. int err;
  1150. u32 temp;
  1151. struct qlcnic_cmd_args cmd;
  1152. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1153. temp = adapter->recv_ctx->context_id << 16;
  1154. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1155. err = qlcnic_issue_cmd(adapter, &cmd);
  1156. if (err)
  1157. dev_info(&adapter->pdev->dev,
  1158. "Setup linkevent mailbox failed\n");
  1159. qlcnic_free_mbx_args(&cmd);
  1160. return err;
  1161. }
  1162. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1163. {
  1164. int err;
  1165. u32 temp;
  1166. struct qlcnic_cmd_args cmd;
  1167. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1168. return -EIO;
  1169. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1170. temp = adapter->recv_ctx->context_id << 16;
  1171. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1172. err = qlcnic_issue_cmd(adapter, &cmd);
  1173. if (err)
  1174. dev_info(&adapter->pdev->dev,
  1175. "Promiscous mode config failed\n");
  1176. qlcnic_free_mbx_args(&cmd);
  1177. return err;
  1178. }
  1179. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1180. {
  1181. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1182. int status = 0, loop = 0;
  1183. u32 config;
  1184. status = qlcnic_83xx_get_port_config(adapter);
  1185. if (status)
  1186. return status;
  1187. config = ahw->port_config;
  1188. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1189. if (mode == QLCNIC_ILB_MODE)
  1190. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1191. if (mode == QLCNIC_ELB_MODE)
  1192. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1193. status = qlcnic_83xx_set_port_config(adapter);
  1194. if (status) {
  1195. dev_err(&adapter->pdev->dev,
  1196. "Failed to Set Loopback Mode = 0x%x.\n",
  1197. ahw->port_config);
  1198. ahw->port_config = config;
  1199. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1200. return status;
  1201. }
  1202. /* Wait until firmware send IDC Completion AEN */
  1203. do {
  1204. msleep(300);
  1205. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1206. dev_err(&adapter->pdev->dev,
  1207. "FW did not generate IDC completion AEN\n");
  1208. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1209. return -EIO;
  1210. }
  1211. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1212. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1213. QLCNIC_MAC_ADD);
  1214. return status;
  1215. }
  1216. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1217. {
  1218. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1219. int status = 0, loop = 0;
  1220. u32 config = ahw->port_config;
  1221. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1222. if (mode == QLCNIC_ILB_MODE)
  1223. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1224. if (mode == QLCNIC_ELB_MODE)
  1225. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1226. status = qlcnic_83xx_set_port_config(adapter);
  1227. if (status) {
  1228. dev_err(&adapter->pdev->dev,
  1229. "Failed to Clear Loopback Mode = 0x%x.\n",
  1230. ahw->port_config);
  1231. ahw->port_config = config;
  1232. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1233. return status;
  1234. }
  1235. /* Wait until firmware send IDC Completion AEN */
  1236. do {
  1237. msleep(300);
  1238. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1239. dev_err(&adapter->pdev->dev,
  1240. "Firmware didn't sent IDC completion AEN\n");
  1241. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1242. return -EIO;
  1243. }
  1244. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1245. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1246. QLCNIC_MAC_DEL);
  1247. return status;
  1248. }
  1249. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1250. int mode)
  1251. {
  1252. int err;
  1253. u32 temp;
  1254. struct qlcnic_cmd_args cmd;
  1255. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1256. if (mode == QLCNIC_IP_UP) {
  1257. temp = adapter->recv_ctx->context_id << 16;
  1258. cmd.req.arg[1] = 1 | temp;
  1259. } else {
  1260. temp = adapter->recv_ctx->context_id << 16;
  1261. cmd.req.arg[1] = 2 | temp;
  1262. }
  1263. cmd.req.arg[2] = ntohl(ip);
  1264. err = qlcnic_issue_cmd(adapter, &cmd);
  1265. if (err != QLCNIC_RCODE_SUCCESS)
  1266. dev_err(&adapter->netdev->dev,
  1267. "could not notify %s IP 0x%x request\n",
  1268. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1269. qlcnic_free_mbx_args(&cmd);
  1270. }
  1271. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1272. {
  1273. int err;
  1274. u32 temp, arg1;
  1275. struct qlcnic_cmd_args cmd;
  1276. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1277. return 0;
  1278. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1279. temp = adapter->recv_ctx->context_id << 16;
  1280. arg1 = (mode ? (BIT_0 | BIT_1 | BIT_3) : 0) | temp;
  1281. cmd.req.arg[1] = arg1;
  1282. err = qlcnic_issue_cmd(adapter, &cmd);
  1283. if (err)
  1284. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1285. qlcnic_free_mbx_args(&cmd);
  1286. return err;
  1287. }
  1288. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1289. {
  1290. int err;
  1291. u32 word;
  1292. struct qlcnic_cmd_args cmd;
  1293. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1294. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1295. 0x255b0ec26d5a56daULL };
  1296. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1297. /*
  1298. * RSS request:
  1299. * bits 3-0: Rsvd
  1300. * 5-4: hash_type_ipv4
  1301. * 7-6: hash_type_ipv6
  1302. * 8: enable
  1303. * 9: use indirection table
  1304. * 16-31: indirection table mask
  1305. */
  1306. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1307. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1308. ((u32)(enable & 0x1) << 8) |
  1309. ((0x7ULL) << 16);
  1310. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1311. cmd.req.arg[2] = word;
  1312. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1313. err = qlcnic_issue_cmd(adapter, &cmd);
  1314. if (err)
  1315. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1316. qlcnic_free_mbx_args(&cmd);
  1317. return err;
  1318. }
  1319. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1320. __le16 vlan_id, u8 op)
  1321. {
  1322. int err;
  1323. u32 *buf;
  1324. struct qlcnic_cmd_args cmd;
  1325. struct qlcnic_macvlan_mbx mv;
  1326. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1327. return -EIO;
  1328. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1329. if (err)
  1330. return err;
  1331. cmd.req.arg[1] = op | (1 << 8) |
  1332. (adapter->recv_ctx->context_id << 16);
  1333. mv.vlan = le16_to_cpu(vlan_id);
  1334. memcpy(&mv.mac, addr, ETH_ALEN);
  1335. buf = &cmd.req.arg[2];
  1336. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1337. err = qlcnic_issue_cmd(adapter, &cmd);
  1338. if (err)
  1339. dev_err(&adapter->pdev->dev,
  1340. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1341. ((op == 1) ? "add " : "delete "), err);
  1342. qlcnic_free_mbx_args(&cmd);
  1343. return err;
  1344. }
  1345. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1346. __le16 vlan_id)
  1347. {
  1348. u8 mac[ETH_ALEN];
  1349. memcpy(&mac, addr, ETH_ALEN);
  1350. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1351. }
  1352. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1353. u8 type, struct qlcnic_cmd_args *cmd)
  1354. {
  1355. switch (type) {
  1356. case QLCNIC_SET_STATION_MAC:
  1357. case QLCNIC_SET_FAC_DEF_MAC:
  1358. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1359. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1360. break;
  1361. }
  1362. cmd->req.arg[1] = type;
  1363. }
  1364. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1365. {
  1366. int err, i;
  1367. struct qlcnic_cmd_args cmd;
  1368. u32 mac_low, mac_high;
  1369. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1370. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1371. err = qlcnic_issue_cmd(adapter, &cmd);
  1372. if (err == QLCNIC_RCODE_SUCCESS) {
  1373. mac_low = cmd.rsp.arg[1];
  1374. mac_high = cmd.rsp.arg[2];
  1375. for (i = 0; i < 2; i++)
  1376. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1377. for (i = 2; i < 6; i++)
  1378. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1379. } else {
  1380. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1381. err);
  1382. err = -EIO;
  1383. }
  1384. qlcnic_free_mbx_args(&cmd);
  1385. return err;
  1386. }
  1387. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1388. {
  1389. int err;
  1390. u32 temp;
  1391. struct qlcnic_cmd_args cmd;
  1392. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1393. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1394. return;
  1395. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1396. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1397. cmd.req.arg[3] = coal->flag;
  1398. temp = coal->rx_time_us << 16;
  1399. cmd.req.arg[2] = coal->rx_packets | temp;
  1400. err = qlcnic_issue_cmd(adapter, &cmd);
  1401. if (err != QLCNIC_RCODE_SUCCESS)
  1402. dev_info(&adapter->pdev->dev,
  1403. "Failed to send interrupt coalescence parameters\n");
  1404. qlcnic_free_mbx_args(&cmd);
  1405. }
  1406. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1407. u32 data[])
  1408. {
  1409. u8 link_status, duplex;
  1410. /* link speed */
  1411. link_status = LSB(data[3]) & 1;
  1412. adapter->ahw->link_speed = MSW(data[2]);
  1413. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1414. adapter->ahw->module_type = MSB(LSW(data[3]));
  1415. duplex = LSB(MSW(data[3]));
  1416. if (duplex)
  1417. adapter->ahw->link_duplex = DUPLEX_FULL;
  1418. else
  1419. adapter->ahw->link_duplex = DUPLEX_HALF;
  1420. adapter->ahw->has_link_events = 1;
  1421. qlcnic_advert_link_change(adapter, link_status);
  1422. }
  1423. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1424. {
  1425. struct qlcnic_adapter *adapter = data;
  1426. qlcnic_83xx_process_aen(adapter);
  1427. return IRQ_HANDLED;
  1428. }
  1429. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1430. {
  1431. int err = -EIO;
  1432. struct qlcnic_cmd_args cmd;
  1433. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1434. dev_err(&adapter->pdev->dev,
  1435. "%s: Error, invoked by non management func\n",
  1436. __func__);
  1437. return err;
  1438. }
  1439. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1440. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1441. err = qlcnic_issue_cmd(adapter, &cmd);
  1442. if (err != QLCNIC_RCODE_SUCCESS) {
  1443. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1444. err);
  1445. err = -EIO;
  1446. }
  1447. qlcnic_free_mbx_args(&cmd);
  1448. return err;
  1449. }
  1450. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1451. struct qlcnic_info *nic)
  1452. {
  1453. int i, err = -EIO;
  1454. struct qlcnic_cmd_args cmd;
  1455. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1456. dev_err(&adapter->pdev->dev,
  1457. "%s: Error, invoked by non management func\n",
  1458. __func__);
  1459. return err;
  1460. }
  1461. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1462. cmd.req.arg[1] = (nic->pci_func << 16);
  1463. cmd.req.arg[2] = 0x1 << 16;
  1464. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1465. cmd.req.arg[4] = nic->capabilities;
  1466. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1467. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1468. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1469. for (i = 8; i < 32; i++)
  1470. cmd.req.arg[i] = 0;
  1471. err = qlcnic_issue_cmd(adapter, &cmd);
  1472. if (err != QLCNIC_RCODE_SUCCESS) {
  1473. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1474. err);
  1475. err = -EIO;
  1476. }
  1477. qlcnic_free_mbx_args(&cmd);
  1478. return err;
  1479. }
  1480. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1481. struct qlcnic_info *npar_info, u8 func_id)
  1482. {
  1483. int err;
  1484. u32 temp;
  1485. u8 op = 0;
  1486. struct qlcnic_cmd_args cmd;
  1487. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1488. if (func_id != adapter->ahw->pci_func) {
  1489. temp = func_id << 16;
  1490. cmd.req.arg[1] = op | BIT_31 | temp;
  1491. } else {
  1492. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1493. }
  1494. err = qlcnic_issue_cmd(adapter, &cmd);
  1495. if (err) {
  1496. dev_info(&adapter->pdev->dev,
  1497. "Failed to get nic info %d\n", err);
  1498. goto out;
  1499. }
  1500. npar_info->op_type = cmd.rsp.arg[1];
  1501. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1502. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1503. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1504. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1505. npar_info->capabilities = cmd.rsp.arg[4];
  1506. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1507. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1508. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1509. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1510. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1511. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1512. if (cmd.rsp.arg[8] & 0x1)
  1513. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1514. if (cmd.rsp.arg[8] & 0x10000) {
  1515. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1516. npar_info->max_linkspeed_reg_offset = temp;
  1517. }
  1518. out:
  1519. qlcnic_free_mbx_args(&cmd);
  1520. return err;
  1521. }
  1522. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1523. struct qlcnic_pci_info *pci_info)
  1524. {
  1525. int i, err = 0, j = 0;
  1526. u32 temp;
  1527. struct qlcnic_cmd_args cmd;
  1528. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1529. err = qlcnic_issue_cmd(adapter, &cmd);
  1530. adapter->ahw->act_pci_func = 0;
  1531. if (err == QLCNIC_RCODE_SUCCESS) {
  1532. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1533. dev_info(&adapter->pdev->dev,
  1534. "%s: total functions = %d\n",
  1535. __func__, pci_info->func_count);
  1536. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1537. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1538. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1539. i++;
  1540. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1541. if (pci_info->type == QLCNIC_TYPE_NIC)
  1542. adapter->ahw->act_pci_func++;
  1543. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1544. pci_info->default_port = temp;
  1545. i++;
  1546. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1547. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1548. pci_info->tx_max_bw = temp;
  1549. i = i + 2;
  1550. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1551. i++;
  1552. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1553. i = i + 3;
  1554. dev_info(&adapter->pdev->dev, "%s:\n"
  1555. "\tid = %d active = %d type = %d\n"
  1556. "\tport = %d min bw = %d max bw = %d\n"
  1557. "\tmac_addr = %pM\n", __func__,
  1558. pci_info->id, pci_info->active, pci_info->type,
  1559. pci_info->default_port, pci_info->tx_min_bw,
  1560. pci_info->tx_max_bw, pci_info->mac);
  1561. }
  1562. } else {
  1563. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1564. err);
  1565. err = -EIO;
  1566. }
  1567. qlcnic_free_mbx_args(&cmd);
  1568. return err;
  1569. }
  1570. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1571. {
  1572. int i, index, err;
  1573. bool type;
  1574. u8 max_ints;
  1575. u32 val, temp;
  1576. struct qlcnic_cmd_args cmd;
  1577. max_ints = adapter->ahw->num_msix;
  1578. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1579. cmd.req.arg[1] = max_ints;
  1580. for (i = 0, index = 2; i < max_ints; i++) {
  1581. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1582. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1583. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1584. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1585. cmd.req.arg[index++] = val;
  1586. }
  1587. err = qlcnic_issue_cmd(adapter, &cmd);
  1588. if (err) {
  1589. dev_err(&adapter->pdev->dev,
  1590. "Failed to configure interrupts 0x%x\n", err);
  1591. goto out;
  1592. }
  1593. max_ints = cmd.rsp.arg[1];
  1594. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1595. val = cmd.rsp.arg[index];
  1596. if (LSB(val)) {
  1597. dev_info(&adapter->pdev->dev,
  1598. "Can't configure interrupt %d\n",
  1599. adapter->ahw->intr_tbl[i].id);
  1600. continue;
  1601. }
  1602. if (op_type) {
  1603. adapter->ahw->intr_tbl[i].id = MSW(val);
  1604. adapter->ahw->intr_tbl[i].enabled = 1;
  1605. temp = cmd.rsp.arg[index + 1];
  1606. adapter->ahw->intr_tbl[i].src = temp;
  1607. } else {
  1608. adapter->ahw->intr_tbl[i].id = i;
  1609. adapter->ahw->intr_tbl[i].enabled = 0;
  1610. adapter->ahw->intr_tbl[i].src = 0;
  1611. }
  1612. }
  1613. out:
  1614. qlcnic_free_mbx_args(&cmd);
  1615. return err;
  1616. }
  1617. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1618. {
  1619. int id, timeout = 0;
  1620. u32 status = 0;
  1621. while (status == 0) {
  1622. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1623. if (status)
  1624. break;
  1625. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1626. id = QLC_SHARED_REG_RD32(adapter,
  1627. QLCNIC_FLASH_LOCK_OWNER);
  1628. dev_err(&adapter->pdev->dev,
  1629. "%s: failed, lock held by %d\n", __func__, id);
  1630. return -EIO;
  1631. }
  1632. usleep_range(1000, 2000);
  1633. }
  1634. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1635. return 0;
  1636. }
  1637. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1638. {
  1639. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1640. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1641. }
  1642. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1643. u32 flash_addr, u8 *p_data,
  1644. int count)
  1645. {
  1646. int i, ret;
  1647. u32 word, range, flash_offset, addr = flash_addr;
  1648. ulong indirect_add, direct_window;
  1649. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1650. if (addr & 0x3) {
  1651. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1652. return -EIO;
  1653. }
  1654. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1655. (addr));
  1656. range = flash_offset + (count * sizeof(u32));
  1657. /* Check if data is spread across multiple sectors */
  1658. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1659. /* Multi sector read */
  1660. for (i = 0; i < count; i++) {
  1661. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1662. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1663. indirect_add);
  1664. if (ret == -EIO)
  1665. return -EIO;
  1666. word = ret;
  1667. *(u32 *)p_data = word;
  1668. p_data = p_data + 4;
  1669. addr = addr + 4;
  1670. flash_offset = flash_offset + 4;
  1671. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1672. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1673. /* This write is needed once for each sector */
  1674. qlcnic_83xx_wrt_reg_indirect(adapter,
  1675. direct_window,
  1676. (addr));
  1677. flash_offset = 0;
  1678. }
  1679. }
  1680. } else {
  1681. /* Single sector read */
  1682. for (i = 0; i < count; i++) {
  1683. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1684. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1685. indirect_add);
  1686. if (ret == -EIO)
  1687. return -EIO;
  1688. word = ret;
  1689. *(u32 *)p_data = word;
  1690. p_data = p_data + 4;
  1691. addr = addr + 4;
  1692. }
  1693. }
  1694. return 0;
  1695. }
  1696. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1697. {
  1698. u32 status;
  1699. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1700. do {
  1701. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1702. QLC_83XX_FLASH_STATUS);
  1703. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1704. QLC_83XX_FLASH_STATUS_READY)
  1705. break;
  1706. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1707. } while (--retries);
  1708. if (!retries)
  1709. return -EIO;
  1710. return 0;
  1711. }
  1712. static int qlcnic_83xx_enable_flash_write_op(struct qlcnic_adapter *adapter)
  1713. {
  1714. int ret;
  1715. u32 cmd;
  1716. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1717. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1718. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  1719. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1720. adapter->ahw->fdt.write_enable_bits);
  1721. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1722. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1723. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1724. if (ret)
  1725. return -EIO;
  1726. return 0;
  1727. }
  1728. static int qlcnic_83xx_disable_flash_write_op(struct qlcnic_adapter *adapter)
  1729. {
  1730. int ret;
  1731. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1732. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  1733. adapter->ahw->fdt.write_statusreg_cmd));
  1734. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1735. adapter->ahw->fdt.write_disable_bits);
  1736. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1737. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1738. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1739. if (ret)
  1740. return -EIO;
  1741. return 0;
  1742. }
  1743. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  1744. {
  1745. int ret, mfg_id;
  1746. if (qlcnic_83xx_lock_flash(adapter))
  1747. return -EIO;
  1748. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1749. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  1750. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1751. QLC_83XX_FLASH_READ_CTRL);
  1752. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1753. if (ret) {
  1754. qlcnic_83xx_unlock_flash(adapter);
  1755. return -EIO;
  1756. }
  1757. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  1758. if (mfg_id == -EIO)
  1759. return -EIO;
  1760. adapter->flash_mfg_id = (mfg_id & 0xFF);
  1761. qlcnic_83xx_unlock_flash(adapter);
  1762. return 0;
  1763. }
  1764. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  1765. {
  1766. int count, fdt_size, ret = 0;
  1767. fdt_size = sizeof(struct qlcnic_fdt);
  1768. count = fdt_size / sizeof(u32);
  1769. if (qlcnic_83xx_lock_flash(adapter))
  1770. return -EIO;
  1771. memset(&adapter->ahw->fdt, 0, fdt_size);
  1772. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  1773. (u8 *)&adapter->ahw->fdt,
  1774. count);
  1775. qlcnic_83xx_unlock_flash(adapter);
  1776. return ret;
  1777. }
  1778. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  1779. u32 sector_start_addr)
  1780. {
  1781. u32 reversed_addr, addr1, addr2, cmd;
  1782. int ret = -EIO;
  1783. if (qlcnic_83xx_lock_flash(adapter) != 0)
  1784. return -EIO;
  1785. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  1786. ret = qlcnic_83xx_enable_flash_write_op(adapter);
  1787. if (ret) {
  1788. qlcnic_83xx_unlock_flash(adapter);
  1789. dev_err(&adapter->pdev->dev,
  1790. "%s failed at %d\n",
  1791. __func__, __LINE__);
  1792. return ret;
  1793. }
  1794. }
  1795. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1796. if (ret) {
  1797. qlcnic_83xx_unlock_flash(adapter);
  1798. dev_err(&adapter->pdev->dev,
  1799. "%s: failed at %d\n", __func__, __LINE__);
  1800. return -EIO;
  1801. }
  1802. addr1 = (sector_start_addr & 0xFF) << 16;
  1803. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  1804. reversed_addr = addr1 | addr2;
  1805. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1806. reversed_addr);
  1807. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  1808. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  1809. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  1810. else
  1811. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1812. QLC_83XX_FLASH_OEM_ERASE_SIG);
  1813. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1814. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  1815. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1816. if (ret) {
  1817. qlcnic_83xx_unlock_flash(adapter);
  1818. dev_err(&adapter->pdev->dev,
  1819. "%s: failed at %d\n", __func__, __LINE__);
  1820. return -EIO;
  1821. }
  1822. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  1823. ret = qlcnic_83xx_disable_flash_write_op(adapter);
  1824. if (ret) {
  1825. qlcnic_83xx_unlock_flash(adapter);
  1826. dev_err(&adapter->pdev->dev,
  1827. "%s: failed at %d\n", __func__, __LINE__);
  1828. return ret;
  1829. }
  1830. }
  1831. qlcnic_83xx_unlock_flash(adapter);
  1832. return 0;
  1833. }
  1834. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  1835. u32 *p_data)
  1836. {
  1837. int ret = -EIO;
  1838. u32 addr1 = 0x00800000 | (addr >> 2);
  1839. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  1840. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  1841. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1842. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  1843. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1844. if (ret) {
  1845. dev_err(&adapter->pdev->dev,
  1846. "%s: failed at %d\n", __func__, __LINE__);
  1847. return -EIO;
  1848. }
  1849. return 0;
  1850. }
  1851. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  1852. u32 *p_data, int count)
  1853. {
  1854. u32 temp;
  1855. int ret = -EIO;
  1856. if ((count < QLC_83XX_FLASH_BULK_WRITE_MIN) ||
  1857. (count > QLC_83XX_FLASH_BULK_WRITE_MAX)) {
  1858. dev_err(&adapter->pdev->dev,
  1859. "%s: Invalid word count\n", __func__);
  1860. return -EIO;
  1861. }
  1862. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  1863. QLC_83XX_FLASH_SPI_CONTROL);
  1864. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  1865. (temp | QLC_83XX_FLASH_SPI_CTRL));
  1866. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1867. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  1868. /* First DWORD write */
  1869. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  1870. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1871. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  1872. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1873. if (ret) {
  1874. dev_err(&adapter->pdev->dev,
  1875. "%s: failed at %d\n", __func__, __LINE__);
  1876. return -EIO;
  1877. }
  1878. count--;
  1879. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1880. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  1881. /* Second to N-1 DWORD writes */
  1882. while (count != 1) {
  1883. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1884. *p_data++);
  1885. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1886. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  1887. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1888. if (ret) {
  1889. dev_err(&adapter->pdev->dev,
  1890. "%s: failed at %d\n", __func__, __LINE__);
  1891. return -EIO;
  1892. }
  1893. count--;
  1894. }
  1895. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1896. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  1897. (addr >> 2));
  1898. /* Last DWORD write */
  1899. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  1900. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1901. QLC_83XX_FLASH_LAST_MS_PATTERN);
  1902. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1903. if (ret) {
  1904. dev_err(&adapter->pdev->dev,
  1905. "%s: failed at %d\n", __func__, __LINE__);
  1906. return -EIO;
  1907. }
  1908. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  1909. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  1910. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  1911. __func__, __LINE__);
  1912. /* Operation failed, clear error bit */
  1913. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  1914. QLC_83XX_FLASH_SPI_CONTROL);
  1915. qlcnic_83xx_wrt_reg_indirect(adapter,
  1916. QLC_83XX_FLASH_SPI_CONTROL,
  1917. (temp | QLC_83XX_FLASH_SPI_CTRL));
  1918. }
  1919. return 0;
  1920. }
  1921. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  1922. {
  1923. u32 val, id;
  1924. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  1925. /* Check if recovery need to be performed by the calling function */
  1926. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  1927. val = val & ~0x3F;
  1928. val = val | ((adapter->portnum << 2) |
  1929. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  1930. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  1931. dev_info(&adapter->pdev->dev,
  1932. "%s: lock recovery initiated\n", __func__);
  1933. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  1934. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  1935. id = ((val >> 2) & 0xF);
  1936. if (id == adapter->portnum) {
  1937. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  1938. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  1939. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  1940. /* Force release the lock */
  1941. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  1942. /* Clear recovery bits */
  1943. val = val & ~0x3F;
  1944. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  1945. dev_info(&adapter->pdev->dev,
  1946. "%s: lock recovery completed\n", __func__);
  1947. } else {
  1948. dev_info(&adapter->pdev->dev,
  1949. "%s: func %d to resume lock recovery process\n",
  1950. __func__, id);
  1951. }
  1952. } else {
  1953. dev_info(&adapter->pdev->dev,
  1954. "%s: lock recovery initiated by other functions\n",
  1955. __func__);
  1956. }
  1957. }
  1958. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  1959. {
  1960. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  1961. int max_attempt = 0;
  1962. while (status == 0) {
  1963. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  1964. if (status)
  1965. break;
  1966. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  1967. i++;
  1968. if (i == 1)
  1969. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1970. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  1971. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1972. if (val == temp) {
  1973. id = val & 0xFF;
  1974. dev_info(&adapter->pdev->dev,
  1975. "%s: lock to be recovered from %d\n",
  1976. __func__, id);
  1977. qlcnic_83xx_recover_driver_lock(adapter);
  1978. i = 0;
  1979. max_attempt++;
  1980. } else {
  1981. dev_err(&adapter->pdev->dev,
  1982. "%s: failed to get lock\n", __func__);
  1983. return -EIO;
  1984. }
  1985. }
  1986. /* Force exit from while loop after few attempts */
  1987. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  1988. dev_err(&adapter->pdev->dev,
  1989. "%s: failed to get lock\n", __func__);
  1990. return -EIO;
  1991. }
  1992. }
  1993. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1994. lock_alive_counter = val >> 8;
  1995. lock_alive_counter++;
  1996. val = lock_alive_counter << 8 | adapter->portnum;
  1997. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  1998. return 0;
  1999. }
  2000. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2001. {
  2002. u32 val, lock_alive_counter, id;
  2003. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2004. id = val & 0xFF;
  2005. lock_alive_counter = val >> 8;
  2006. if (id != adapter->portnum)
  2007. dev_err(&adapter->pdev->dev,
  2008. "%s:Warning func %d is unlocking lock owned by %d\n",
  2009. __func__, adapter->portnum, id);
  2010. val = (lock_alive_counter << 8) | 0xFF;
  2011. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2012. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2013. }
  2014. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2015. u32 *data, u32 count)
  2016. {
  2017. int i, j, ret = 0;
  2018. u32 temp;
  2019. /* Check alignment */
  2020. if (addr & 0xF)
  2021. return -EIO;
  2022. mutex_lock(&adapter->ahw->mem_lock);
  2023. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2024. for (i = 0; i < count; i++, addr += 16) {
  2025. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2026. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2027. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2028. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2029. mutex_unlock(&adapter->ahw->mem_lock);
  2030. return -EIO;
  2031. }
  2032. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2033. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2034. *data++);
  2035. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2036. *data++);
  2037. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2038. *data++);
  2039. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2040. *data++);
  2041. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2042. QLCNIC_TA_WRITE_ENABLE);
  2043. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2044. QLCNIC_TA_WRITE_START);
  2045. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2046. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2047. QLCNIC_MS_CTRL);
  2048. if ((temp & TA_CTL_BUSY) == 0)
  2049. break;
  2050. }
  2051. /* Status check failure */
  2052. if (j >= MAX_CTL_CHECK) {
  2053. printk_ratelimited(KERN_WARNING
  2054. "MS memory write failed\n");
  2055. mutex_unlock(&adapter->ahw->mem_lock);
  2056. return -EIO;
  2057. }
  2058. }
  2059. mutex_unlock(&adapter->ahw->mem_lock);
  2060. return ret;
  2061. }