qlcnic.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #include "qlcnic_hw.h"
  31. #include "qlcnic_83xx_hw.h"
  32. #define _QLCNIC_LINUX_MAJOR 5
  33. #define _QLCNIC_LINUX_MINOR 0
  34. #define _QLCNIC_LINUX_SUBVERSION 30
  35. #define QLCNIC_LINUX_VERSIONID "5.0.30"
  36. #define QLCNIC_DRV_IDC_VER 0x01
  37. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  38. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  39. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  40. #define _major(v) (((v) >> 24) & 0xff)
  41. #define _minor(v) (((v) >> 16) & 0xff)
  42. #define _build(v) ((v) & 0xffff)
  43. /* version in image has weird encoding:
  44. * 7:0 - major
  45. * 15:8 - minor
  46. * 31:16 - build (little endian)
  47. */
  48. #define QLCNIC_DECODE_VERSION(v) \
  49. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  50. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  51. #define QLCNIC_NUM_FLASH_SECTORS (64)
  52. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  53. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  54. * QLCNIC_FLASH_SECTOR_SIZE)
  55. #define RCV_DESC_RINGSIZE(rds_ring) \
  56. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  57. #define RCV_BUFF_RINGSIZE(rds_ring) \
  58. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  59. #define STATUS_DESC_RINGSIZE(sds_ring) \
  60. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  61. #define TX_BUFF_RINGSIZE(tx_ring) \
  62. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  63. #define TX_DESC_RINGSIZE(tx_ring) \
  64. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  65. #define QLCNIC_P3P_A0 0x50
  66. #define QLCNIC_P3P_C0 0x58
  67. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  68. #define FIRST_PAGE_GROUP_START 0
  69. #define FIRST_PAGE_GROUP_END 0x100000
  70. #define P3P_MAX_MTU (9600)
  71. #define P3P_MIN_MTU (68)
  72. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  73. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  74. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  75. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  76. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  77. /* Tx defines */
  78. #define QLCNIC_MAX_FRAGS_PER_TX 14
  79. #define MAX_TSO_HEADER_DESC 2
  80. #define MGMT_CMD_DESC_RESV 4
  81. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  82. + MGMT_CMD_DESC_RESV)
  83. #define QLCNIC_MAX_TX_TIMEOUTS 2
  84. /*
  85. * Following are the states of the Phantom. Phantom will set them and
  86. * Host will read to check if the fields are correct.
  87. */
  88. #define PHAN_INITIALIZE_FAILED 0xffff
  89. #define PHAN_INITIALIZE_COMPLETE 0xff01
  90. /* Host writes the following to notify that it has done the init-handshake */
  91. #define PHAN_INITIALIZE_ACK 0xf00f
  92. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  93. #define NUM_RCV_DESC_RINGS 3
  94. #define RCV_RING_NORMAL 0
  95. #define RCV_RING_JUMBO 1
  96. #define MIN_CMD_DESCRIPTORS 64
  97. #define MIN_RCV_DESCRIPTORS 64
  98. #define MIN_JUMBO_DESCRIPTORS 32
  99. #define MAX_CMD_DESCRIPTORS 1024
  100. #define MAX_RCV_DESCRIPTORS_1G 4096
  101. #define MAX_RCV_DESCRIPTORS_10G 8192
  102. #define MAX_RCV_DESCRIPTORS_VF 2048
  103. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  104. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  105. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  106. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  107. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  108. #define MAX_RDS_RINGS 2
  109. #define get_next_index(index, length) \
  110. (((index) + 1) & ((length) - 1))
  111. /*
  112. * Following data structures describe the descriptors that will be used.
  113. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  114. * we are doing LSO (above the 1500 size packet) only.
  115. */
  116. struct cmd_desc_type0 {
  117. u8 tcp_hdr_offset; /* For LSO only */
  118. u8 ip_hdr_offset; /* For LSO only */
  119. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  120. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  121. __le64 addr_buffer2;
  122. __le16 reference_handle;
  123. __le16 mss;
  124. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  125. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  126. __le16 conn_id; /* IPSec offoad only */
  127. __le64 addr_buffer3;
  128. __le64 addr_buffer1;
  129. __le16 buffer_length[4];
  130. __le64 addr_buffer4;
  131. u8 eth_addr[ETH_ALEN];
  132. __le16 vlan_TCI;
  133. } __attribute__ ((aligned(64)));
  134. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  135. struct rcv_desc {
  136. __le16 reference_handle;
  137. __le16 reserved;
  138. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  139. __le64 addr_buffer;
  140. } __packed;
  141. struct status_desc {
  142. __le64 status_desc_data[2];
  143. } __attribute__ ((aligned(16)));
  144. /* UNIFIED ROMIMAGE */
  145. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  146. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  147. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  148. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  149. /*Offsets */
  150. #define QLCNIC_UNI_CHIP_REV_OFF 10
  151. #define QLCNIC_UNI_FLAGS_OFF 11
  152. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  153. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  154. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  155. struct uni_table_desc{
  156. __le32 findex;
  157. __le32 num_entries;
  158. __le32 entry_size;
  159. __le32 reserved[5];
  160. };
  161. struct uni_data_desc{
  162. __le32 findex;
  163. __le32 size;
  164. __le32 reserved[5];
  165. };
  166. /* Flash Defines and Structures */
  167. #define QLCNIC_FLT_LOCATION 0x3F1000
  168. #define QLCNIC_FDT_LOCATION 0x3F0000
  169. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  170. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  171. #define QLCNIC_BOOTLD_REGION 0X72
  172. struct qlcnic_flt_header {
  173. u16 version;
  174. u16 len;
  175. u16 checksum;
  176. u16 reserved;
  177. };
  178. struct qlcnic_flt_entry {
  179. u8 region;
  180. u8 reserved0;
  181. u8 attrib;
  182. u8 reserved1;
  183. u32 size;
  184. u32 start_addr;
  185. u32 end_addr;
  186. };
  187. /* Flash Descriptor Table */
  188. struct qlcnic_fdt {
  189. u32 valid;
  190. u16 ver;
  191. u16 len;
  192. u16 cksum;
  193. u16 unused;
  194. u8 model[16];
  195. u16 mfg_id;
  196. u16 id;
  197. u8 flag;
  198. u8 erase_cmd;
  199. u8 alt_erase_cmd;
  200. u8 write_enable_cmd;
  201. u8 write_enable_bits;
  202. u8 write_statusreg_cmd;
  203. u8 unprotected_sec_cmd;
  204. u8 read_manuf_cmd;
  205. u32 block_size;
  206. u32 alt_block_size;
  207. u32 flash_size;
  208. u32 write_enable_data;
  209. u8 readid_addr_len;
  210. u8 write_disable_bits;
  211. u8 read_dev_id_len;
  212. u8 chip_erase_cmd;
  213. u16 read_timeo;
  214. u8 protected_sec_cmd;
  215. u8 resvd[65];
  216. };
  217. /* Magic number to let user know flash is programmed */
  218. #define QLCNIC_BDINFO_MAGIC 0x12345678
  219. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  220. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  221. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  222. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  223. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  224. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  225. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  226. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  227. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  228. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  229. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  230. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  231. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  232. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  233. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  234. /* Flash memory map */
  235. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  236. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  237. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  238. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  239. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  240. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  241. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  242. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  243. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  244. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  245. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  246. #define QLCNIC_UNIFIED_ROMIMAGE 0
  247. #define QLCNIC_FLASH_ROMIMAGE 1
  248. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  249. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  250. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  251. extern char qlcnic_driver_name[];
  252. extern int qlcnic_use_msi;
  253. extern int qlcnic_use_msi_x;
  254. extern int qlcnic_auto_fw_reset;
  255. extern int qlcnic_load_fw_file;
  256. extern int qlcnic_config_npars;
  257. /* Number of status descriptors to handle per interrupt */
  258. #define MAX_STATUS_HANDLE (64)
  259. /*
  260. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  261. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  262. */
  263. struct qlcnic_skb_frag {
  264. u64 dma;
  265. u64 length;
  266. };
  267. /* Following defines are for the state of the buffers */
  268. #define QLCNIC_BUFFER_FREE 0
  269. #define QLCNIC_BUFFER_BUSY 1
  270. /*
  271. * There will be one qlcnic_buffer per skb packet. These will be
  272. * used to save the dma info for pci_unmap_page()
  273. */
  274. struct qlcnic_cmd_buffer {
  275. struct sk_buff *skb;
  276. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  277. u32 frag_count;
  278. };
  279. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  280. struct qlcnic_rx_buffer {
  281. u16 ref_handle;
  282. struct sk_buff *skb;
  283. struct list_head list;
  284. u64 dma;
  285. };
  286. /* Board types */
  287. #define QLCNIC_GBE 0x01
  288. #define QLCNIC_XGBE 0x02
  289. /*
  290. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  291. * adjusted based on configured MTU.
  292. */
  293. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  294. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  295. #define QLCNIC_INTR_DEFAULT 0x04
  296. #define QLCNIC_CONFIG_INTR_COALESCE 3
  297. struct qlcnic_nic_intr_coalesce {
  298. u8 type;
  299. u8 sts_ring_mask;
  300. u16 rx_packets;
  301. u16 rx_time_us;
  302. u16 flag;
  303. u32 timer_out;
  304. };
  305. struct qlcnic_dump_template_hdr {
  306. u32 type;
  307. u32 offset;
  308. u32 size;
  309. u32 cap_mask;
  310. u32 num_entries;
  311. u32 version;
  312. u32 timestamp;
  313. u32 checksum;
  314. u32 drv_cap_mask;
  315. u32 sys_info[3];
  316. u32 saved_state[16];
  317. u32 cap_sizes[8];
  318. u32 rsvd[0];
  319. };
  320. struct qlcnic_fw_dump {
  321. u8 clr; /* flag to indicate if dump is cleared */
  322. u8 enable; /* enable/disable dump */
  323. u32 size; /* total size of the dump */
  324. void *data; /* dump data area */
  325. struct qlcnic_dump_template_hdr *tmpl_hdr;
  326. };
  327. /*
  328. * One hardware_context{} per adapter
  329. * contains interrupt info as well shared hardware info.
  330. */
  331. struct qlcnic_hardware_context {
  332. void __iomem *pci_base0;
  333. void __iomem *ocm_win_crb;
  334. unsigned long pci_len0;
  335. rwlock_t crb_lock;
  336. struct mutex mem_lock;
  337. u8 revision_id;
  338. u8 pci_func;
  339. u8 linkup;
  340. u8 loopback_state;
  341. u8 beacon_state;
  342. u8 has_link_events;
  343. u8 fw_type;
  344. u8 physical_port;
  345. u8 reset_context;
  346. u8 msix_supported;
  347. u8 max_mac_filters;
  348. u8 mc_enabled;
  349. u8 max_mc_count;
  350. u8 diag_test;
  351. u8 num_msix;
  352. u8 nic_mode;
  353. char diag_cnt;
  354. u16 port_type;
  355. u16 board_type;
  356. u16 link_speed;
  357. u16 link_duplex;
  358. u16 link_autoneg;
  359. u16 module_type;
  360. u16 op_mode;
  361. u16 switch_mode;
  362. u16 max_tx_ques;
  363. u16 max_rx_ques;
  364. u16 max_mtu;
  365. u32 msg_enable;
  366. u16 act_pci_func;
  367. u32 capabilities;
  368. u32 temp;
  369. u32 int_vec_bit;
  370. u32 fw_hal_version;
  371. u32 port_config;
  372. struct qlcnic_hardware_ops *hw_ops;
  373. struct qlcnic_nic_intr_coalesce coal;
  374. struct qlcnic_fw_dump fw_dump;
  375. struct qlcnic_fdt fdt;
  376. struct qlc_83xx_idc idc;
  377. struct qlc_83xx_fw_info fw_info;
  378. struct qlcnic_intrpt_config *intr_tbl;
  379. u32 *reg_tbl;
  380. u32 *ext_reg_tbl;
  381. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  382. u32 mbox_reg[4];
  383. spinlock_t mbx_lock;
  384. };
  385. struct qlcnic_adapter_stats {
  386. u64 xmitcalled;
  387. u64 xmitfinished;
  388. u64 rxdropped;
  389. u64 txdropped;
  390. u64 csummed;
  391. u64 rx_pkts;
  392. u64 lro_pkts;
  393. u64 rxbytes;
  394. u64 txbytes;
  395. u64 lrobytes;
  396. u64 lso_frames;
  397. u64 xmit_on;
  398. u64 xmit_off;
  399. u64 skb_alloc_failure;
  400. u64 null_rxbuf;
  401. u64 rx_dma_map_error;
  402. u64 tx_dma_map_error;
  403. u64 spurious_intr;
  404. u64 mac_filter_limit_overrun;
  405. };
  406. /*
  407. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  408. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  409. */
  410. struct qlcnic_host_rds_ring {
  411. void __iomem *crb_rcv_producer;
  412. struct rcv_desc *desc_head;
  413. struct qlcnic_rx_buffer *rx_buf_arr;
  414. u32 num_desc;
  415. u32 producer;
  416. u32 dma_size;
  417. u32 skb_size;
  418. u32 flags;
  419. struct list_head free_list;
  420. spinlock_t lock;
  421. dma_addr_t phys_addr;
  422. } ____cacheline_internodealigned_in_smp;
  423. struct qlcnic_host_sds_ring {
  424. u32 consumer;
  425. u32 num_desc;
  426. void __iomem *crb_sts_consumer;
  427. struct status_desc *desc_head;
  428. struct qlcnic_adapter *adapter;
  429. struct napi_struct napi;
  430. struct list_head free_list[NUM_RCV_DESC_RINGS];
  431. void __iomem *crb_intr_mask;
  432. int irq;
  433. dma_addr_t phys_addr;
  434. char name[IFNAMSIZ+4];
  435. } ____cacheline_internodealigned_in_smp;
  436. struct qlcnic_host_tx_ring {
  437. int irq;
  438. void __iomem *crb_intr_mask;
  439. char name[IFNAMSIZ+4];
  440. u16 ctx_id;
  441. u32 producer;
  442. u32 sw_consumer;
  443. u32 num_desc;
  444. void __iomem *crb_cmd_producer;
  445. struct cmd_desc_type0 *desc_head;
  446. struct qlcnic_adapter *adapter;
  447. struct napi_struct napi;
  448. struct qlcnic_cmd_buffer *cmd_buf_arr;
  449. __le32 *hw_consumer;
  450. dma_addr_t phys_addr;
  451. dma_addr_t hw_cons_phys_addr;
  452. struct netdev_queue *txq;
  453. } ____cacheline_internodealigned_in_smp;
  454. /*
  455. * Receive context. There is one such structure per instance of the
  456. * receive processing. Any state information that is relevant to
  457. * the receive, and is must be in this structure. The global data may be
  458. * present elsewhere.
  459. */
  460. struct qlcnic_recv_context {
  461. struct qlcnic_host_rds_ring *rds_rings;
  462. struct qlcnic_host_sds_ring *sds_rings;
  463. u32 state;
  464. u16 context_id;
  465. u16 virt_port;
  466. };
  467. /* HW context creation */
  468. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  469. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  470. /*
  471. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  472. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  473. */
  474. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  475. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  476. #define QLCNIC_CDRP_RSP_OK 0x00000001
  477. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  478. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  479. /*
  480. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  481. * the crb QLCNIC_CDRP_CRB_OFFSET.
  482. */
  483. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  484. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  485. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  486. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  487. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  488. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  489. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  490. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  491. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  492. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  493. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  494. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  495. #define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
  496. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  497. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  498. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  499. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  500. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  501. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  502. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  503. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  504. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  505. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  506. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  507. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  508. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  509. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  510. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  511. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  512. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  513. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  514. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  515. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  516. #define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
  517. #define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
  518. #define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
  519. #define QLCNIC_RCODE_SUCCESS 0
  520. #define QLCNIC_RCODE_INVALID_ARGS 6
  521. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  522. #define QLCNIC_RCODE_NOT_PERMITTED 10
  523. #define QLCNIC_RCODE_NOT_IMPL 15
  524. #define QLCNIC_RCODE_INVALID 16
  525. #define QLCNIC_RCODE_TIMEOUT 17
  526. #define QLCNIC_DESTROY_CTX_RESET 0
  527. /*
  528. * Capabilities Announced
  529. */
  530. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  531. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  532. #define QLCNIC_CAP0_LSO (1 << 6)
  533. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  534. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  535. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  536. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  537. /*
  538. * Context state
  539. */
  540. #define QLCNIC_HOST_CTX_STATE_FREED 0
  541. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  542. /*
  543. * Rx context
  544. */
  545. struct qlcnic_hostrq_sds_ring {
  546. __le64 host_phys_addr; /* Ring base addr */
  547. __le32 ring_size; /* Ring entries */
  548. __le16 msi_index;
  549. __le16 rsvd; /* Padding */
  550. } __packed;
  551. struct qlcnic_hostrq_rds_ring {
  552. __le64 host_phys_addr; /* Ring base addr */
  553. __le64 buff_size; /* Packet buffer size */
  554. __le32 ring_size; /* Ring entries */
  555. __le32 ring_kind; /* Class of ring */
  556. } __packed;
  557. struct qlcnic_hostrq_rx_ctx {
  558. __le64 host_rsp_dma_addr; /* Response dma'd here */
  559. __le32 capabilities[4]; /* Flag bit vector */
  560. __le32 host_int_crb_mode; /* Interrupt crb usage */
  561. __le32 host_rds_crb_mode; /* RDS crb usage */
  562. /* These ring offsets are relative to data[0] below */
  563. __le32 rds_ring_offset; /* Offset to RDS config */
  564. __le32 sds_ring_offset; /* Offset to SDS config */
  565. __le16 num_rds_rings; /* Count of RDS rings */
  566. __le16 num_sds_rings; /* Count of SDS rings */
  567. __le16 valid_field_offset;
  568. u8 txrx_sds_binding;
  569. u8 msix_handler;
  570. u8 reserved[128]; /* reserve space for future expansion*/
  571. /* MUST BE 64-bit aligned.
  572. The following is packed:
  573. - N hostrq_rds_rings
  574. - N hostrq_sds_rings */
  575. char data[0];
  576. } __packed;
  577. struct qlcnic_cardrsp_rds_ring{
  578. __le32 host_producer_crb; /* Crb to use */
  579. __le32 rsvd1; /* Padding */
  580. } __packed;
  581. struct qlcnic_cardrsp_sds_ring {
  582. __le32 host_consumer_crb; /* Crb to use */
  583. __le32 interrupt_crb; /* Crb to use */
  584. } __packed;
  585. struct qlcnic_cardrsp_rx_ctx {
  586. /* These ring offsets are relative to data[0] below */
  587. __le32 rds_ring_offset; /* Offset to RDS config */
  588. __le32 sds_ring_offset; /* Offset to SDS config */
  589. __le32 host_ctx_state; /* Starting State */
  590. __le32 num_fn_per_port; /* How many PCI fn share the port */
  591. __le16 num_rds_rings; /* Count of RDS rings */
  592. __le16 num_sds_rings; /* Count of SDS rings */
  593. __le16 context_id; /* Handle for context */
  594. u8 phys_port; /* Physical id of port */
  595. u8 virt_port; /* Virtual/Logical id of port */
  596. u8 reserved[128]; /* save space for future expansion */
  597. /* MUST BE 64-bit aligned.
  598. The following is packed:
  599. - N cardrsp_rds_rings
  600. - N cardrs_sds_rings */
  601. char data[0];
  602. } __packed;
  603. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  604. (sizeof(HOSTRQ_RX) + \
  605. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  606. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  607. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  608. (sizeof(CARDRSP_RX) + \
  609. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  610. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  611. /*
  612. * Tx context
  613. */
  614. struct qlcnic_hostrq_cds_ring {
  615. __le64 host_phys_addr; /* Ring base addr */
  616. __le32 ring_size; /* Ring entries */
  617. __le32 rsvd; /* Padding */
  618. } __packed;
  619. struct qlcnic_hostrq_tx_ctx {
  620. __le64 host_rsp_dma_addr; /* Response dma'd here */
  621. __le64 cmd_cons_dma_addr; /* */
  622. __le64 dummy_dma_addr; /* */
  623. __le32 capabilities[4]; /* Flag bit vector */
  624. __le32 host_int_crb_mode; /* Interrupt crb usage */
  625. __le32 rsvd1; /* Padding */
  626. __le16 rsvd2; /* Padding */
  627. __le16 interrupt_ctl;
  628. __le16 msi_index;
  629. __le16 rsvd3; /* Padding */
  630. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  631. u8 reserved[128]; /* future expansion */
  632. } __packed;
  633. struct qlcnic_cardrsp_cds_ring {
  634. __le32 host_producer_crb; /* Crb to use */
  635. __le32 interrupt_crb; /* Crb to use */
  636. } __packed;
  637. struct qlcnic_cardrsp_tx_ctx {
  638. __le32 host_ctx_state; /* Starting state */
  639. __le16 context_id; /* Handle for context */
  640. u8 phys_port; /* Physical id of port */
  641. u8 virt_port; /* Virtual/Logical id of port */
  642. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  643. u8 reserved[128]; /* future expansion */
  644. } __packed;
  645. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  646. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  647. /* CRB */
  648. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  649. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  650. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  651. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  652. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  653. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  654. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  655. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  656. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  657. /* MAC */
  658. #define MC_COUNT_P3P 38
  659. #define QLCNIC_MAC_NOOP 0
  660. #define QLCNIC_MAC_ADD 1
  661. #define QLCNIC_MAC_DEL 2
  662. #define QLCNIC_MAC_VLAN_ADD 3
  663. #define QLCNIC_MAC_VLAN_DEL 4
  664. struct qlcnic_mac_list_s {
  665. struct list_head list;
  666. uint8_t mac_addr[ETH_ALEN+2];
  667. };
  668. #define QLCNIC_HOST_REQUEST 0x13
  669. #define QLCNIC_REQUEST 0x14
  670. #define QLCNIC_MAC_EVENT 0x1
  671. #define QLCNIC_IP_UP 2
  672. #define QLCNIC_IP_DOWN 3
  673. #define QLCNIC_ILB_MODE 0x1
  674. #define QLCNIC_ELB_MODE 0x2
  675. #define QLCNIC_LINKEVENT 0x1
  676. #define QLCNIC_LB_RESPONSE 0x2
  677. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  678. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  679. /*
  680. * Driver --> Firmware
  681. */
  682. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  683. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  684. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  685. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  686. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  687. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  688. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  689. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  690. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  691. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  692. /*
  693. * Firmware --> Driver
  694. */
  695. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  696. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  697. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  698. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  699. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  700. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  701. /* Capabilites received */
  702. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  703. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  704. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  705. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  706. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  707. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  708. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  709. /* module types */
  710. #define LINKEVENT_MODULE_NOT_PRESENT 1
  711. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  712. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  713. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  714. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  715. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  716. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  717. #define LINKEVENT_MODULE_TWINAX 8
  718. #define LINKSPEED_10GBPS 10000
  719. #define LINKSPEED_1GBPS 1000
  720. #define LINKSPEED_100MBPS 100
  721. #define LINKSPEED_10MBPS 10
  722. #define LINKSPEED_ENCODED_10MBPS 0
  723. #define LINKSPEED_ENCODED_100MBPS 1
  724. #define LINKSPEED_ENCODED_1GBPS 2
  725. #define LINKEVENT_AUTONEG_DISABLED 0
  726. #define LINKEVENT_AUTONEG_ENABLED 1
  727. #define LINKEVENT_HALF_DUPLEX 0
  728. #define LINKEVENT_FULL_DUPLEX 1
  729. #define LINKEVENT_LINKSPEED_MBPS 0
  730. #define LINKEVENT_LINKSPEED_ENCODED 1
  731. /* firmware response header:
  732. * 63:58 - message type
  733. * 57:56 - owner
  734. * 55:53 - desc count
  735. * 52:48 - reserved
  736. * 47:40 - completion id
  737. * 39:32 - opcode
  738. * 31:16 - error code
  739. * 15:00 - reserved
  740. */
  741. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  742. ((msg_hdr >> 32) & 0xFF)
  743. struct qlcnic_fw_msg {
  744. union {
  745. struct {
  746. u64 hdr;
  747. u64 body[7];
  748. };
  749. u64 words[8];
  750. };
  751. };
  752. struct qlcnic_nic_req {
  753. __le64 qhdr;
  754. __le64 req_hdr;
  755. __le64 words[6];
  756. } __packed;
  757. struct qlcnic_mac_req {
  758. u8 op;
  759. u8 tag;
  760. u8 mac_addr[6];
  761. };
  762. struct qlcnic_vlan_req {
  763. __le16 vlan_id;
  764. __le16 rsvd[3];
  765. } __packed;
  766. struct qlcnic_ipaddr {
  767. __be32 ipv4;
  768. __be32 ipv6[4];
  769. };
  770. #define QLCNIC_MSI_ENABLED 0x02
  771. #define QLCNIC_MSIX_ENABLED 0x04
  772. #define QLCNIC_LRO_ENABLED 0x01
  773. #define QLCNIC_LRO_DISABLED 0x00
  774. #define QLCNIC_BRIDGE_ENABLED 0X10
  775. #define QLCNIC_DIAG_ENABLED 0x20
  776. #define QLCNIC_ESWITCH_ENABLED 0x40
  777. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  778. #define QLCNIC_TAGGING_ENABLED 0x100
  779. #define QLCNIC_MACSPOOF 0x200
  780. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  781. #define QLCNIC_PROMISC_DISABLED 0x800
  782. #define QLCNIC_NEED_FLR 0x1000
  783. #define QLCNIC_FW_RESET_OWNER 0x2000
  784. #define QLCNIC_FW_HANG 0x4000
  785. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  786. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  787. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  788. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  789. #define QLCNIC_MSIX_TBL_SPACE 8192
  790. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  791. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  792. #define QLCNIC_NETDEV_WEIGHT 128
  793. #define QLCNIC_ADAPTER_UP_MAGIC 777
  794. #define __QLCNIC_FW_ATTACHED 0
  795. #define __QLCNIC_DEV_UP 1
  796. #define __QLCNIC_RESETTING 2
  797. #define __QLCNIC_START_FW 4
  798. #define __QLCNIC_AER 5
  799. #define __QLCNIC_DIAG_RES_ALLOC 6
  800. #define __QLCNIC_LED_ENABLE 7
  801. #define QLCNIC_INTERRUPT_TEST 1
  802. #define QLCNIC_LOOPBACK_TEST 2
  803. #define QLCNIC_LED_TEST 3
  804. #define QLCNIC_FILTER_AGE 80
  805. #define QLCNIC_READD_AGE 20
  806. #define QLCNIC_LB_MAX_FILTERS 64
  807. #define QLCNIC_LB_BUCKET_SIZE 32
  808. /* QLCNIC Driver Error Code */
  809. #define QLCNIC_FW_NOT_RESPOND 51
  810. #define QLCNIC_TEST_IN_PROGRESS 52
  811. #define QLCNIC_UNDEFINED_ERROR 53
  812. #define QLCNIC_LB_CABLE_NOT_CONN 54
  813. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  814. struct qlcnic_filter {
  815. struct hlist_node fnode;
  816. u8 faddr[ETH_ALEN];
  817. __le16 vlan_id;
  818. unsigned long ftime;
  819. };
  820. struct qlcnic_filter_hash {
  821. struct hlist_head *fhead;
  822. u8 fnum;
  823. u16 fmax;
  824. u16 fbucket_size;
  825. };
  826. struct qlcnic_adapter {
  827. struct qlcnic_hardware_context *ahw;
  828. struct qlcnic_recv_context *recv_ctx;
  829. struct qlcnic_host_tx_ring *tx_ring;
  830. struct net_device *netdev;
  831. struct pci_dev *pdev;
  832. unsigned long state;
  833. u32 flags;
  834. int max_drv_tx_rings;
  835. u16 num_txd;
  836. u16 num_rxd;
  837. u16 num_jumbo_rxd;
  838. u16 max_rxd;
  839. u16 max_jumbo_rxd;
  840. u8 max_rds_rings;
  841. u8 max_sds_rings;
  842. u8 rx_csum;
  843. u8 portnum;
  844. u8 fw_wait_cnt;
  845. u8 fw_fail_cnt;
  846. u8 tx_timeo_cnt;
  847. u8 need_fw_reset;
  848. u16 is_up;
  849. u16 pvid;
  850. u32 irq;
  851. u32 heartbeat;
  852. u8 dev_state;
  853. u8 reset_ack_timeo;
  854. u8 dev_init_timeo;
  855. u8 mac_addr[ETH_ALEN];
  856. u64 dev_rst_time;
  857. u8 mac_learn;
  858. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  859. u8 flash_mfg_id;
  860. struct qlcnic_npar_info *npars;
  861. struct qlcnic_eswitch *eswitch;
  862. struct qlcnic_nic_template *nic_ops;
  863. struct qlcnic_adapter_stats stats;
  864. struct list_head mac_list;
  865. void __iomem *tgt_mask_reg;
  866. void __iomem *tgt_status_reg;
  867. void __iomem *crb_int_state_reg;
  868. void __iomem *isr_int_vec;
  869. struct msix_entry *msix_entries;
  870. struct workqueue_struct *qlcnic_wq;
  871. struct delayed_work fw_work;
  872. struct delayed_work idc_aen_work;
  873. struct qlcnic_filter_hash fhash;
  874. spinlock_t tx_clean_lock;
  875. spinlock_t mac_learn_lock;
  876. u32 file_prd_off; /*File fw product offset*/
  877. u32 fw_version;
  878. const struct firmware *fw;
  879. };
  880. struct qlcnic_info_le {
  881. __le16 pci_func;
  882. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  883. __le16 phys_port;
  884. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  885. __le32 capabilities;
  886. u8 max_mac_filters;
  887. u8 reserved1;
  888. __le16 max_mtu;
  889. __le16 max_tx_ques;
  890. __le16 max_rx_ques;
  891. __le16 min_tx_bw;
  892. __le16 max_tx_bw;
  893. __le32 op_type;
  894. __le16 max_bw_reg_offset;
  895. __le16 max_linkspeed_reg_offset;
  896. __le32 capability1;
  897. __le32 capability2;
  898. __le32 capability3;
  899. __le16 max_tx_mac_filters;
  900. __le16 max_rx_mcast_mac_filters;
  901. __le16 max_rx_ucast_mac_filters;
  902. __le16 max_rx_ip_addr;
  903. __le16 max_rx_lro_flow;
  904. __le16 max_rx_status_rings;
  905. __le16 max_rx_buf_rings;
  906. __le16 max_tx_vlan_keys;
  907. u8 total_pf;
  908. u8 total_rss_engines;
  909. __le16 max_vports;
  910. u8 reserved2[64];
  911. } __packed;
  912. struct qlcnic_info {
  913. u16 pci_func;
  914. u16 op_mode;
  915. u16 phys_port;
  916. u16 switch_mode;
  917. u32 capabilities;
  918. u8 max_mac_filters;
  919. u8 reserved1;
  920. u16 max_mtu;
  921. u16 max_tx_ques;
  922. u16 max_rx_ques;
  923. u16 min_tx_bw;
  924. u16 max_tx_bw;
  925. u32 op_type;
  926. u16 max_bw_reg_offset;
  927. u16 max_linkspeed_reg_offset;
  928. u32 capability1;
  929. u32 capability2;
  930. u32 capability3;
  931. u16 max_tx_mac_filters;
  932. u16 max_rx_mcast_mac_filters;
  933. u16 max_rx_ucast_mac_filters;
  934. u16 max_rx_ip_addr;
  935. u16 max_rx_lro_flow;
  936. u16 max_rx_status_rings;
  937. u16 max_rx_buf_rings;
  938. u16 max_tx_vlan_keys;
  939. u8 total_pf;
  940. u8 total_rss_engines;
  941. u16 max_vports;
  942. };
  943. struct qlcnic_pci_info_le {
  944. __le16 id; /* pci function id */
  945. __le16 active; /* 1 = Enabled */
  946. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  947. __le16 default_port; /* default port number */
  948. __le16 tx_min_bw; /* Multiple of 100mbpc */
  949. __le16 tx_max_bw;
  950. __le16 reserved1[2];
  951. u8 mac[ETH_ALEN];
  952. __le16 func_count;
  953. u8 reserved2[104];
  954. } __packed;
  955. struct qlcnic_pci_info {
  956. u16 id;
  957. u16 active;
  958. u16 type;
  959. u16 default_port;
  960. u16 tx_min_bw;
  961. u16 tx_max_bw;
  962. u8 mac[ETH_ALEN];
  963. u16 func_count;
  964. };
  965. struct qlcnic_npar_info {
  966. u16 pvid;
  967. u16 min_bw;
  968. u16 max_bw;
  969. u8 phy_port;
  970. u8 type;
  971. u8 active;
  972. u8 enable_pm;
  973. u8 dest_npar;
  974. u8 discard_tagged;
  975. u8 mac_override;
  976. u8 mac_anti_spoof;
  977. u8 promisc_mode;
  978. u8 offload_flags;
  979. u8 pci_func;
  980. };
  981. struct qlcnic_eswitch {
  982. u8 port;
  983. u8 active_vports;
  984. u8 active_vlans;
  985. u8 active_ucast_filters;
  986. u8 max_ucast_filters;
  987. u8 max_active_vlans;
  988. u32 flags;
  989. #define QLCNIC_SWITCH_ENABLE BIT_1
  990. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  991. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  992. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  993. };
  994. /* Return codes for Error handling */
  995. #define QL_STATUS_INVALID_PARAM -1
  996. #define MAX_BW 100 /* % of link speed */
  997. #define MAX_VLAN_ID 4095
  998. #define MIN_VLAN_ID 2
  999. #define DEFAULT_MAC_LEARN 1
  1000. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1001. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1002. struct qlcnic_pci_func_cfg {
  1003. u16 func_type;
  1004. u16 min_bw;
  1005. u16 max_bw;
  1006. u16 port_num;
  1007. u8 pci_func;
  1008. u8 func_state;
  1009. u8 def_mac_addr[6];
  1010. };
  1011. struct qlcnic_npar_func_cfg {
  1012. u32 fw_capab;
  1013. u16 port_num;
  1014. u16 min_bw;
  1015. u16 max_bw;
  1016. u16 max_tx_queues;
  1017. u16 max_rx_queues;
  1018. u8 pci_func;
  1019. u8 op_mode;
  1020. };
  1021. struct qlcnic_pm_func_cfg {
  1022. u8 pci_func;
  1023. u8 action;
  1024. u8 dest_npar;
  1025. u8 reserved[5];
  1026. };
  1027. struct qlcnic_esw_func_cfg {
  1028. u16 vlan_id;
  1029. u8 op_mode;
  1030. u8 op_type;
  1031. u8 pci_func;
  1032. u8 host_vlan_tag;
  1033. u8 promisc_mode;
  1034. u8 discard_tagged;
  1035. u8 mac_override;
  1036. u8 mac_anti_spoof;
  1037. u8 offload_flags;
  1038. u8 reserved[5];
  1039. };
  1040. #define QLCNIC_STATS_VERSION 1
  1041. #define QLCNIC_STATS_PORT 1
  1042. #define QLCNIC_STATS_ESWITCH 2
  1043. #define QLCNIC_QUERY_RX_COUNTER 0
  1044. #define QLCNIC_QUERY_TX_COUNTER 1
  1045. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1046. #define QLCNIC_FILL_STATS(VAL1) \
  1047. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1048. #define QLCNIC_MAC_STATS 1
  1049. #define QLCNIC_ESW_STATS 2
  1050. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1051. do { \
  1052. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1053. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1054. (VAL1) = (VAL2); \
  1055. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1056. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1057. (VAL1) += (VAL2); \
  1058. } while (0)
  1059. struct qlcnic_mac_statistics_le {
  1060. __le64 mac_tx_frames;
  1061. __le64 mac_tx_bytes;
  1062. __le64 mac_tx_mcast_pkts;
  1063. __le64 mac_tx_bcast_pkts;
  1064. __le64 mac_tx_pause_cnt;
  1065. __le64 mac_tx_ctrl_pkt;
  1066. __le64 mac_tx_lt_64b_pkts;
  1067. __le64 mac_tx_lt_127b_pkts;
  1068. __le64 mac_tx_lt_255b_pkts;
  1069. __le64 mac_tx_lt_511b_pkts;
  1070. __le64 mac_tx_lt_1023b_pkts;
  1071. __le64 mac_tx_lt_1518b_pkts;
  1072. __le64 mac_tx_gt_1518b_pkts;
  1073. __le64 rsvd1[3];
  1074. __le64 mac_rx_frames;
  1075. __le64 mac_rx_bytes;
  1076. __le64 mac_rx_mcast_pkts;
  1077. __le64 mac_rx_bcast_pkts;
  1078. __le64 mac_rx_pause_cnt;
  1079. __le64 mac_rx_ctrl_pkt;
  1080. __le64 mac_rx_lt_64b_pkts;
  1081. __le64 mac_rx_lt_127b_pkts;
  1082. __le64 mac_rx_lt_255b_pkts;
  1083. __le64 mac_rx_lt_511b_pkts;
  1084. __le64 mac_rx_lt_1023b_pkts;
  1085. __le64 mac_rx_lt_1518b_pkts;
  1086. __le64 mac_rx_gt_1518b_pkts;
  1087. __le64 rsvd2[3];
  1088. __le64 mac_rx_length_error;
  1089. __le64 mac_rx_length_small;
  1090. __le64 mac_rx_length_large;
  1091. __le64 mac_rx_jabber;
  1092. __le64 mac_rx_dropped;
  1093. __le64 mac_rx_crc_error;
  1094. __le64 mac_align_error;
  1095. } __packed;
  1096. struct qlcnic_mac_statistics {
  1097. u64 mac_tx_frames;
  1098. u64 mac_tx_bytes;
  1099. u64 mac_tx_mcast_pkts;
  1100. u64 mac_tx_bcast_pkts;
  1101. u64 mac_tx_pause_cnt;
  1102. u64 mac_tx_ctrl_pkt;
  1103. u64 mac_tx_lt_64b_pkts;
  1104. u64 mac_tx_lt_127b_pkts;
  1105. u64 mac_tx_lt_255b_pkts;
  1106. u64 mac_tx_lt_511b_pkts;
  1107. u64 mac_tx_lt_1023b_pkts;
  1108. u64 mac_tx_lt_1518b_pkts;
  1109. u64 mac_tx_gt_1518b_pkts;
  1110. u64 rsvd1[3];
  1111. u64 mac_rx_frames;
  1112. u64 mac_rx_bytes;
  1113. u64 mac_rx_mcast_pkts;
  1114. u64 mac_rx_bcast_pkts;
  1115. u64 mac_rx_pause_cnt;
  1116. u64 mac_rx_ctrl_pkt;
  1117. u64 mac_rx_lt_64b_pkts;
  1118. u64 mac_rx_lt_127b_pkts;
  1119. u64 mac_rx_lt_255b_pkts;
  1120. u64 mac_rx_lt_511b_pkts;
  1121. u64 mac_rx_lt_1023b_pkts;
  1122. u64 mac_rx_lt_1518b_pkts;
  1123. u64 mac_rx_gt_1518b_pkts;
  1124. u64 rsvd2[3];
  1125. u64 mac_rx_length_error;
  1126. u64 mac_rx_length_small;
  1127. u64 mac_rx_length_large;
  1128. u64 mac_rx_jabber;
  1129. u64 mac_rx_dropped;
  1130. u64 mac_rx_crc_error;
  1131. u64 mac_align_error;
  1132. };
  1133. struct qlcnic_esw_stats_le {
  1134. __le16 context_id;
  1135. __le16 version;
  1136. __le16 size;
  1137. __le16 unused;
  1138. __le64 unicast_frames;
  1139. __le64 multicast_frames;
  1140. __le64 broadcast_frames;
  1141. __le64 dropped_frames;
  1142. __le64 errors;
  1143. __le64 local_frames;
  1144. __le64 numbytes;
  1145. __le64 rsvd[3];
  1146. } __packed;
  1147. struct __qlcnic_esw_statistics {
  1148. u16 context_id;
  1149. u16 version;
  1150. u16 size;
  1151. u16 unused;
  1152. u64 unicast_frames;
  1153. u64 multicast_frames;
  1154. u64 broadcast_frames;
  1155. u64 dropped_frames;
  1156. u64 errors;
  1157. u64 local_frames;
  1158. u64 numbytes;
  1159. u64 rsvd[3];
  1160. };
  1161. struct qlcnic_esw_statistics {
  1162. struct __qlcnic_esw_statistics rx;
  1163. struct __qlcnic_esw_statistics tx;
  1164. };
  1165. #define QLCNIC_DUMP_MASK_DEF 0x1f
  1166. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1167. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1168. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1169. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1170. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1171. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1172. struct _cdrp_cmd {
  1173. u32 num;
  1174. u32 *arg;
  1175. };
  1176. struct qlcnic_cmd_args {
  1177. struct _cdrp_cmd req;
  1178. struct _cdrp_cmd rsp;
  1179. };
  1180. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1181. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1182. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1183. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1184. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1185. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1186. #define ADDR_IN_RANGE(addr, low, high) \
  1187. (((addr) < (high)) && ((addr) >= (low)))
  1188. #define QLCRD32(adapter, off) \
  1189. (adapter->ahw->hw_ops->read_reg)(adapter, off)
  1190. #define QLCWR32(adapter, off, val) \
  1191. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1192. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1193. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1194. #define qlcnic_rom_lock(a) \
  1195. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1196. #define qlcnic_rom_unlock(a) \
  1197. qlcnic_pcie_sem_unlock((a), 2)
  1198. #define qlcnic_phy_lock(a) \
  1199. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1200. #define qlcnic_phy_unlock(a) \
  1201. qlcnic_pcie_sem_unlock((a), 3)
  1202. #define qlcnic_sw_lock(a) \
  1203. qlcnic_pcie_sem_lock((a), 6, 0)
  1204. #define qlcnic_sw_unlock(a) \
  1205. qlcnic_pcie_sem_unlock((a), 6)
  1206. #define crb_win_lock(a) \
  1207. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1208. #define crb_win_unlock(a) \
  1209. qlcnic_pcie_sem_unlock((a), 7)
  1210. #define __QLCNIC_MAX_LED_RATE 0xf
  1211. #define __QLCNIC_MAX_LED_STATE 0x2
  1212. #define MAX_CTL_CHECK 1000
  1213. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1214. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1215. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1216. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1217. /* Functions from qlcnic_init.c */
  1218. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1219. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1220. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1221. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1222. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1223. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1224. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1225. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1226. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1227. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1228. u8 *bytes, size_t size);
  1229. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1230. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1231. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1232. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1233. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1234. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1235. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1236. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1237. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1238. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1239. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1240. void qlcnic_watchdog_task(struct work_struct *work);
  1241. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1242. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1243. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1244. void qlcnic_set_multi(struct net_device *netdev);
  1245. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1246. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1247. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1248. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1249. netdev_features_t features);
  1250. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1251. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1252. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1253. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1254. /* Functions from qlcnic_ethtool.c */
  1255. int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
  1256. /* Functions from qlcnic_main.c */
  1257. int qlcnic_reset_context(struct qlcnic_adapter *);
  1258. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1259. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1260. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1261. int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, size_t);
  1262. int qlcnic_validate_max_rss(u8, u8);
  1263. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1264. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1265. /* eSwitch management functions */
  1266. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1267. struct qlcnic_esw_func_cfg *);
  1268. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1269. struct qlcnic_esw_func_cfg *);
  1270. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1271. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1272. struct __qlcnic_esw_statistics *);
  1273. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1274. struct __qlcnic_esw_statistics *);
  1275. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1276. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1277. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1278. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1279. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1280. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1281. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1282. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1283. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1284. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1285. void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
  1286. void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
  1287. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1288. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1289. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1290. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1291. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1292. struct qlcnic_esw_func_cfg *);
  1293. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1294. struct qlcnic_esw_func_cfg *);
  1295. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1296. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1297. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1298. void qlcnic_detach(struct qlcnic_adapter *);
  1299. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1300. int qlcnic_attach(struct qlcnic_adapter *);
  1301. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1302. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1303. int qlcnic_check_temp(struct qlcnic_adapter *);
  1304. /*
  1305. * QLOGIC Board information
  1306. */
  1307. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1308. struct qlcnic_board_info {
  1309. unsigned short vendor;
  1310. unsigned short device;
  1311. unsigned short sub_vendor;
  1312. unsigned short sub_device;
  1313. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1314. };
  1315. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1316. {
  1317. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1318. return tx_ring->sw_consumer - tx_ring->producer;
  1319. else
  1320. return tx_ring->sw_consumer + tx_ring->num_desc -
  1321. tx_ring->producer;
  1322. }
  1323. struct qlcnic_nic_template {
  1324. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1325. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1326. int (*start_firmware) (struct qlcnic_adapter *);
  1327. int (*init_driver) (struct qlcnic_adapter *);
  1328. void (*request_reset) (struct qlcnic_adapter *, u32);
  1329. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1330. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1331. void (*napi_del)(struct qlcnic_adapter *);
  1332. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1333. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1334. };
  1335. /* Adapter hardware abstraction */
  1336. struct qlcnic_hardware_ops {
  1337. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1338. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1339. int (*read_reg) (struct qlcnic_adapter *, ulong);
  1340. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1341. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1342. int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
  1343. int (*setup_intr) (struct qlcnic_adapter *, u8);
  1344. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1345. struct qlcnic_adapter *, u32);
  1346. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1347. void (*get_func_no) (struct qlcnic_adapter *);
  1348. int (*api_lock) (struct qlcnic_adapter *);
  1349. void (*api_unlock) (struct qlcnic_adapter *);
  1350. void (*add_sysfs) (struct qlcnic_adapter *);
  1351. void (*remove_sysfs) (struct qlcnic_adapter *);
  1352. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1353. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1354. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1355. struct qlcnic_host_tx_ring *, int);
  1356. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1357. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1358. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1359. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1360. int (*change_macvlan) (struct qlcnic_adapter *, u8*, __le16, u8);
  1361. void (*napi_enable) (struct qlcnic_adapter *);
  1362. void (*napi_disable) (struct qlcnic_adapter *);
  1363. void (*config_intr_coal) (struct qlcnic_adapter *);
  1364. int (*config_rss) (struct qlcnic_adapter *, int);
  1365. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1366. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1367. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1368. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1369. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, __le16);
  1370. int (*get_board_info) (struct qlcnic_adapter *);
  1371. };
  1372. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1373. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1374. {
  1375. return adapter->nic_ops->start_firmware(adapter);
  1376. }
  1377. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1378. loff_t offset, size_t size)
  1379. {
  1380. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1381. }
  1382. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1383. loff_t offset, size_t size)
  1384. {
  1385. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1386. }
  1387. static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
  1388. ulong off)
  1389. {
  1390. return adapter->ahw->hw_ops->read_reg(adapter, off);
  1391. }
  1392. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1393. ulong off, u32 data)
  1394. {
  1395. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1396. }
  1397. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1398. u8 *mac)
  1399. {
  1400. return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
  1401. }
  1402. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  1403. {
  1404. return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
  1405. }
  1406. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1407. struct qlcnic_adapter *adapter, u32 arg)
  1408. {
  1409. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1410. }
  1411. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1412. struct qlcnic_cmd_args *cmd)
  1413. {
  1414. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1415. }
  1416. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1417. {
  1418. adapter->ahw->hw_ops->get_func_no(adapter);
  1419. }
  1420. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1421. {
  1422. return adapter->ahw->hw_ops->api_lock(adapter);
  1423. }
  1424. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1425. {
  1426. adapter->ahw->hw_ops->api_unlock(adapter);
  1427. }
  1428. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1429. {
  1430. adapter->ahw->hw_ops->add_sysfs(adapter);
  1431. }
  1432. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1433. {
  1434. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1435. }
  1436. static inline void
  1437. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1438. {
  1439. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1440. }
  1441. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1442. {
  1443. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1444. }
  1445. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1446. struct qlcnic_host_tx_ring *ptr,
  1447. int ring)
  1448. {
  1449. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1450. }
  1451. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1452. int enable)
  1453. {
  1454. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1455. }
  1456. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1457. struct qlcnic_info *info, u8 id)
  1458. {
  1459. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1460. }
  1461. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1462. struct qlcnic_pci_info *info)
  1463. {
  1464. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1465. }
  1466. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1467. struct qlcnic_info *info)
  1468. {
  1469. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1470. }
  1471. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1472. u8 *addr, __le16 id, u8 cmd)
  1473. {
  1474. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1475. }
  1476. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1477. struct net_device *netdev)
  1478. {
  1479. return adapter->nic_ops->napi_add(adapter, netdev);
  1480. }
  1481. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1482. {
  1483. adapter->nic_ops->napi_del(adapter);
  1484. }
  1485. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1486. {
  1487. adapter->ahw->hw_ops->napi_enable(adapter);
  1488. }
  1489. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1490. {
  1491. adapter->ahw->hw_ops->napi_disable(adapter);
  1492. }
  1493. static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  1494. {
  1495. adapter->ahw->hw_ops->config_intr_coal(adapter);
  1496. }
  1497. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1498. {
  1499. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1500. }
  1501. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1502. int enable)
  1503. {
  1504. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1505. }
  1506. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1507. {
  1508. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1509. }
  1510. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1511. {
  1512. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1513. }
  1514. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1515. u32 mode)
  1516. {
  1517. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1518. }
  1519. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1520. u64 *addr, __le16 id)
  1521. {
  1522. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1523. }
  1524. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1525. {
  1526. return adapter->ahw->hw_ops->get_board_info(adapter);
  1527. }
  1528. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1529. u32 key)
  1530. {
  1531. adapter->nic_ops->request_reset(adapter, key);
  1532. }
  1533. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1534. {
  1535. adapter->nic_ops->cancel_idc_work(adapter);
  1536. }
  1537. static inline irqreturn_t
  1538. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1539. {
  1540. return adapter->nic_ops->clear_legacy_intr(adapter);
  1541. }
  1542. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1543. u32 rate)
  1544. {
  1545. return adapter->nic_ops->config_led(adapter, state, rate);
  1546. }
  1547. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1548. __be32 ip, int cmd)
  1549. {
  1550. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1551. }
  1552. static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
  1553. {
  1554. writel(0, sds_ring->crb_intr_mask);
  1555. }
  1556. static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
  1557. {
  1558. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1559. writel(0x1, sds_ring->crb_intr_mask);
  1560. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1561. writel(0xfbff, adapter->tgt_mask_reg);
  1562. }
  1563. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1564. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1565. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1566. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1567. printk(KERN_INFO "%s: %s: " _fmt, \
  1568. dev_name(&adapter->pdev->dev), \
  1569. __func__, ##_args); \
  1570. } while (0)
  1571. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1572. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1573. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1574. {
  1575. unsigned short device = adapter->pdev->device;
  1576. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1577. }
  1578. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1579. {
  1580. unsigned short device = adapter->pdev->device;
  1581. return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
  1582. }
  1583. #endif /* __QLCNIC_H_ */