sys_titan.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * linux/arch/alpha/kernel/sys_titan.c
  3. *
  4. * Copyright (C) 1995 David A Rusling
  5. * Copyright (C) 1996, 1999 Jay A Estabrook
  6. * Copyright (C) 1998, 1999 Richard Henderson
  7. * Copyright (C) 1999, 2000 Jeff Wiedemeier
  8. *
  9. * Code supporting TITAN systems (EV6+TITAN), currently:
  10. * Privateer
  11. * Falcon
  12. * Granite
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/mm.h>
  17. #include <linux/sched.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/bitops.h>
  21. #include <asm/ptrace.h>
  22. #include <asm/system.h>
  23. #include <asm/dma.h>
  24. #include <asm/irq.h>
  25. #include <asm/mmu_context.h>
  26. #include <asm/io.h>
  27. #include <asm/pgtable.h>
  28. #include <asm/core_titan.h>
  29. #include <asm/hwrpb.h>
  30. #include <asm/tlbflush.h>
  31. #include "proto.h"
  32. #include "irq_impl.h"
  33. #include "pci_impl.h"
  34. #include "machvec_impl.h"
  35. #include "err_impl.h"
  36. /*
  37. * Titan generic
  38. */
  39. /*
  40. * Titan supports up to 4 CPUs
  41. */
  42. static unsigned long titan_cpu_irq_affinity[4] = { ~0UL, ~0UL, ~0UL, ~0UL };
  43. /*
  44. * Mask is set (1) if enabled
  45. */
  46. static unsigned long titan_cached_irq_mask;
  47. /*
  48. * Need SMP-safe access to interrupt CSRs
  49. */
  50. DEFINE_SPINLOCK(titan_irq_lock);
  51. static void
  52. titan_update_irq_hw(unsigned long mask)
  53. {
  54. register titan_cchip *cchip = TITAN_cchip;
  55. unsigned long isa_enable = 1UL << 55;
  56. register int bcpu = boot_cpuid;
  57. #ifdef CONFIG_SMP
  58. cpumask_t cpm = cpu_present_map;
  59. volatile unsigned long *dim0, *dim1, *dim2, *dim3;
  60. unsigned long mask0, mask1, mask2, mask3, dummy;
  61. mask &= ~isa_enable;
  62. mask0 = mask & titan_cpu_irq_affinity[0];
  63. mask1 = mask & titan_cpu_irq_affinity[1];
  64. mask2 = mask & titan_cpu_irq_affinity[2];
  65. mask3 = mask & titan_cpu_irq_affinity[3];
  66. if (bcpu == 0) mask0 |= isa_enable;
  67. else if (bcpu == 1) mask1 |= isa_enable;
  68. else if (bcpu == 2) mask2 |= isa_enable;
  69. else mask3 |= isa_enable;
  70. dim0 = &cchip->dim0.csr;
  71. dim1 = &cchip->dim1.csr;
  72. dim2 = &cchip->dim2.csr;
  73. dim3 = &cchip->dim3.csr;
  74. if (!cpu_isset(0, cpm)) dim0 = &dummy;
  75. if (!cpu_isset(1, cpm)) dim1 = &dummy;
  76. if (!cpu_isset(2, cpm)) dim2 = &dummy;
  77. if (!cpu_isset(3, cpm)) dim3 = &dummy;
  78. *dim0 = mask0;
  79. *dim1 = mask1;
  80. *dim2 = mask2;
  81. *dim3 = mask3;
  82. mb();
  83. *dim0;
  84. *dim1;
  85. *dim2;
  86. *dim3;
  87. #else
  88. volatile unsigned long *dimB;
  89. dimB = &cchip->dim0.csr;
  90. if (bcpu == 1) dimB = &cchip->dim1.csr;
  91. else if (bcpu == 2) dimB = &cchip->dim2.csr;
  92. else if (bcpu == 3) dimB = &cchip->dim3.csr;
  93. *dimB = mask | isa_enable;
  94. mb();
  95. *dimB;
  96. #endif
  97. }
  98. static inline void
  99. titan_enable_irq(struct irq_data *d)
  100. {
  101. unsigned int irq = d->irq;
  102. spin_lock(&titan_irq_lock);
  103. titan_cached_irq_mask |= 1UL << (irq - 16);
  104. titan_update_irq_hw(titan_cached_irq_mask);
  105. spin_unlock(&titan_irq_lock);
  106. }
  107. static inline void
  108. titan_disable_irq(struct irq_data *d)
  109. {
  110. unsigned int irq = d->irq;
  111. spin_lock(&titan_irq_lock);
  112. titan_cached_irq_mask &= ~(1UL << (irq - 16));
  113. titan_update_irq_hw(titan_cached_irq_mask);
  114. spin_unlock(&titan_irq_lock);
  115. }
  116. static void
  117. titan_cpu_set_irq_affinity(unsigned int irq, cpumask_t affinity)
  118. {
  119. int cpu;
  120. for (cpu = 0; cpu < 4; cpu++) {
  121. if (cpu_isset(cpu, affinity))
  122. titan_cpu_irq_affinity[cpu] |= 1UL << irq;
  123. else
  124. titan_cpu_irq_affinity[cpu] &= ~(1UL << irq);
  125. }
  126. }
  127. static int
  128. titan_set_irq_affinity(struct irq_data *d, const struct cpumask *affinity,
  129. bool force)
  130. {
  131. spin_lock(&titan_irq_lock);
  132. titan_cpu_set_irq_affinity(irq - 16, *affinity);
  133. titan_update_irq_hw(titan_cached_irq_mask);
  134. spin_unlock(&titan_irq_lock);
  135. return 0;
  136. }
  137. static void
  138. titan_device_interrupt(unsigned long vector)
  139. {
  140. printk("titan_device_interrupt: NOT IMPLEMENTED YET!!\n");
  141. }
  142. static void
  143. titan_srm_device_interrupt(unsigned long vector)
  144. {
  145. int irq;
  146. irq = (vector - 0x800) >> 4;
  147. handle_irq(irq);
  148. }
  149. static void __init
  150. init_titan_irqs(struct irq_chip * ops, int imin, int imax)
  151. {
  152. long i;
  153. for (i = imin; i <= imax; ++i) {
  154. set_irq_chip_and_handler(i, ops, handle_level_irq);
  155. irq_set_status_flags(i, IRQ_LEVEL);
  156. }
  157. }
  158. static struct irq_chip titan_irq_type = {
  159. .name = "TITAN",
  160. .irq_unmask = titan_enable_irq,
  161. .irq_mask = titan_disable_irq,
  162. .irq_mask_ack = titan_disable_irq,
  163. .irq_set_affinity = titan_set_irq_affinity,
  164. };
  165. static irqreturn_t
  166. titan_intr_nop(int irq, void *dev_id)
  167. {
  168. /*
  169. * This is a NOP interrupt handler for the purposes of
  170. * event counting -- just return.
  171. */
  172. return IRQ_HANDLED;
  173. }
  174. static void __init
  175. titan_init_irq(void)
  176. {
  177. if (alpha_using_srm && !alpha_mv.device_interrupt)
  178. alpha_mv.device_interrupt = titan_srm_device_interrupt;
  179. if (!alpha_mv.device_interrupt)
  180. alpha_mv.device_interrupt = titan_device_interrupt;
  181. titan_update_irq_hw(0);
  182. init_titan_irqs(&titan_irq_type, 16, 63 + 16);
  183. }
  184. static void __init
  185. titan_legacy_init_irq(void)
  186. {
  187. /* init the legacy dma controller */
  188. outb(0, DMA1_RESET_REG);
  189. outb(0, DMA2_RESET_REG);
  190. outb(DMA_MODE_CASCADE, DMA2_MODE_REG);
  191. outb(0, DMA2_MASK_REG);
  192. /* init the legacy irq controller */
  193. init_i8259a_irqs();
  194. /* init the titan irqs */
  195. titan_init_irq();
  196. }
  197. void
  198. titan_dispatch_irqs(u64 mask)
  199. {
  200. unsigned long vector;
  201. /*
  202. * Mask down to those interrupts which are enable on this processor
  203. */
  204. mask &= titan_cpu_irq_affinity[smp_processor_id()];
  205. /*
  206. * Dispatch all requested interrupts
  207. */
  208. while (mask) {
  209. /* convert to SRM vector... priority is <63> -> <0> */
  210. vector = 63 - __kernel_ctlz(mask);
  211. mask &= ~(1UL << vector); /* clear it out */
  212. vector = 0x900 + (vector << 4); /* convert to SRM vector */
  213. /* dispatch it */
  214. alpha_mv.device_interrupt(vector);
  215. }
  216. }
  217. /*
  218. * Titan Family
  219. */
  220. static void __init
  221. titan_request_irq(unsigned int irq, irq_handler_t handler,
  222. unsigned long irqflags, const char *devname,
  223. void *dev_id)
  224. {
  225. int err;
  226. err = request_irq(irq, handler, irqflags, devname, dev_id);
  227. if (err) {
  228. printk("titan_request_irq for IRQ %d returned %d; ignoring\n",
  229. irq, err);
  230. }
  231. }
  232. static void __init
  233. titan_late_init(void)
  234. {
  235. /*
  236. * Enable the system error interrupts. These interrupts are
  237. * all reported to the kernel as machine checks, so the handler
  238. * is a nop so it can be called to count the individual events.
  239. */
  240. titan_request_irq(63+16, titan_intr_nop, IRQF_DISABLED,
  241. "CChip Error", NULL);
  242. titan_request_irq(62+16, titan_intr_nop, IRQF_DISABLED,
  243. "PChip 0 H_Error", NULL);
  244. titan_request_irq(61+16, titan_intr_nop, IRQF_DISABLED,
  245. "PChip 1 H_Error", NULL);
  246. titan_request_irq(60+16, titan_intr_nop, IRQF_DISABLED,
  247. "PChip 0 C_Error", NULL);
  248. titan_request_irq(59+16, titan_intr_nop, IRQF_DISABLED,
  249. "PChip 1 C_Error", NULL);
  250. /*
  251. * Register our error handlers.
  252. */
  253. titan_register_error_handlers();
  254. /*
  255. * Check if the console left us any error logs.
  256. */
  257. cdl_check_console_data_log();
  258. }
  259. static int __devinit
  260. titan_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  261. {
  262. u8 intline;
  263. int irq;
  264. /* Get the current intline. */
  265. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
  266. irq = intline;
  267. /* Is it explicitly routed through ISA? */
  268. if ((irq & 0xF0) == 0xE0)
  269. return irq;
  270. /* Offset by 16 to make room for ISA interrupts 0 - 15. */
  271. return irq + 16;
  272. }
  273. static void __init
  274. titan_init_pci(void)
  275. {
  276. /*
  277. * This isn't really the right place, but there's some init
  278. * that needs to be done after everything is basically up.
  279. */
  280. titan_late_init();
  281. pci_probe_only = 1;
  282. common_init_pci();
  283. SMC669_Init(0);
  284. locate_and_init_vga(NULL);
  285. }
  286. /*
  287. * Privateer
  288. */
  289. static void __init
  290. privateer_init_pci(void)
  291. {
  292. /*
  293. * Hook a couple of extra err interrupts that the
  294. * common titan code won't.
  295. */
  296. titan_request_irq(53+16, titan_intr_nop, IRQF_DISABLED,
  297. "NMI", NULL);
  298. titan_request_irq(50+16, titan_intr_nop, IRQF_DISABLED,
  299. "Temperature Warning", NULL);
  300. /*
  301. * Finish with the common version.
  302. */
  303. return titan_init_pci();
  304. }
  305. /*
  306. * The System Vectors.
  307. */
  308. struct alpha_machine_vector titan_mv __initmv = {
  309. .vector_name = "TITAN",
  310. DO_EV6_MMU,
  311. DO_DEFAULT_RTC,
  312. DO_TITAN_IO,
  313. .machine_check = titan_machine_check,
  314. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  315. .min_io_address = DEFAULT_IO_BASE,
  316. .min_mem_address = DEFAULT_MEM_BASE,
  317. .pci_dac_offset = TITAN_DAC_OFFSET,
  318. .nr_irqs = 80, /* 64 + 16 */
  319. /* device_interrupt will be filled in by titan_init_irq */
  320. .agp_info = titan_agp_info,
  321. .init_arch = titan_init_arch,
  322. .init_irq = titan_legacy_init_irq,
  323. .init_rtc = common_init_rtc,
  324. .init_pci = titan_init_pci,
  325. .kill_arch = titan_kill_arch,
  326. .pci_map_irq = titan_map_irq,
  327. .pci_swizzle = common_swizzle,
  328. };
  329. ALIAS_MV(titan)
  330. struct alpha_machine_vector privateer_mv __initmv = {
  331. .vector_name = "PRIVATEER",
  332. DO_EV6_MMU,
  333. DO_DEFAULT_RTC,
  334. DO_TITAN_IO,
  335. .machine_check = privateer_machine_check,
  336. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  337. .min_io_address = DEFAULT_IO_BASE,
  338. .min_mem_address = DEFAULT_MEM_BASE,
  339. .pci_dac_offset = TITAN_DAC_OFFSET,
  340. .nr_irqs = 80, /* 64 + 16 */
  341. /* device_interrupt will be filled in by titan_init_irq */
  342. .agp_info = titan_agp_info,
  343. .init_arch = titan_init_arch,
  344. .init_irq = titan_legacy_init_irq,
  345. .init_rtc = common_init_rtc,
  346. .init_pci = privateer_init_pci,
  347. .kill_arch = titan_kill_arch,
  348. .pci_map_irq = titan_map_irq,
  349. .pci_swizzle = common_swizzle,
  350. };
  351. /* No alpha_mv alias for privateer since we compile it
  352. in unconditionally with titan; setup_arch knows how to cope. */