intel_ddi.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  30. * them for both DP and FDI transports, allowing those ports to
  31. * automatically adapt to HDMI connections as well
  32. */
  33. static const u32 hsw_ddi_translations_dp[] = {
  34. 0x00FFFFFF, 0x0006000E, /* DP parameters */
  35. 0x00D75FFF, 0x0005000A,
  36. 0x00C30FFF, 0x00040006,
  37. 0x80AAAFFF, 0x000B0000,
  38. 0x00FFFFFF, 0x0005000A,
  39. 0x00D75FFF, 0x000C0004,
  40. 0x80C30FFF, 0x000B0000,
  41. 0x00FFFFFF, 0x00040006,
  42. 0x80D75FFF, 0x000B0000,
  43. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  44. };
  45. static const u32 hsw_ddi_translations_fdi[] = {
  46. 0x00FFFFFF, 0x0007000E, /* FDI parameters */
  47. 0x00D75FFF, 0x000F000A,
  48. 0x00C30FFF, 0x00060006,
  49. 0x00AAAFFF, 0x001E0000,
  50. 0x00FFFFFF, 0x000F000A,
  51. 0x00D75FFF, 0x00160004,
  52. 0x00C30FFF, 0x001E0000,
  53. 0x00FFFFFF, 0x00060006,
  54. 0x00D75FFF, 0x001E0000,
  55. 0x00FFFFFF, 0x00040006 /* HDMI parameters */
  56. };
  57. static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  58. {
  59. struct drm_encoder *encoder = &intel_encoder->base;
  60. int type = intel_encoder->type;
  61. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
  62. type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
  63. struct intel_digital_port *intel_dig_port =
  64. enc_to_dig_port(encoder);
  65. return intel_dig_port->port;
  66. } else if (type == INTEL_OUTPUT_ANALOG) {
  67. return PORT_E;
  68. } else {
  69. DRM_ERROR("Invalid DDI encoder type %d\n", type);
  70. BUG();
  71. }
  72. }
  73. /* On Haswell, DDI port buffers must be programmed with correct values
  74. * in advance. The buffer values are different for FDI and DP modes,
  75. * but the HDMI/DVI fields are shared among those. So we program the DDI
  76. * in either FDI or DP modes only, as HDMI connections will work with both
  77. * of those
  78. */
  79. static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
  80. bool use_fdi_mode)
  81. {
  82. struct drm_i915_private *dev_priv = dev->dev_private;
  83. u32 reg;
  84. int i;
  85. const u32 *ddi_translations = ((use_fdi_mode) ?
  86. hsw_ddi_translations_fdi :
  87. hsw_ddi_translations_dp);
  88. DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
  89. port_name(port),
  90. use_fdi_mode ? "FDI" : "DP");
  91. WARN((use_fdi_mode && (port != PORT_E)),
  92. "Programming port %c in FDI mode, this probably will not work.\n",
  93. port_name(port));
  94. for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
  95. I915_WRITE(reg, ddi_translations[i]);
  96. reg += 4;
  97. }
  98. }
  99. /* Program DDI buffers translations for DP. By default, program ports A-D in DP
  100. * mode and port E for FDI.
  101. */
  102. void intel_prepare_ddi(struct drm_device *dev)
  103. {
  104. int port;
  105. if (!HAS_DDI(dev))
  106. return;
  107. for (port = PORT_A; port < PORT_E; port++)
  108. intel_prepare_ddi_buffers(dev, port, false);
  109. /* DDI E is the suggested one to work in FDI mode, so program is as such
  110. * by default. It will have to be re-programmed in case a digital DP
  111. * output will be detected on it
  112. */
  113. intel_prepare_ddi_buffers(dev, PORT_E, true);
  114. }
  115. static const long hsw_ddi_buf_ctl_values[] = {
  116. DDI_BUF_EMP_400MV_0DB_HSW,
  117. DDI_BUF_EMP_400MV_3_5DB_HSW,
  118. DDI_BUF_EMP_400MV_6DB_HSW,
  119. DDI_BUF_EMP_400MV_9_5DB_HSW,
  120. DDI_BUF_EMP_600MV_0DB_HSW,
  121. DDI_BUF_EMP_600MV_3_5DB_HSW,
  122. DDI_BUF_EMP_600MV_6DB_HSW,
  123. DDI_BUF_EMP_800MV_0DB_HSW,
  124. DDI_BUF_EMP_800MV_3_5DB_HSW
  125. };
  126. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  127. enum port port)
  128. {
  129. uint32_t reg = DDI_BUF_CTL(port);
  130. int i;
  131. for (i = 0; i < 8; i++) {
  132. udelay(1);
  133. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  134. return;
  135. }
  136. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  137. }
  138. /* Starting with Haswell, different DDI ports can work in FDI mode for
  139. * connection to the PCH-located connectors. For this, it is necessary to train
  140. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  141. *
  142. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  143. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  144. * DDI A (which is used for eDP)
  145. */
  146. void hsw_fdi_link_train(struct drm_crtc *crtc)
  147. {
  148. struct drm_device *dev = crtc->dev;
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  151. u32 temp, i, rx_ctl_val;
  152. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  153. * mode set "sequence for CRT port" document:
  154. * - TP1 to TP2 time with the default value
  155. * - FDI delay to 90h
  156. */
  157. I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
  158. FDI_RX_PWRDN_LANE0_VAL(2) |
  159. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  160. /* Enable the PCH Receiver FDI PLL */
  161. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  162. FDI_RX_PLL_ENABLE |
  163. FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  164. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  165. POSTING_READ(_FDI_RXA_CTL);
  166. udelay(220);
  167. /* Switch from Rawclk to PCDclk */
  168. rx_ctl_val |= FDI_PCDCLK;
  169. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  170. /* Configure Port Clock Select */
  171. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
  172. /* Start the training iterating through available voltages and emphasis,
  173. * testing each value twice. */
  174. for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
  175. /* Configure DP_TP_CTL with auto-training */
  176. I915_WRITE(DP_TP_CTL(PORT_E),
  177. DP_TP_CTL_FDI_AUTOTRAIN |
  178. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  179. DP_TP_CTL_LINK_TRAIN_PAT1 |
  180. DP_TP_CTL_ENABLE);
  181. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  182. * DDI E does not support port reversal, the functionality is
  183. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  184. * port reversal bit */
  185. I915_WRITE(DDI_BUF_CTL(PORT_E),
  186. DDI_BUF_CTL_ENABLE |
  187. ((intel_crtc->config.fdi_lanes - 1) << 1) |
  188. hsw_ddi_buf_ctl_values[i / 2]);
  189. POSTING_READ(DDI_BUF_CTL(PORT_E));
  190. udelay(600);
  191. /* Program PCH FDI Receiver TU */
  192. I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
  193. /* Enable PCH FDI Receiver with auto-training */
  194. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  195. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  196. POSTING_READ(_FDI_RXA_CTL);
  197. /* Wait for FDI receiver lane calibration */
  198. udelay(30);
  199. /* Unset FDI_RX_MISC pwrdn lanes */
  200. temp = I915_READ(_FDI_RXA_MISC);
  201. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  202. I915_WRITE(_FDI_RXA_MISC, temp);
  203. POSTING_READ(_FDI_RXA_MISC);
  204. /* Wait for FDI auto training time */
  205. udelay(5);
  206. temp = I915_READ(DP_TP_STATUS(PORT_E));
  207. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  208. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  209. /* Enable normal pixel sending for FDI */
  210. I915_WRITE(DP_TP_CTL(PORT_E),
  211. DP_TP_CTL_FDI_AUTOTRAIN |
  212. DP_TP_CTL_LINK_TRAIN_NORMAL |
  213. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  214. DP_TP_CTL_ENABLE);
  215. return;
  216. }
  217. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  218. temp &= ~DDI_BUF_CTL_ENABLE;
  219. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  220. POSTING_READ(DDI_BUF_CTL(PORT_E));
  221. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  222. temp = I915_READ(DP_TP_CTL(PORT_E));
  223. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  224. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  225. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  226. POSTING_READ(DP_TP_CTL(PORT_E));
  227. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  228. rx_ctl_val &= ~FDI_RX_ENABLE;
  229. I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
  230. POSTING_READ(_FDI_RXA_CTL);
  231. /* Reset FDI_RX_MISC pwrdn lanes */
  232. temp = I915_READ(_FDI_RXA_MISC);
  233. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  234. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  235. I915_WRITE(_FDI_RXA_MISC, temp);
  236. POSTING_READ(_FDI_RXA_MISC);
  237. }
  238. DRM_ERROR("FDI link training failed!\n");
  239. }
  240. /* WRPLL clock dividers */
  241. struct wrpll_tmds_clock {
  242. u32 clock;
  243. u16 p; /* Post divider */
  244. u16 n2; /* Feedback divider */
  245. u16 r2; /* Reference divider */
  246. };
  247. /* Table of matching values for WRPLL clocks programming for each frequency.
  248. * The code assumes this table is sorted. */
  249. static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
  250. {19750, 38, 25, 18},
  251. {20000, 48, 32, 18},
  252. {21000, 36, 21, 15},
  253. {21912, 42, 29, 17},
  254. {22000, 36, 22, 15},
  255. {23000, 36, 23, 15},
  256. {23500, 40, 40, 23},
  257. {23750, 26, 16, 14},
  258. {24000, 36, 24, 15},
  259. {25000, 36, 25, 15},
  260. {25175, 26, 40, 33},
  261. {25200, 30, 21, 15},
  262. {26000, 36, 26, 15},
  263. {27000, 30, 21, 14},
  264. {27027, 18, 100, 111},
  265. {27500, 30, 29, 19},
  266. {28000, 34, 30, 17},
  267. {28320, 26, 30, 22},
  268. {28322, 32, 42, 25},
  269. {28750, 24, 23, 18},
  270. {29000, 30, 29, 18},
  271. {29750, 32, 30, 17},
  272. {30000, 30, 25, 15},
  273. {30750, 30, 41, 24},
  274. {31000, 30, 31, 18},
  275. {31500, 30, 28, 16},
  276. {32000, 30, 32, 18},
  277. {32500, 28, 32, 19},
  278. {33000, 24, 22, 15},
  279. {34000, 28, 30, 17},
  280. {35000, 26, 32, 19},
  281. {35500, 24, 30, 19},
  282. {36000, 26, 26, 15},
  283. {36750, 26, 46, 26},
  284. {37000, 24, 23, 14},
  285. {37762, 22, 40, 26},
  286. {37800, 20, 21, 15},
  287. {38000, 24, 27, 16},
  288. {38250, 24, 34, 20},
  289. {39000, 24, 26, 15},
  290. {40000, 24, 32, 18},
  291. {40500, 20, 21, 14},
  292. {40541, 22, 147, 89},
  293. {40750, 18, 19, 14},
  294. {41000, 16, 17, 14},
  295. {41500, 22, 44, 26},
  296. {41540, 22, 44, 26},
  297. {42000, 18, 21, 15},
  298. {42500, 22, 45, 26},
  299. {43000, 20, 43, 27},
  300. {43163, 20, 24, 15},
  301. {44000, 18, 22, 15},
  302. {44900, 20, 108, 65},
  303. {45000, 20, 25, 15},
  304. {45250, 20, 52, 31},
  305. {46000, 18, 23, 15},
  306. {46750, 20, 45, 26},
  307. {47000, 20, 40, 23},
  308. {48000, 18, 24, 15},
  309. {49000, 18, 49, 30},
  310. {49500, 16, 22, 15},
  311. {50000, 18, 25, 15},
  312. {50500, 18, 32, 19},
  313. {51000, 18, 34, 20},
  314. {52000, 18, 26, 15},
  315. {52406, 14, 34, 25},
  316. {53000, 16, 22, 14},
  317. {54000, 16, 24, 15},
  318. {54054, 16, 173, 108},
  319. {54500, 14, 24, 17},
  320. {55000, 12, 22, 18},
  321. {56000, 14, 45, 31},
  322. {56250, 16, 25, 15},
  323. {56750, 14, 25, 17},
  324. {57000, 16, 27, 16},
  325. {58000, 16, 43, 25},
  326. {58250, 16, 38, 22},
  327. {58750, 16, 40, 23},
  328. {59000, 14, 26, 17},
  329. {59341, 14, 40, 26},
  330. {59400, 16, 44, 25},
  331. {60000, 16, 32, 18},
  332. {60500, 12, 39, 29},
  333. {61000, 14, 49, 31},
  334. {62000, 14, 37, 23},
  335. {62250, 14, 42, 26},
  336. {63000, 12, 21, 15},
  337. {63500, 14, 28, 17},
  338. {64000, 12, 27, 19},
  339. {65000, 14, 32, 19},
  340. {65250, 12, 29, 20},
  341. {65500, 12, 32, 22},
  342. {66000, 12, 22, 15},
  343. {66667, 14, 38, 22},
  344. {66750, 10, 21, 17},
  345. {67000, 14, 33, 19},
  346. {67750, 14, 58, 33},
  347. {68000, 14, 30, 17},
  348. {68179, 14, 46, 26},
  349. {68250, 14, 46, 26},
  350. {69000, 12, 23, 15},
  351. {70000, 12, 28, 18},
  352. {71000, 12, 30, 19},
  353. {72000, 12, 24, 15},
  354. {73000, 10, 23, 17},
  355. {74000, 12, 23, 14},
  356. {74176, 8, 100, 91},
  357. {74250, 10, 22, 16},
  358. {74481, 12, 43, 26},
  359. {74500, 10, 29, 21},
  360. {75000, 12, 25, 15},
  361. {75250, 10, 39, 28},
  362. {76000, 12, 27, 16},
  363. {77000, 12, 53, 31},
  364. {78000, 12, 26, 15},
  365. {78750, 12, 28, 16},
  366. {79000, 10, 38, 26},
  367. {79500, 10, 28, 19},
  368. {80000, 12, 32, 18},
  369. {81000, 10, 21, 14},
  370. {81081, 6, 100, 111},
  371. {81624, 8, 29, 24},
  372. {82000, 8, 17, 14},
  373. {83000, 10, 40, 26},
  374. {83950, 10, 28, 18},
  375. {84000, 10, 28, 18},
  376. {84750, 6, 16, 17},
  377. {85000, 6, 17, 18},
  378. {85250, 10, 30, 19},
  379. {85750, 10, 27, 17},
  380. {86000, 10, 43, 27},
  381. {87000, 10, 29, 18},
  382. {88000, 10, 44, 27},
  383. {88500, 10, 41, 25},
  384. {89000, 10, 28, 17},
  385. {89012, 6, 90, 91},
  386. {89100, 10, 33, 20},
  387. {90000, 10, 25, 15},
  388. {91000, 10, 32, 19},
  389. {92000, 10, 46, 27},
  390. {93000, 10, 31, 18},
  391. {94000, 10, 40, 23},
  392. {94500, 10, 28, 16},
  393. {95000, 10, 44, 25},
  394. {95654, 10, 39, 22},
  395. {95750, 10, 39, 22},
  396. {96000, 10, 32, 18},
  397. {97000, 8, 23, 16},
  398. {97750, 8, 42, 29},
  399. {98000, 8, 45, 31},
  400. {99000, 8, 22, 15},
  401. {99750, 8, 34, 23},
  402. {100000, 6, 20, 18},
  403. {100500, 6, 19, 17},
  404. {101000, 6, 37, 33},
  405. {101250, 8, 21, 14},
  406. {102000, 6, 17, 15},
  407. {102250, 6, 25, 22},
  408. {103000, 8, 29, 19},
  409. {104000, 8, 37, 24},
  410. {105000, 8, 28, 18},
  411. {106000, 8, 22, 14},
  412. {107000, 8, 46, 29},
  413. {107214, 8, 27, 17},
  414. {108000, 8, 24, 15},
  415. {108108, 8, 173, 108},
  416. {109000, 6, 23, 19},
  417. {110000, 6, 22, 18},
  418. {110013, 6, 22, 18},
  419. {110250, 8, 49, 30},
  420. {110500, 8, 36, 22},
  421. {111000, 8, 23, 14},
  422. {111264, 8, 150, 91},
  423. {111375, 8, 33, 20},
  424. {112000, 8, 63, 38},
  425. {112500, 8, 25, 15},
  426. {113100, 8, 57, 34},
  427. {113309, 8, 42, 25},
  428. {114000, 8, 27, 16},
  429. {115000, 6, 23, 18},
  430. {116000, 8, 43, 25},
  431. {117000, 8, 26, 15},
  432. {117500, 8, 40, 23},
  433. {118000, 6, 38, 29},
  434. {119000, 8, 30, 17},
  435. {119500, 8, 46, 26},
  436. {119651, 8, 39, 22},
  437. {120000, 8, 32, 18},
  438. {121000, 6, 39, 29},
  439. {121250, 6, 31, 23},
  440. {121750, 6, 23, 17},
  441. {122000, 6, 42, 31},
  442. {122614, 6, 30, 22},
  443. {123000, 6, 41, 30},
  444. {123379, 6, 37, 27},
  445. {124000, 6, 51, 37},
  446. {125000, 6, 25, 18},
  447. {125250, 4, 13, 14},
  448. {125750, 4, 27, 29},
  449. {126000, 6, 21, 15},
  450. {127000, 6, 24, 17},
  451. {127250, 6, 41, 29},
  452. {128000, 6, 27, 19},
  453. {129000, 6, 43, 30},
  454. {129859, 4, 25, 26},
  455. {130000, 6, 26, 18},
  456. {130250, 6, 42, 29},
  457. {131000, 6, 32, 22},
  458. {131500, 6, 38, 26},
  459. {131850, 6, 41, 28},
  460. {132000, 6, 22, 15},
  461. {132750, 6, 28, 19},
  462. {133000, 6, 34, 23},
  463. {133330, 6, 37, 25},
  464. {134000, 6, 61, 41},
  465. {135000, 6, 21, 14},
  466. {135250, 6, 167, 111},
  467. {136000, 6, 62, 41},
  468. {137000, 6, 35, 23},
  469. {138000, 6, 23, 15},
  470. {138500, 6, 40, 26},
  471. {138750, 6, 37, 24},
  472. {139000, 6, 34, 22},
  473. {139050, 6, 34, 22},
  474. {139054, 6, 34, 22},
  475. {140000, 6, 28, 18},
  476. {141000, 6, 36, 23},
  477. {141500, 6, 22, 14},
  478. {142000, 6, 30, 19},
  479. {143000, 6, 27, 17},
  480. {143472, 4, 17, 16},
  481. {144000, 6, 24, 15},
  482. {145000, 6, 29, 18},
  483. {146000, 6, 47, 29},
  484. {146250, 6, 26, 16},
  485. {147000, 6, 49, 30},
  486. {147891, 6, 23, 14},
  487. {148000, 6, 23, 14},
  488. {148250, 6, 28, 17},
  489. {148352, 4, 100, 91},
  490. {148500, 6, 33, 20},
  491. {149000, 6, 48, 29},
  492. {150000, 6, 25, 15},
  493. {151000, 4, 19, 17},
  494. {152000, 6, 27, 16},
  495. {152280, 6, 44, 26},
  496. {153000, 6, 34, 20},
  497. {154000, 6, 53, 31},
  498. {155000, 6, 31, 18},
  499. {155250, 6, 50, 29},
  500. {155750, 6, 45, 26},
  501. {156000, 6, 26, 15},
  502. {157000, 6, 61, 35},
  503. {157500, 6, 28, 16},
  504. {158000, 6, 65, 37},
  505. {158250, 6, 44, 25},
  506. {159000, 6, 53, 30},
  507. {159500, 6, 39, 22},
  508. {160000, 6, 32, 18},
  509. {161000, 4, 31, 26},
  510. {162000, 4, 18, 15},
  511. {162162, 4, 131, 109},
  512. {162500, 4, 53, 44},
  513. {163000, 4, 29, 24},
  514. {164000, 4, 17, 14},
  515. {165000, 4, 22, 18},
  516. {166000, 4, 32, 26},
  517. {167000, 4, 26, 21},
  518. {168000, 4, 46, 37},
  519. {169000, 4, 104, 83},
  520. {169128, 4, 64, 51},
  521. {169500, 4, 39, 31},
  522. {170000, 4, 34, 27},
  523. {171000, 4, 19, 15},
  524. {172000, 4, 51, 40},
  525. {172750, 4, 32, 25},
  526. {172800, 4, 32, 25},
  527. {173000, 4, 41, 32},
  528. {174000, 4, 49, 38},
  529. {174787, 4, 22, 17},
  530. {175000, 4, 35, 27},
  531. {176000, 4, 30, 23},
  532. {177000, 4, 38, 29},
  533. {178000, 4, 29, 22},
  534. {178500, 4, 37, 28},
  535. {179000, 4, 53, 40},
  536. {179500, 4, 73, 55},
  537. {180000, 4, 20, 15},
  538. {181000, 4, 55, 41},
  539. {182000, 4, 31, 23},
  540. {183000, 4, 42, 31},
  541. {184000, 4, 30, 22},
  542. {184750, 4, 26, 19},
  543. {185000, 4, 37, 27},
  544. {186000, 4, 51, 37},
  545. {187000, 4, 36, 26},
  546. {188000, 4, 32, 23},
  547. {189000, 4, 21, 15},
  548. {190000, 4, 38, 27},
  549. {190960, 4, 41, 29},
  550. {191000, 4, 41, 29},
  551. {192000, 4, 27, 19},
  552. {192250, 4, 37, 26},
  553. {193000, 4, 20, 14},
  554. {193250, 4, 53, 37},
  555. {194000, 4, 23, 16},
  556. {194208, 4, 23, 16},
  557. {195000, 4, 26, 18},
  558. {196000, 4, 45, 31},
  559. {197000, 4, 35, 24},
  560. {197750, 4, 41, 28},
  561. {198000, 4, 22, 15},
  562. {198500, 4, 25, 17},
  563. {199000, 4, 28, 19},
  564. {200000, 4, 37, 25},
  565. {201000, 4, 61, 41},
  566. {202000, 4, 112, 75},
  567. {202500, 4, 21, 14},
  568. {203000, 4, 146, 97},
  569. {204000, 4, 62, 41},
  570. {204750, 4, 44, 29},
  571. {205000, 4, 38, 25},
  572. {206000, 4, 29, 19},
  573. {207000, 4, 23, 15},
  574. {207500, 4, 40, 26},
  575. {208000, 4, 37, 24},
  576. {208900, 4, 48, 31},
  577. {209000, 4, 48, 31},
  578. {209250, 4, 31, 20},
  579. {210000, 4, 28, 18},
  580. {211000, 4, 25, 16},
  581. {212000, 4, 22, 14},
  582. {213000, 4, 30, 19},
  583. {213750, 4, 38, 24},
  584. {214000, 4, 46, 29},
  585. {214750, 4, 35, 22},
  586. {215000, 4, 43, 27},
  587. {216000, 4, 24, 15},
  588. {217000, 4, 37, 23},
  589. {218000, 4, 42, 26},
  590. {218250, 4, 42, 26},
  591. {218750, 4, 34, 21},
  592. {219000, 4, 47, 29},
  593. {220000, 4, 44, 27},
  594. {220640, 4, 49, 30},
  595. {220750, 4, 36, 22},
  596. {221000, 4, 36, 22},
  597. {222000, 4, 23, 14},
  598. {222525, 4, 28, 17},
  599. {222750, 4, 33, 20},
  600. {227000, 4, 37, 22},
  601. {230250, 4, 29, 17},
  602. {233500, 4, 38, 22},
  603. {235000, 4, 40, 23},
  604. {238000, 4, 30, 17},
  605. {241500, 2, 17, 19},
  606. {245250, 2, 20, 22},
  607. {247750, 2, 22, 24},
  608. {253250, 2, 15, 16},
  609. {256250, 2, 18, 19},
  610. {262500, 2, 31, 32},
  611. {267250, 2, 66, 67},
  612. {268500, 2, 94, 95},
  613. {270000, 2, 14, 14},
  614. {272500, 2, 77, 76},
  615. {273750, 2, 57, 56},
  616. {280750, 2, 24, 23},
  617. {281250, 2, 23, 22},
  618. {286000, 2, 17, 16},
  619. {291750, 2, 26, 24},
  620. {296703, 2, 56, 51},
  621. {297000, 2, 22, 20},
  622. {298000, 2, 21, 19},
  623. };
  624. static void intel_ddi_mode_set(struct drm_encoder *encoder,
  625. struct drm_display_mode *mode,
  626. struct drm_display_mode *adjusted_mode)
  627. {
  628. struct drm_crtc *crtc = encoder->crtc;
  629. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  630. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  631. int port = intel_ddi_get_encoder_port(intel_encoder);
  632. int pipe = intel_crtc->pipe;
  633. int type = intel_encoder->type;
  634. DRM_DEBUG_KMS("Preparing DDI mode on port %c, pipe %c\n",
  635. port_name(port), pipe_name(pipe));
  636. intel_crtc->eld_vld = false;
  637. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  638. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  639. struct intel_digital_port *intel_dig_port =
  640. enc_to_dig_port(encoder);
  641. intel_dp->DP = intel_dig_port->port_reversal |
  642. DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
  643. switch (intel_dp->lane_count) {
  644. case 1:
  645. intel_dp->DP |= DDI_PORT_WIDTH_X1;
  646. break;
  647. case 2:
  648. intel_dp->DP |= DDI_PORT_WIDTH_X2;
  649. break;
  650. case 4:
  651. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  652. break;
  653. default:
  654. intel_dp->DP |= DDI_PORT_WIDTH_X4;
  655. WARN(1, "Unexpected DP lane count %d\n",
  656. intel_dp->lane_count);
  657. break;
  658. }
  659. if (intel_dp->has_audio) {
  660. DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
  661. pipe_name(intel_crtc->pipe));
  662. /* write eld */
  663. DRM_DEBUG_DRIVER("DP audio: write eld information\n");
  664. intel_write_eld(encoder, adjusted_mode);
  665. }
  666. intel_dp_init_link_config(intel_dp);
  667. } else if (type == INTEL_OUTPUT_HDMI) {
  668. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  669. if (intel_hdmi->has_audio) {
  670. /* Proper support for digital audio needs a new logic
  671. * and a new set of registers, so we leave it for future
  672. * patch bombing.
  673. */
  674. DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
  675. pipe_name(intel_crtc->pipe));
  676. /* write eld */
  677. DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
  678. intel_write_eld(encoder, adjusted_mode);
  679. }
  680. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  681. }
  682. }
  683. static struct intel_encoder *
  684. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  685. {
  686. struct drm_device *dev = crtc->dev;
  687. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  688. struct intel_encoder *intel_encoder, *ret = NULL;
  689. int num_encoders = 0;
  690. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  691. ret = intel_encoder;
  692. num_encoders++;
  693. }
  694. if (num_encoders != 1)
  695. WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
  696. pipe_name(intel_crtc->pipe));
  697. BUG_ON(ret == NULL);
  698. return ret;
  699. }
  700. void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
  701. {
  702. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  703. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  704. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  705. uint32_t val;
  706. switch (intel_crtc->ddi_pll_sel) {
  707. case PORT_CLK_SEL_SPLL:
  708. plls->spll_refcount--;
  709. if (plls->spll_refcount == 0) {
  710. DRM_DEBUG_KMS("Disabling SPLL\n");
  711. val = I915_READ(SPLL_CTL);
  712. WARN_ON(!(val & SPLL_PLL_ENABLE));
  713. I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
  714. POSTING_READ(SPLL_CTL);
  715. }
  716. break;
  717. case PORT_CLK_SEL_WRPLL1:
  718. plls->wrpll1_refcount--;
  719. if (plls->wrpll1_refcount == 0) {
  720. DRM_DEBUG_KMS("Disabling WRPLL 1\n");
  721. val = I915_READ(WRPLL_CTL1);
  722. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  723. I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
  724. POSTING_READ(WRPLL_CTL1);
  725. }
  726. break;
  727. case PORT_CLK_SEL_WRPLL2:
  728. plls->wrpll2_refcount--;
  729. if (plls->wrpll2_refcount == 0) {
  730. DRM_DEBUG_KMS("Disabling WRPLL 2\n");
  731. val = I915_READ(WRPLL_CTL2);
  732. WARN_ON(!(val & WRPLL_PLL_ENABLE));
  733. I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
  734. POSTING_READ(WRPLL_CTL2);
  735. }
  736. break;
  737. }
  738. WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
  739. WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
  740. WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
  741. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
  742. }
  743. static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
  744. {
  745. u32 i;
  746. for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
  747. if (clock <= wrpll_tmds_clock_table[i].clock)
  748. break;
  749. if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
  750. i--;
  751. *p = wrpll_tmds_clock_table[i].p;
  752. *n2 = wrpll_tmds_clock_table[i].n2;
  753. *r2 = wrpll_tmds_clock_table[i].r2;
  754. if (wrpll_tmds_clock_table[i].clock != clock)
  755. DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
  756. wrpll_tmds_clock_table[i].clock, clock);
  757. DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
  758. clock, *p, *n2, *r2);
  759. }
  760. bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
  761. {
  762. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  763. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  764. struct drm_encoder *encoder = &intel_encoder->base;
  765. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  766. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  767. int type = intel_encoder->type;
  768. enum pipe pipe = intel_crtc->pipe;
  769. uint32_t reg, val;
  770. /* TODO: reuse PLLs when possible (compare values) */
  771. intel_ddi_put_crtc_pll(crtc);
  772. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  773. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  774. switch (intel_dp->link_bw) {
  775. case DP_LINK_BW_1_62:
  776. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
  777. break;
  778. case DP_LINK_BW_2_7:
  779. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
  780. break;
  781. case DP_LINK_BW_5_4:
  782. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
  783. break;
  784. default:
  785. DRM_ERROR("Link bandwidth %d unsupported\n",
  786. intel_dp->link_bw);
  787. return false;
  788. }
  789. /* We don't need to turn any PLL on because we'll use LCPLL. */
  790. return true;
  791. } else if (type == INTEL_OUTPUT_HDMI) {
  792. int p, n2, r2;
  793. if (plls->wrpll1_refcount == 0) {
  794. DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
  795. pipe_name(pipe));
  796. plls->wrpll1_refcount++;
  797. reg = WRPLL_CTL1;
  798. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
  799. } else if (plls->wrpll2_refcount == 0) {
  800. DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
  801. pipe_name(pipe));
  802. plls->wrpll2_refcount++;
  803. reg = WRPLL_CTL2;
  804. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
  805. } else {
  806. DRM_ERROR("No WRPLLs available!\n");
  807. return false;
  808. }
  809. WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
  810. "WRPLL already enabled\n");
  811. intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
  812. val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
  813. WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
  814. WRPLL_DIVIDER_POST(p);
  815. } else if (type == INTEL_OUTPUT_ANALOG) {
  816. if (plls->spll_refcount == 0) {
  817. DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
  818. pipe_name(pipe));
  819. plls->spll_refcount++;
  820. reg = SPLL_CTL;
  821. intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  822. } else {
  823. DRM_ERROR("SPLL already in use\n");
  824. return false;
  825. }
  826. WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
  827. "SPLL already enabled\n");
  828. val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
  829. } else {
  830. WARN(1, "Invalid DDI encoder type %d\n", type);
  831. return false;
  832. }
  833. I915_WRITE(reg, val);
  834. udelay(20);
  835. return true;
  836. }
  837. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  838. {
  839. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  840. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  841. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  842. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  843. int type = intel_encoder->type;
  844. uint32_t temp;
  845. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  846. temp = TRANS_MSA_SYNC_CLK;
  847. switch (intel_crtc->config.pipe_bpp) {
  848. case 18:
  849. temp |= TRANS_MSA_6_BPC;
  850. break;
  851. case 24:
  852. temp |= TRANS_MSA_8_BPC;
  853. break;
  854. case 30:
  855. temp |= TRANS_MSA_10_BPC;
  856. break;
  857. case 36:
  858. temp |= TRANS_MSA_12_BPC;
  859. break;
  860. default:
  861. BUG();
  862. }
  863. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  864. }
  865. }
  866. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
  867. {
  868. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  869. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  870. struct drm_encoder *encoder = &intel_encoder->base;
  871. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  872. enum pipe pipe = intel_crtc->pipe;
  873. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  874. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  875. int type = intel_encoder->type;
  876. uint32_t temp;
  877. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  878. temp = TRANS_DDI_FUNC_ENABLE;
  879. temp |= TRANS_DDI_SELECT_PORT(port);
  880. switch (intel_crtc->config.pipe_bpp) {
  881. case 18:
  882. temp |= TRANS_DDI_BPC_6;
  883. break;
  884. case 24:
  885. temp |= TRANS_DDI_BPC_8;
  886. break;
  887. case 30:
  888. temp |= TRANS_DDI_BPC_10;
  889. break;
  890. case 36:
  891. temp |= TRANS_DDI_BPC_12;
  892. break;
  893. default:
  894. BUG();
  895. }
  896. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  897. temp |= TRANS_DDI_PVSYNC;
  898. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  899. temp |= TRANS_DDI_PHSYNC;
  900. if (cpu_transcoder == TRANSCODER_EDP) {
  901. switch (pipe) {
  902. case PIPE_A:
  903. /* Can only use the always-on power well for eDP when
  904. * not using the panel fitter, and when not using motion
  905. * blur mitigation (which we don't support). */
  906. if (intel_crtc->config.pch_pfit.size)
  907. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  908. else
  909. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  910. break;
  911. case PIPE_B:
  912. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  913. break;
  914. case PIPE_C:
  915. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  916. break;
  917. default:
  918. BUG();
  919. break;
  920. }
  921. }
  922. if (type == INTEL_OUTPUT_HDMI) {
  923. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  924. if (intel_hdmi->has_hdmi_sink)
  925. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  926. else
  927. temp |= TRANS_DDI_MODE_SELECT_DVI;
  928. } else if (type == INTEL_OUTPUT_ANALOG) {
  929. temp |= TRANS_DDI_MODE_SELECT_FDI;
  930. temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
  931. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  932. type == INTEL_OUTPUT_EDP) {
  933. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  934. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  935. switch (intel_dp->lane_count) {
  936. case 1:
  937. temp |= TRANS_DDI_PORT_WIDTH_X1;
  938. break;
  939. case 2:
  940. temp |= TRANS_DDI_PORT_WIDTH_X2;
  941. break;
  942. case 4:
  943. temp |= TRANS_DDI_PORT_WIDTH_X4;
  944. break;
  945. default:
  946. temp |= TRANS_DDI_PORT_WIDTH_X4;
  947. WARN(1, "Unsupported lane count %d\n",
  948. intel_dp->lane_count);
  949. }
  950. } else {
  951. WARN(1, "Invalid encoder type %d for pipe %c\n",
  952. intel_encoder->type, pipe_name(pipe));
  953. }
  954. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  955. }
  956. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  957. enum transcoder cpu_transcoder)
  958. {
  959. uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  960. uint32_t val = I915_READ(reg);
  961. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
  962. val |= TRANS_DDI_PORT_NONE;
  963. I915_WRITE(reg, val);
  964. }
  965. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  966. {
  967. struct drm_device *dev = intel_connector->base.dev;
  968. struct drm_i915_private *dev_priv = dev->dev_private;
  969. struct intel_encoder *intel_encoder = intel_connector->encoder;
  970. int type = intel_connector->base.connector_type;
  971. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  972. enum pipe pipe = 0;
  973. enum transcoder cpu_transcoder;
  974. uint32_t tmp;
  975. if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
  976. return false;
  977. if (port == PORT_A)
  978. cpu_transcoder = TRANSCODER_EDP;
  979. else
  980. cpu_transcoder = (enum transcoder) pipe;
  981. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  982. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  983. case TRANS_DDI_MODE_SELECT_HDMI:
  984. case TRANS_DDI_MODE_SELECT_DVI:
  985. return (type == DRM_MODE_CONNECTOR_HDMIA);
  986. case TRANS_DDI_MODE_SELECT_DP_SST:
  987. if (type == DRM_MODE_CONNECTOR_eDP)
  988. return true;
  989. case TRANS_DDI_MODE_SELECT_DP_MST:
  990. return (type == DRM_MODE_CONNECTOR_DisplayPort);
  991. case TRANS_DDI_MODE_SELECT_FDI:
  992. return (type == DRM_MODE_CONNECTOR_VGA);
  993. default:
  994. return false;
  995. }
  996. }
  997. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  998. enum pipe *pipe)
  999. {
  1000. struct drm_device *dev = encoder->base.dev;
  1001. struct drm_i915_private *dev_priv = dev->dev_private;
  1002. enum port port = intel_ddi_get_encoder_port(encoder);
  1003. u32 tmp;
  1004. int i;
  1005. tmp = I915_READ(DDI_BUF_CTL(port));
  1006. if (!(tmp & DDI_BUF_CTL_ENABLE))
  1007. return false;
  1008. if (port == PORT_A) {
  1009. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  1010. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  1011. case TRANS_DDI_EDP_INPUT_A_ON:
  1012. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  1013. *pipe = PIPE_A;
  1014. break;
  1015. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  1016. *pipe = PIPE_B;
  1017. break;
  1018. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  1019. *pipe = PIPE_C;
  1020. break;
  1021. }
  1022. return true;
  1023. } else {
  1024. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  1025. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  1026. if ((tmp & TRANS_DDI_PORT_MASK)
  1027. == TRANS_DDI_SELECT_PORT(port)) {
  1028. *pipe = i;
  1029. return true;
  1030. }
  1031. }
  1032. }
  1033. DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
  1034. return false;
  1035. }
  1036. static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
  1037. enum pipe pipe)
  1038. {
  1039. uint32_t temp, ret;
  1040. enum port port = I915_MAX_PORTS;
  1041. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1042. pipe);
  1043. int i;
  1044. if (cpu_transcoder == TRANSCODER_EDP) {
  1045. port = PORT_A;
  1046. } else {
  1047. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1048. temp &= TRANS_DDI_PORT_MASK;
  1049. for (i = PORT_B; i <= PORT_E; i++)
  1050. if (temp == TRANS_DDI_SELECT_PORT(i))
  1051. port = i;
  1052. }
  1053. if (port == I915_MAX_PORTS) {
  1054. WARN(1, "Pipe %c enabled on an unknown port\n",
  1055. pipe_name(pipe));
  1056. ret = PORT_CLK_SEL_NONE;
  1057. } else {
  1058. ret = I915_READ(PORT_CLK_SEL(port));
  1059. DRM_DEBUG_KMS("Pipe %c connected to port %c using clock "
  1060. "0x%08x\n", pipe_name(pipe), port_name(port),
  1061. ret);
  1062. }
  1063. return ret;
  1064. }
  1065. void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
  1066. {
  1067. struct drm_i915_private *dev_priv = dev->dev_private;
  1068. enum pipe pipe;
  1069. struct intel_crtc *intel_crtc;
  1070. for_each_pipe(pipe) {
  1071. intel_crtc =
  1072. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1073. if (!intel_crtc->active)
  1074. continue;
  1075. intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
  1076. pipe);
  1077. switch (intel_crtc->ddi_pll_sel) {
  1078. case PORT_CLK_SEL_SPLL:
  1079. dev_priv->ddi_plls.spll_refcount++;
  1080. break;
  1081. case PORT_CLK_SEL_WRPLL1:
  1082. dev_priv->ddi_plls.wrpll1_refcount++;
  1083. break;
  1084. case PORT_CLK_SEL_WRPLL2:
  1085. dev_priv->ddi_plls.wrpll2_refcount++;
  1086. break;
  1087. }
  1088. }
  1089. }
  1090. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1091. {
  1092. struct drm_crtc *crtc = &intel_crtc->base;
  1093. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1094. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1095. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1096. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  1097. if (cpu_transcoder != TRANSCODER_EDP)
  1098. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1099. TRANS_CLK_SEL_PORT(port));
  1100. }
  1101. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1102. {
  1103. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1104. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  1105. if (cpu_transcoder != TRANSCODER_EDP)
  1106. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1107. TRANS_CLK_SEL_DISABLED);
  1108. }
  1109. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1110. {
  1111. struct drm_encoder *encoder = &intel_encoder->base;
  1112. struct drm_crtc *crtc = encoder->crtc;
  1113. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1114. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1115. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1116. int type = intel_encoder->type;
  1117. if (type == INTEL_OUTPUT_EDP) {
  1118. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1119. ironlake_edp_panel_vdd_on(intel_dp);
  1120. ironlake_edp_panel_on(intel_dp);
  1121. ironlake_edp_panel_vdd_off(intel_dp, true);
  1122. }
  1123. WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1124. I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
  1125. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1126. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1127. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1128. intel_dp_start_link_train(intel_dp);
  1129. intel_dp_complete_link_train(intel_dp);
  1130. }
  1131. }
  1132. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1133. {
  1134. struct drm_encoder *encoder = &intel_encoder->base;
  1135. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1136. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1137. int type = intel_encoder->type;
  1138. uint32_t val;
  1139. bool wait = false;
  1140. val = I915_READ(DDI_BUF_CTL(port));
  1141. if (val & DDI_BUF_CTL_ENABLE) {
  1142. val &= ~DDI_BUF_CTL_ENABLE;
  1143. I915_WRITE(DDI_BUF_CTL(port), val);
  1144. wait = true;
  1145. }
  1146. val = I915_READ(DP_TP_CTL(port));
  1147. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1148. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1149. I915_WRITE(DP_TP_CTL(port), val);
  1150. if (wait)
  1151. intel_wait_ddi_buf_idle(dev_priv, port);
  1152. if (type == INTEL_OUTPUT_EDP) {
  1153. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1154. ironlake_edp_panel_vdd_on(intel_dp);
  1155. ironlake_edp_panel_off(intel_dp);
  1156. }
  1157. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1158. }
  1159. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1160. {
  1161. struct drm_encoder *encoder = &intel_encoder->base;
  1162. struct drm_crtc *crtc = encoder->crtc;
  1163. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1164. int pipe = intel_crtc->pipe;
  1165. struct drm_device *dev = encoder->dev;
  1166. struct drm_i915_private *dev_priv = dev->dev_private;
  1167. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1168. int type = intel_encoder->type;
  1169. uint32_t tmp;
  1170. if (type == INTEL_OUTPUT_HDMI) {
  1171. struct intel_digital_port *intel_dig_port =
  1172. enc_to_dig_port(encoder);
  1173. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1174. * are ignored so nothing special needs to be done besides
  1175. * enabling the port.
  1176. */
  1177. I915_WRITE(DDI_BUF_CTL(port),
  1178. intel_dig_port->port_reversal | DDI_BUF_CTL_ENABLE);
  1179. } else if (type == INTEL_OUTPUT_EDP) {
  1180. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1181. ironlake_edp_backlight_on(intel_dp);
  1182. }
  1183. if (intel_crtc->eld_vld) {
  1184. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1185. tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  1186. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  1187. }
  1188. }
  1189. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1190. {
  1191. struct drm_encoder *encoder = &intel_encoder->base;
  1192. struct drm_crtc *crtc = encoder->crtc;
  1193. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1194. int pipe = intel_crtc->pipe;
  1195. int type = intel_encoder->type;
  1196. struct drm_device *dev = encoder->dev;
  1197. struct drm_i915_private *dev_priv = dev->dev_private;
  1198. uint32_t tmp;
  1199. tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1200. tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
  1201. I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
  1202. if (type == INTEL_OUTPUT_EDP) {
  1203. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1204. ironlake_edp_backlight_off(intel_dp);
  1205. }
  1206. }
  1207. int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
  1208. {
  1209. if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
  1210. return 450;
  1211. else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
  1212. LCPLL_CLK_FREQ_450)
  1213. return 450;
  1214. else if (IS_ULT(dev_priv->dev))
  1215. return 338;
  1216. else
  1217. return 540;
  1218. }
  1219. void intel_ddi_pll_init(struct drm_device *dev)
  1220. {
  1221. struct drm_i915_private *dev_priv = dev->dev_private;
  1222. uint32_t val = I915_READ(LCPLL_CTL);
  1223. /* The LCPLL register should be turned on by the BIOS. For now let's
  1224. * just check its state and print errors in case something is wrong.
  1225. * Don't even try to turn it on.
  1226. */
  1227. DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
  1228. intel_ddi_get_cdclk_freq(dev_priv));
  1229. if (val & LCPLL_CD_SOURCE_FCLK)
  1230. DRM_ERROR("CDCLK source is not LCPLL\n");
  1231. if (val & LCPLL_PLL_DISABLE)
  1232. DRM_ERROR("LCPLL is disabled\n");
  1233. }
  1234. void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
  1235. {
  1236. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  1237. struct intel_dp *intel_dp = &intel_dig_port->dp;
  1238. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  1239. enum port port = intel_dig_port->port;
  1240. uint32_t val;
  1241. bool wait = false;
  1242. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1243. val = I915_READ(DDI_BUF_CTL(port));
  1244. if (val & DDI_BUF_CTL_ENABLE) {
  1245. val &= ~DDI_BUF_CTL_ENABLE;
  1246. I915_WRITE(DDI_BUF_CTL(port), val);
  1247. wait = true;
  1248. }
  1249. val = I915_READ(DP_TP_CTL(port));
  1250. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1251. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1252. I915_WRITE(DP_TP_CTL(port), val);
  1253. POSTING_READ(DP_TP_CTL(port));
  1254. if (wait)
  1255. intel_wait_ddi_buf_idle(dev_priv, port);
  1256. }
  1257. val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
  1258. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1259. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  1260. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1261. I915_WRITE(DP_TP_CTL(port), val);
  1262. POSTING_READ(DP_TP_CTL(port));
  1263. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1264. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1265. POSTING_READ(DDI_BUF_CTL(port));
  1266. udelay(600);
  1267. }
  1268. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1269. {
  1270. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1271. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1272. uint32_t val;
  1273. intel_ddi_post_disable(intel_encoder);
  1274. val = I915_READ(_FDI_RXA_CTL);
  1275. val &= ~FDI_RX_ENABLE;
  1276. I915_WRITE(_FDI_RXA_CTL, val);
  1277. val = I915_READ(_FDI_RXA_MISC);
  1278. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1279. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1280. I915_WRITE(_FDI_RXA_MISC, val);
  1281. val = I915_READ(_FDI_RXA_CTL);
  1282. val &= ~FDI_PCDCLK;
  1283. I915_WRITE(_FDI_RXA_CTL, val);
  1284. val = I915_READ(_FDI_RXA_CTL);
  1285. val &= ~FDI_RX_PLL_ENABLE;
  1286. I915_WRITE(_FDI_RXA_CTL, val);
  1287. }
  1288. static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
  1289. {
  1290. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  1291. int type = intel_encoder->type;
  1292. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
  1293. intel_dp_check_link_status(intel_dp);
  1294. }
  1295. static void intel_ddi_destroy(struct drm_encoder *encoder)
  1296. {
  1297. /* HDMI has nothing special to destroy, so we can go with this. */
  1298. intel_dp_encoder_destroy(encoder);
  1299. }
  1300. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  1301. struct intel_crtc_config *pipe_config)
  1302. {
  1303. int type = encoder->type;
  1304. WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
  1305. if (type == INTEL_OUTPUT_HDMI)
  1306. return intel_hdmi_compute_config(encoder, pipe_config);
  1307. else
  1308. return intel_dp_compute_config(encoder, pipe_config);
  1309. }
  1310. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1311. .destroy = intel_ddi_destroy,
  1312. };
  1313. static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
  1314. .mode_set = intel_ddi_mode_set,
  1315. };
  1316. void intel_ddi_init(struct drm_device *dev, enum port port)
  1317. {
  1318. struct drm_i915_private *dev_priv = dev->dev_private;
  1319. struct intel_digital_port *intel_dig_port;
  1320. struct intel_encoder *intel_encoder;
  1321. struct drm_encoder *encoder;
  1322. struct intel_connector *hdmi_connector = NULL;
  1323. struct intel_connector *dp_connector = NULL;
  1324. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1325. if (!intel_dig_port)
  1326. return;
  1327. dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1328. if (!dp_connector) {
  1329. kfree(intel_dig_port);
  1330. return;
  1331. }
  1332. if (port != PORT_A) {
  1333. hdmi_connector = kzalloc(sizeof(struct intel_connector),
  1334. GFP_KERNEL);
  1335. if (!hdmi_connector) {
  1336. kfree(dp_connector);
  1337. kfree(intel_dig_port);
  1338. return;
  1339. }
  1340. }
  1341. intel_encoder = &intel_dig_port->base;
  1342. encoder = &intel_encoder->base;
  1343. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  1344. DRM_MODE_ENCODER_TMDS);
  1345. drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
  1346. intel_encoder->compute_config = intel_ddi_compute_config;
  1347. intel_encoder->enable = intel_enable_ddi;
  1348. intel_encoder->pre_enable = intel_ddi_pre_enable;
  1349. intel_encoder->disable = intel_disable_ddi;
  1350. intel_encoder->post_disable = intel_ddi_post_disable;
  1351. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  1352. intel_dig_port->port = port;
  1353. intel_dig_port->port_reversal = I915_READ(DDI_BUF_CTL(port)) &
  1354. DDI_BUF_PORT_REVERSAL;
  1355. if (hdmi_connector)
  1356. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  1357. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1358. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  1359. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1360. intel_encoder->cloneable = false;
  1361. intel_encoder->hot_plug = intel_ddi_hot_plug;
  1362. if (hdmi_connector)
  1363. intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
  1364. intel_dp_init_connector(intel_dig_port, dp_connector);
  1365. }