falcon_boards.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2009 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/rtnetlink.h>
  10. #include "net_driver.h"
  11. #include "phy.h"
  12. #include "efx.h"
  13. #include "nic.h"
  14. #include "regs.h"
  15. #include "io.h"
  16. #include "workarounds.h"
  17. /* Macros for unpacking the board revision */
  18. /* The revision info is in host byte order. */
  19. #define FALCON_BOARD_TYPE(_rev) (_rev >> 8)
  20. #define FALCON_BOARD_MAJOR(_rev) ((_rev >> 4) & 0xf)
  21. #define FALCON_BOARD_MINOR(_rev) (_rev & 0xf)
  22. /* Board types */
  23. #define FALCON_BOARD_SFE4001 0x01
  24. #define FALCON_BOARD_SFE4002 0x02
  25. #define FALCON_BOARD_SFN4111T 0x51
  26. #define FALCON_BOARD_SFN4112F 0x52
  27. /* Board temperature is about 15°C above ambient when air flow is
  28. * limited. */
  29. #define FALCON_BOARD_TEMP_BIAS 15
  30. /* SFC4000 datasheet says: 'The maximum permitted junction temperature
  31. * is 125°C; the thermal design of the environment for the SFC4000
  32. * should aim to keep this well below 100°C.' */
  33. #define FALCON_JUNC_TEMP_MAX 90
  34. /*****************************************************************************
  35. * Support for LM87 sensor chip used on several boards
  36. */
  37. #define LM87_REG_ALARMS1 0x41
  38. #define LM87_REG_ALARMS2 0x42
  39. #define LM87_IN_LIMITS(nr, _min, _max) \
  40. 0x2B + (nr) * 2, _max, 0x2C + (nr) * 2, _min
  41. #define LM87_AIN_LIMITS(nr, _min, _max) \
  42. 0x3B + (nr), _max, 0x1A + (nr), _min
  43. #define LM87_TEMP_INT_LIMITS(_min, _max) \
  44. 0x39, _max, 0x3A, _min
  45. #define LM87_TEMP_EXT1_LIMITS(_min, _max) \
  46. 0x37, _max, 0x38, _min
  47. #define LM87_ALARM_TEMP_INT 0x10
  48. #define LM87_ALARM_TEMP_EXT1 0x20
  49. #if defined(CONFIG_SENSORS_LM87) || defined(CONFIG_SENSORS_LM87_MODULE)
  50. static int efx_init_lm87(struct efx_nic *efx, struct i2c_board_info *info,
  51. const u8 *reg_values)
  52. {
  53. struct falcon_board *board = falcon_board(efx);
  54. struct i2c_client *client = i2c_new_device(&board->i2c_adap, info);
  55. int rc;
  56. if (!client)
  57. return -EIO;
  58. while (*reg_values) {
  59. u8 reg = *reg_values++;
  60. u8 value = *reg_values++;
  61. rc = i2c_smbus_write_byte_data(client, reg, value);
  62. if (rc)
  63. goto err;
  64. }
  65. board->hwmon_client = client;
  66. return 0;
  67. err:
  68. i2c_unregister_device(client);
  69. return rc;
  70. }
  71. static void efx_fini_lm87(struct efx_nic *efx)
  72. {
  73. i2c_unregister_device(falcon_board(efx)->hwmon_client);
  74. }
  75. static int efx_check_lm87(struct efx_nic *efx, unsigned mask)
  76. {
  77. struct i2c_client *client = falcon_board(efx)->hwmon_client;
  78. s32 alarms1, alarms2;
  79. /* If link is up then do not monitor temperature */
  80. if (EFX_WORKAROUND_7884(efx) && efx->link_state.up)
  81. return 0;
  82. alarms1 = i2c_smbus_read_byte_data(client, LM87_REG_ALARMS1);
  83. alarms2 = i2c_smbus_read_byte_data(client, LM87_REG_ALARMS2);
  84. if (alarms1 < 0)
  85. return alarms1;
  86. if (alarms2 < 0)
  87. return alarms2;
  88. alarms1 &= mask;
  89. alarms2 &= mask >> 8;
  90. if (alarms1 || alarms2) {
  91. netif_err(efx, hw, efx->net_dev,
  92. "LM87 detected a hardware failure (status %02x:%02x)"
  93. "%s%s\n",
  94. alarms1, alarms2,
  95. (alarms1 & LM87_ALARM_TEMP_INT) ? " INTERNAL" : "",
  96. (alarms1 & LM87_ALARM_TEMP_EXT1) ? " EXTERNAL" : "");
  97. return -ERANGE;
  98. }
  99. return 0;
  100. }
  101. #else /* !CONFIG_SENSORS_LM87 */
  102. static inline int
  103. efx_init_lm87(struct efx_nic *efx, struct i2c_board_info *info,
  104. const u8 *reg_values)
  105. {
  106. return 0;
  107. }
  108. static inline void efx_fini_lm87(struct efx_nic *efx)
  109. {
  110. }
  111. static inline int efx_check_lm87(struct efx_nic *efx, unsigned mask)
  112. {
  113. return 0;
  114. }
  115. #endif /* CONFIG_SENSORS_LM87 */
  116. /*****************************************************************************
  117. * Support for the SFE4001 and SFN4111T NICs.
  118. *
  119. * The SFE4001 does not power-up fully at reset due to its high power
  120. * consumption. We control its power via a PCA9539 I/O expander.
  121. * Both boards have a MAX6647 temperature monitor which we expose to
  122. * the lm90 driver.
  123. *
  124. * This also provides minimal support for reflashing the PHY, which is
  125. * initiated by resetting it with the FLASH_CFG_1 pin pulled down.
  126. * On SFE4001 rev A2 and later this is connected to the 3V3X output of
  127. * the IO-expander; on the SFN4111T it is connected to Falcon's GPIO3.
  128. * We represent reflash mode as PHY_MODE_SPECIAL and make it mutually
  129. * exclusive with the network device being open.
  130. */
  131. /**************************************************************************
  132. * Support for I2C IO Expander device on SFE4001
  133. */
  134. #define PCA9539 0x74
  135. #define P0_IN 0x00
  136. #define P0_OUT 0x02
  137. #define P0_INVERT 0x04
  138. #define P0_CONFIG 0x06
  139. #define P0_EN_1V0X_LBN 0
  140. #define P0_EN_1V0X_WIDTH 1
  141. #define P0_EN_1V2_LBN 1
  142. #define P0_EN_1V2_WIDTH 1
  143. #define P0_EN_2V5_LBN 2
  144. #define P0_EN_2V5_WIDTH 1
  145. #define P0_EN_3V3X_LBN 3
  146. #define P0_EN_3V3X_WIDTH 1
  147. #define P0_EN_5V_LBN 4
  148. #define P0_EN_5V_WIDTH 1
  149. #define P0_SHORTEN_JTAG_LBN 5
  150. #define P0_SHORTEN_JTAG_WIDTH 1
  151. #define P0_X_TRST_LBN 6
  152. #define P0_X_TRST_WIDTH 1
  153. #define P0_DSP_RESET_LBN 7
  154. #define P0_DSP_RESET_WIDTH 1
  155. #define P1_IN 0x01
  156. #define P1_OUT 0x03
  157. #define P1_INVERT 0x05
  158. #define P1_CONFIG 0x07
  159. #define P1_AFE_PWD_LBN 0
  160. #define P1_AFE_PWD_WIDTH 1
  161. #define P1_DSP_PWD25_LBN 1
  162. #define P1_DSP_PWD25_WIDTH 1
  163. #define P1_RESERVED_LBN 2
  164. #define P1_RESERVED_WIDTH 2
  165. #define P1_SPARE_LBN 4
  166. #define P1_SPARE_WIDTH 4
  167. /* Temperature Sensor */
  168. #define MAX664X_REG_RSL 0x02
  169. #define MAX664X_REG_WLHO 0x0B
  170. static void sfe4001_poweroff(struct efx_nic *efx)
  171. {
  172. struct i2c_client *ioexp_client = falcon_board(efx)->ioexp_client;
  173. struct i2c_client *hwmon_client = falcon_board(efx)->hwmon_client;
  174. /* Turn off all power rails and disable outputs */
  175. i2c_smbus_write_byte_data(ioexp_client, P0_OUT, 0xff);
  176. i2c_smbus_write_byte_data(ioexp_client, P1_CONFIG, 0xff);
  177. i2c_smbus_write_byte_data(ioexp_client, P0_CONFIG, 0xff);
  178. /* Clear any over-temperature alert */
  179. i2c_smbus_read_byte_data(hwmon_client, MAX664X_REG_RSL);
  180. }
  181. static int sfe4001_poweron(struct efx_nic *efx)
  182. {
  183. struct i2c_client *ioexp_client = falcon_board(efx)->ioexp_client;
  184. struct i2c_client *hwmon_client = falcon_board(efx)->hwmon_client;
  185. unsigned int i, j;
  186. int rc;
  187. u8 out;
  188. /* Clear any previous over-temperature alert */
  189. rc = i2c_smbus_read_byte_data(hwmon_client, MAX664X_REG_RSL);
  190. if (rc < 0)
  191. return rc;
  192. /* Enable port 0 and port 1 outputs on IO expander */
  193. rc = i2c_smbus_write_byte_data(ioexp_client, P0_CONFIG, 0x00);
  194. if (rc)
  195. return rc;
  196. rc = i2c_smbus_write_byte_data(ioexp_client, P1_CONFIG,
  197. 0xff & ~(1 << P1_SPARE_LBN));
  198. if (rc)
  199. goto fail_on;
  200. /* If PHY power is on, turn it all off and wait 1 second to
  201. * ensure a full reset.
  202. */
  203. rc = i2c_smbus_read_byte_data(ioexp_client, P0_OUT);
  204. if (rc < 0)
  205. goto fail_on;
  206. out = 0xff & ~((0 << P0_EN_1V2_LBN) | (0 << P0_EN_2V5_LBN) |
  207. (0 << P0_EN_3V3X_LBN) | (0 << P0_EN_5V_LBN) |
  208. (0 << P0_EN_1V0X_LBN));
  209. if (rc != out) {
  210. netif_info(efx, hw, efx->net_dev, "power-cycling PHY\n");
  211. rc = i2c_smbus_write_byte_data(ioexp_client, P0_OUT, out);
  212. if (rc)
  213. goto fail_on;
  214. schedule_timeout_uninterruptible(HZ);
  215. }
  216. for (i = 0; i < 20; ++i) {
  217. /* Turn on 1.2V, 2.5V, 3.3V and 5V power rails */
  218. out = 0xff & ~((1 << P0_EN_1V2_LBN) | (1 << P0_EN_2V5_LBN) |
  219. (1 << P0_EN_3V3X_LBN) | (1 << P0_EN_5V_LBN) |
  220. (1 << P0_X_TRST_LBN));
  221. if (efx->phy_mode & PHY_MODE_SPECIAL)
  222. out |= 1 << P0_EN_3V3X_LBN;
  223. rc = i2c_smbus_write_byte_data(ioexp_client, P0_OUT, out);
  224. if (rc)
  225. goto fail_on;
  226. msleep(10);
  227. /* Turn on 1V power rail */
  228. out &= ~(1 << P0_EN_1V0X_LBN);
  229. rc = i2c_smbus_write_byte_data(ioexp_client, P0_OUT, out);
  230. if (rc)
  231. goto fail_on;
  232. netif_info(efx, hw, efx->net_dev,
  233. "waiting for DSP boot (attempt %d)...\n", i);
  234. /* In flash config mode, DSP does not turn on AFE, so
  235. * just wait 1 second.
  236. */
  237. if (efx->phy_mode & PHY_MODE_SPECIAL) {
  238. schedule_timeout_uninterruptible(HZ);
  239. return 0;
  240. }
  241. for (j = 0; j < 10; ++j) {
  242. msleep(100);
  243. /* Check DSP has asserted AFE power line */
  244. rc = i2c_smbus_read_byte_data(ioexp_client, P1_IN);
  245. if (rc < 0)
  246. goto fail_on;
  247. if (rc & (1 << P1_AFE_PWD_LBN))
  248. return 0;
  249. }
  250. }
  251. netif_info(efx, hw, efx->net_dev, "timed out waiting for DSP boot\n");
  252. rc = -ETIMEDOUT;
  253. fail_on:
  254. sfe4001_poweroff(efx);
  255. return rc;
  256. }
  257. static int sfn4111t_reset(struct efx_nic *efx)
  258. {
  259. struct falcon_board *board = falcon_board(efx);
  260. efx_oword_t reg;
  261. /* GPIO 3 and the GPIO register are shared with I2C, so block that */
  262. i2c_lock_adapter(&board->i2c_adap);
  263. /* Pull RST_N (GPIO 2) low then let it up again, setting the
  264. * FLASH_CFG_1 strap (GPIO 3) appropriately. Only change the
  265. * output enables; the output levels should always be 0 (low)
  266. * and we rely on external pull-ups. */
  267. efx_reado(efx, &reg, FR_AB_GPIO_CTL);
  268. EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO2_OEN, true);
  269. efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
  270. msleep(1000);
  271. EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO2_OEN, false);
  272. EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN,
  273. !!(efx->phy_mode & PHY_MODE_SPECIAL));
  274. efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
  275. msleep(1);
  276. i2c_unlock_adapter(&board->i2c_adap);
  277. ssleep(1);
  278. return 0;
  279. }
  280. static ssize_t show_phy_flash_cfg(struct device *dev,
  281. struct device_attribute *attr, char *buf)
  282. {
  283. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  284. return sprintf(buf, "%d\n", !!(efx->phy_mode & PHY_MODE_SPECIAL));
  285. }
  286. static ssize_t set_phy_flash_cfg(struct device *dev,
  287. struct device_attribute *attr,
  288. const char *buf, size_t count)
  289. {
  290. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  291. enum efx_phy_mode old_mode, new_mode;
  292. int err;
  293. rtnl_lock();
  294. old_mode = efx->phy_mode;
  295. if (count == 0 || *buf == '0')
  296. new_mode = old_mode & ~PHY_MODE_SPECIAL;
  297. else
  298. new_mode = PHY_MODE_SPECIAL;
  299. if (old_mode == new_mode) {
  300. err = 0;
  301. } else if (efx->state != STATE_RUNNING || netif_running(efx->net_dev)) {
  302. err = -EBUSY;
  303. } else {
  304. /* Reset the PHY, reconfigure the MAC and enable/disable
  305. * MAC stats accordingly. */
  306. efx->phy_mode = new_mode;
  307. if (new_mode & PHY_MODE_SPECIAL)
  308. falcon_stop_nic_stats(efx);
  309. if (falcon_board(efx)->type->id == FALCON_BOARD_SFE4001)
  310. err = sfe4001_poweron(efx);
  311. else
  312. err = sfn4111t_reset(efx);
  313. if (!err)
  314. err = efx_reconfigure_port(efx);
  315. if (!(new_mode & PHY_MODE_SPECIAL))
  316. falcon_start_nic_stats(efx);
  317. }
  318. rtnl_unlock();
  319. return err ? err : count;
  320. }
  321. static DEVICE_ATTR(phy_flash_cfg, 0644, show_phy_flash_cfg, set_phy_flash_cfg);
  322. static void sfe4001_fini(struct efx_nic *efx)
  323. {
  324. struct falcon_board *board = falcon_board(efx);
  325. netif_info(efx, drv, efx->net_dev, "%s\n", __func__);
  326. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  327. sfe4001_poweroff(efx);
  328. i2c_unregister_device(board->ioexp_client);
  329. i2c_unregister_device(board->hwmon_client);
  330. }
  331. static int sfe4001_check_hw(struct efx_nic *efx)
  332. {
  333. s32 status;
  334. /* If XAUI link is up then do not monitor */
  335. if (EFX_WORKAROUND_7884(efx) && !efx->xmac_poll_required)
  336. return 0;
  337. /* Check the powered status of the PHY. Lack of power implies that
  338. * the MAX6647 has shut down power to it, probably due to a temp.
  339. * alarm. Reading the power status rather than the MAX6647 status
  340. * directly because the later is read-to-clear and would thus
  341. * start to power up the PHY again when polled, causing us to blip
  342. * the power undesirably.
  343. * We know we can read from the IO expander because we did
  344. * it during power-on. Assume failure now is bad news. */
  345. status = i2c_smbus_read_byte_data(falcon_board(efx)->ioexp_client, P1_IN);
  346. if (status >= 0 &&
  347. (status & ((1 << P1_AFE_PWD_LBN) | (1 << P1_DSP_PWD25_LBN))) != 0)
  348. return 0;
  349. /* Use board power control, not PHY power control */
  350. sfe4001_poweroff(efx);
  351. efx->phy_mode = PHY_MODE_OFF;
  352. return (status < 0) ? -EIO : -ERANGE;
  353. }
  354. static struct i2c_board_info sfe4001_hwmon_info = {
  355. I2C_BOARD_INFO("max6647", 0x4e),
  356. };
  357. /* This board uses an I2C expander to provider power to the PHY, which needs to
  358. * be turned on before the PHY can be used.
  359. * Context: Process context, rtnl lock held
  360. */
  361. static int sfe4001_init(struct efx_nic *efx)
  362. {
  363. struct falcon_board *board = falcon_board(efx);
  364. int rc;
  365. #if defined(CONFIG_SENSORS_LM90) || defined(CONFIG_SENSORS_LM90_MODULE)
  366. board->hwmon_client =
  367. i2c_new_device(&board->i2c_adap, &sfe4001_hwmon_info);
  368. #else
  369. board->hwmon_client =
  370. i2c_new_dummy(&board->i2c_adap, sfe4001_hwmon_info.addr);
  371. #endif
  372. if (!board->hwmon_client)
  373. return -EIO;
  374. /* Raise board/PHY high limit from 85 to 90 degrees Celsius */
  375. rc = i2c_smbus_write_byte_data(board->hwmon_client,
  376. MAX664X_REG_WLHO, 90);
  377. if (rc)
  378. goto fail_hwmon;
  379. board->ioexp_client = i2c_new_dummy(&board->i2c_adap, PCA9539);
  380. if (!board->ioexp_client) {
  381. rc = -EIO;
  382. goto fail_hwmon;
  383. }
  384. if (efx->phy_mode & PHY_MODE_SPECIAL) {
  385. /* PHY won't generate a 156.25 MHz clock and MAC stats fetch
  386. * will fail. */
  387. falcon_stop_nic_stats(efx);
  388. }
  389. rc = sfe4001_poweron(efx);
  390. if (rc)
  391. goto fail_ioexp;
  392. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  393. if (rc)
  394. goto fail_on;
  395. netif_info(efx, hw, efx->net_dev, "PHY is powered on\n");
  396. return 0;
  397. fail_on:
  398. sfe4001_poweroff(efx);
  399. fail_ioexp:
  400. i2c_unregister_device(board->ioexp_client);
  401. fail_hwmon:
  402. i2c_unregister_device(board->hwmon_client);
  403. return rc;
  404. }
  405. static int sfn4111t_check_hw(struct efx_nic *efx)
  406. {
  407. s32 status;
  408. /* If XAUI link is up then do not monitor */
  409. if (EFX_WORKAROUND_7884(efx) && !efx->xmac_poll_required)
  410. return 0;
  411. /* Test LHIGH, RHIGH, FAULT, EOT and IOT alarms */
  412. status = i2c_smbus_read_byte_data(falcon_board(efx)->hwmon_client,
  413. MAX664X_REG_RSL);
  414. if (status < 0)
  415. return -EIO;
  416. if (status & 0x57)
  417. return -ERANGE;
  418. return 0;
  419. }
  420. static void sfn4111t_fini(struct efx_nic *efx)
  421. {
  422. netif_info(efx, drv, efx->net_dev, "%s\n", __func__);
  423. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  424. i2c_unregister_device(falcon_board(efx)->hwmon_client);
  425. }
  426. static struct i2c_board_info sfn4111t_a0_hwmon_info = {
  427. I2C_BOARD_INFO("max6647", 0x4e),
  428. };
  429. static struct i2c_board_info sfn4111t_r5_hwmon_info = {
  430. I2C_BOARD_INFO("max6646", 0x4d),
  431. };
  432. static void sfn4111t_init_phy(struct efx_nic *efx)
  433. {
  434. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  435. if (sft9001_wait_boot(efx) != -EINVAL)
  436. return;
  437. efx->phy_mode = PHY_MODE_SPECIAL;
  438. falcon_stop_nic_stats(efx);
  439. }
  440. sfn4111t_reset(efx);
  441. sft9001_wait_boot(efx);
  442. }
  443. static int sfn4111t_init(struct efx_nic *efx)
  444. {
  445. struct falcon_board *board = falcon_board(efx);
  446. int rc;
  447. board->hwmon_client =
  448. i2c_new_device(&board->i2c_adap,
  449. (board->minor < 5) ?
  450. &sfn4111t_a0_hwmon_info :
  451. &sfn4111t_r5_hwmon_info);
  452. if (!board->hwmon_client)
  453. return -EIO;
  454. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_flash_cfg);
  455. if (rc)
  456. goto fail_hwmon;
  457. if (efx->phy_mode & PHY_MODE_SPECIAL)
  458. /* PHY may not generate a 156.25 MHz clock and MAC
  459. * stats fetch will fail. */
  460. falcon_stop_nic_stats(efx);
  461. return 0;
  462. fail_hwmon:
  463. i2c_unregister_device(board->hwmon_client);
  464. return rc;
  465. }
  466. /*****************************************************************************
  467. * Support for the SFE4002
  468. *
  469. */
  470. static u8 sfe4002_lm87_channel = 0x03; /* use AIN not FAN inputs */
  471. static const u8 sfe4002_lm87_regs[] = {
  472. LM87_IN_LIMITS(0, 0x7c, 0x99), /* 2.5V: 1.8V +/- 10% */
  473. LM87_IN_LIMITS(1, 0x4c, 0x5e), /* Vccp1: 1.2V +/- 10% */
  474. LM87_IN_LIMITS(2, 0xac, 0xd4), /* 3.3V: 3.3V +/- 10% */
  475. LM87_IN_LIMITS(3, 0xac, 0xd4), /* 5V: 5.0V +/- 10% */
  476. LM87_IN_LIMITS(4, 0xac, 0xe0), /* 12V: 10.8-14V */
  477. LM87_IN_LIMITS(5, 0x3f, 0x4f), /* Vccp2: 1.0V +/- 10% */
  478. LM87_AIN_LIMITS(0, 0x98, 0xbb), /* AIN1: 1.66V +/- 10% */
  479. LM87_AIN_LIMITS(1, 0x8a, 0xa9), /* AIN2: 1.5V +/- 10% */
  480. LM87_TEMP_INT_LIMITS(0, 80 + FALCON_BOARD_TEMP_BIAS),
  481. LM87_TEMP_EXT1_LIMITS(0, FALCON_JUNC_TEMP_MAX),
  482. 0
  483. };
  484. static struct i2c_board_info sfe4002_hwmon_info = {
  485. I2C_BOARD_INFO("lm87", 0x2e),
  486. .platform_data = &sfe4002_lm87_channel,
  487. };
  488. /****************************************************************************/
  489. /* LED allocations. Note that on rev A0 boards the schematic and the reality
  490. * differ: red and green are swapped. Below is the fixed (A1) layout (there
  491. * are only 3 A0 boards in existence, so no real reason to make this
  492. * conditional).
  493. */
  494. #define SFE4002_FAULT_LED (2) /* Red */
  495. #define SFE4002_RX_LED (0) /* Green */
  496. #define SFE4002_TX_LED (1) /* Amber */
  497. static void sfe4002_init_phy(struct efx_nic *efx)
  498. {
  499. /* Set the TX and RX LEDs to reflect status and activity, and the
  500. * fault LED off */
  501. falcon_qt202x_set_led(efx, SFE4002_TX_LED,
  502. QUAKE_LED_TXLINK | QUAKE_LED_LINK_ACTSTAT);
  503. falcon_qt202x_set_led(efx, SFE4002_RX_LED,
  504. QUAKE_LED_RXLINK | QUAKE_LED_LINK_ACTSTAT);
  505. falcon_qt202x_set_led(efx, SFE4002_FAULT_LED, QUAKE_LED_OFF);
  506. }
  507. static void sfe4002_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  508. {
  509. falcon_qt202x_set_led(
  510. efx, SFE4002_FAULT_LED,
  511. (mode == EFX_LED_ON) ? QUAKE_LED_ON : QUAKE_LED_OFF);
  512. }
  513. static int sfe4002_check_hw(struct efx_nic *efx)
  514. {
  515. struct falcon_board *board = falcon_board(efx);
  516. /* A0 board rev. 4002s report a temperature fault the whole time
  517. * (bad sensor) so we mask it out. */
  518. unsigned alarm_mask =
  519. (board->major == 0 && board->minor == 0) ?
  520. ~LM87_ALARM_TEMP_EXT1 : ~0;
  521. return efx_check_lm87(efx, alarm_mask);
  522. }
  523. static int sfe4002_init(struct efx_nic *efx)
  524. {
  525. return efx_init_lm87(efx, &sfe4002_hwmon_info, sfe4002_lm87_regs);
  526. }
  527. /*****************************************************************************
  528. * Support for the SFN4112F
  529. *
  530. */
  531. static u8 sfn4112f_lm87_channel = 0x03; /* use AIN not FAN inputs */
  532. static const u8 sfn4112f_lm87_regs[] = {
  533. LM87_IN_LIMITS(0, 0x7c, 0x99), /* 2.5V: 1.8V +/- 10% */
  534. LM87_IN_LIMITS(1, 0x4c, 0x5e), /* Vccp1: 1.2V +/- 10% */
  535. LM87_IN_LIMITS(2, 0xac, 0xd4), /* 3.3V: 3.3V +/- 10% */
  536. LM87_IN_LIMITS(4, 0xac, 0xe0), /* 12V: 10.8-14V */
  537. LM87_IN_LIMITS(5, 0x3f, 0x4f), /* Vccp2: 1.0V +/- 10% */
  538. LM87_AIN_LIMITS(1, 0x8a, 0xa9), /* AIN2: 1.5V +/- 10% */
  539. LM87_TEMP_INT_LIMITS(0, 60 + FALCON_BOARD_TEMP_BIAS),
  540. LM87_TEMP_EXT1_LIMITS(0, FALCON_JUNC_TEMP_MAX),
  541. 0
  542. };
  543. static struct i2c_board_info sfn4112f_hwmon_info = {
  544. I2C_BOARD_INFO("lm87", 0x2e),
  545. .platform_data = &sfn4112f_lm87_channel,
  546. };
  547. #define SFN4112F_ACT_LED 0
  548. #define SFN4112F_LINK_LED 1
  549. static void sfn4112f_init_phy(struct efx_nic *efx)
  550. {
  551. falcon_qt202x_set_led(efx, SFN4112F_ACT_LED,
  552. QUAKE_LED_RXLINK | QUAKE_LED_LINK_ACT);
  553. falcon_qt202x_set_led(efx, SFN4112F_LINK_LED,
  554. QUAKE_LED_RXLINK | QUAKE_LED_LINK_STAT);
  555. }
  556. static void sfn4112f_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  557. {
  558. int reg;
  559. switch (mode) {
  560. case EFX_LED_OFF:
  561. reg = QUAKE_LED_OFF;
  562. break;
  563. case EFX_LED_ON:
  564. reg = QUAKE_LED_ON;
  565. break;
  566. default:
  567. reg = QUAKE_LED_RXLINK | QUAKE_LED_LINK_STAT;
  568. break;
  569. }
  570. falcon_qt202x_set_led(efx, SFN4112F_LINK_LED, reg);
  571. }
  572. static int sfn4112f_check_hw(struct efx_nic *efx)
  573. {
  574. /* Mask out unused sensors */
  575. return efx_check_lm87(efx, ~0x48);
  576. }
  577. static int sfn4112f_init(struct efx_nic *efx)
  578. {
  579. return efx_init_lm87(efx, &sfn4112f_hwmon_info, sfn4112f_lm87_regs);
  580. }
  581. static const struct falcon_board_type board_types[] = {
  582. {
  583. .id = FALCON_BOARD_SFE4001,
  584. .ref_model = "SFE4001",
  585. .gen_type = "10GBASE-T adapter",
  586. .init = sfe4001_init,
  587. .init_phy = efx_port_dummy_op_void,
  588. .fini = sfe4001_fini,
  589. .set_id_led = tenxpress_set_id_led,
  590. .monitor = sfe4001_check_hw,
  591. },
  592. {
  593. .id = FALCON_BOARD_SFE4002,
  594. .ref_model = "SFE4002",
  595. .gen_type = "XFP adapter",
  596. .init = sfe4002_init,
  597. .init_phy = sfe4002_init_phy,
  598. .fini = efx_fini_lm87,
  599. .set_id_led = sfe4002_set_id_led,
  600. .monitor = sfe4002_check_hw,
  601. },
  602. {
  603. .id = FALCON_BOARD_SFN4111T,
  604. .ref_model = "SFN4111T",
  605. .gen_type = "100/1000/10GBASE-T adapter",
  606. .init = sfn4111t_init,
  607. .init_phy = sfn4111t_init_phy,
  608. .fini = sfn4111t_fini,
  609. .set_id_led = tenxpress_set_id_led,
  610. .monitor = sfn4111t_check_hw,
  611. },
  612. {
  613. .id = FALCON_BOARD_SFN4112F,
  614. .ref_model = "SFN4112F",
  615. .gen_type = "SFP+ adapter",
  616. .init = sfn4112f_init,
  617. .init_phy = sfn4112f_init_phy,
  618. .fini = efx_fini_lm87,
  619. .set_id_led = sfn4112f_set_id_led,
  620. .monitor = sfn4112f_check_hw,
  621. },
  622. };
  623. int falcon_probe_board(struct efx_nic *efx, u16 revision_info)
  624. {
  625. struct falcon_board *board = falcon_board(efx);
  626. u8 type_id = FALCON_BOARD_TYPE(revision_info);
  627. int i;
  628. board->major = FALCON_BOARD_MAJOR(revision_info);
  629. board->minor = FALCON_BOARD_MINOR(revision_info);
  630. for (i = 0; i < ARRAY_SIZE(board_types); i++)
  631. if (board_types[i].id == type_id)
  632. board->type = &board_types[i];
  633. if (board->type) {
  634. netif_info(efx, probe, efx->net_dev, "board is %s rev %c%d\n",
  635. (efx->pci_dev->subsystem_vendor == EFX_VENDID_SFC)
  636. ? board->type->ref_model : board->type->gen_type,
  637. 'A' + board->major, board->minor);
  638. return 0;
  639. } else {
  640. netif_err(efx, probe, efx->net_dev, "unknown board type %d\n",
  641. type_id);
  642. return -ENODEV;
  643. }
  644. }