id.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * linux/arch/arm/mach-omap2/id.c
  3. *
  4. * OMAP2 CPU identification code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009-11 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <asm/cputype.h>
  21. #include <plat/common.h>
  22. #include <plat/cpu.h>
  23. #include <mach/id.h>
  24. #include "control.h"
  25. static struct omap_chip_id omap_chip;
  26. static unsigned int omap_revision;
  27. u32 omap3_features;
  28. unsigned int omap_rev(void)
  29. {
  30. return omap_revision;
  31. }
  32. EXPORT_SYMBOL(omap_rev);
  33. /**
  34. * omap_chip_is - test whether currently running OMAP matches a chip type
  35. * @oc: omap_chip_t to test against
  36. *
  37. * Test whether the currently-running OMAP chip matches the supplied
  38. * chip type 'oc'. Returns 1 upon a match; 0 upon failure.
  39. */
  40. int omap_chip_is(struct omap_chip_id oci)
  41. {
  42. return (oci.oc & omap_chip.oc) ? 1 : 0;
  43. }
  44. EXPORT_SYMBOL(omap_chip_is);
  45. int omap_type(void)
  46. {
  47. u32 val = 0;
  48. if (cpu_is_omap24xx()) {
  49. val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
  50. } else if (cpu_is_omap34xx()) {
  51. val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
  52. } else if (cpu_is_omap44xx()) {
  53. val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
  54. } else {
  55. pr_err("Cannot detect omap type!\n");
  56. goto out;
  57. }
  58. val &= OMAP2_DEVICETYPE_MASK;
  59. val >>= 8;
  60. out:
  61. return val;
  62. }
  63. EXPORT_SYMBOL(omap_type);
  64. /*----------------------------------------------------------------------------*/
  65. #define OMAP_TAP_IDCODE 0x0204
  66. #define OMAP_TAP_DIE_ID_0 0x0218
  67. #define OMAP_TAP_DIE_ID_1 0x021C
  68. #define OMAP_TAP_DIE_ID_2 0x0220
  69. #define OMAP_TAP_DIE_ID_3 0x0224
  70. #define read_tap_reg(reg) __raw_readl(tap_base + (reg))
  71. struct omap_id {
  72. u16 hawkeye; /* Silicon type (Hawkeye id) */
  73. u8 dev; /* Device type from production_id reg */
  74. u32 type; /* Combined type id copied to omap_revision */
  75. };
  76. /* Register values to detect the OMAP version */
  77. static struct omap_id omap_ids[] __initdata = {
  78. { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
  79. { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
  80. { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
  81. { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
  82. { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
  83. { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
  84. };
  85. static void __iomem *tap_base;
  86. static u16 tap_prod_id;
  87. void omap_get_die_id(struct omap_die_id *odi)
  88. {
  89. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
  90. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
  91. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
  92. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
  93. }
  94. static void __init omap24xx_check_revision(void)
  95. {
  96. int i, j;
  97. u32 idcode, prod_id;
  98. u16 hawkeye;
  99. u8 dev_type, rev;
  100. struct omap_die_id odi;
  101. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  102. prod_id = read_tap_reg(tap_prod_id);
  103. hawkeye = (idcode >> 12) & 0xffff;
  104. rev = (idcode >> 28) & 0x0f;
  105. dev_type = (prod_id >> 16) & 0x0f;
  106. omap_get_die_id(&odi);
  107. pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
  108. idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
  109. pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
  110. pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
  111. odi.id_1, (odi.id_1 >> 28) & 0xf);
  112. pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
  113. pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
  114. pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
  115. prod_id, dev_type);
  116. /* Check hawkeye ids */
  117. for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
  118. if (hawkeye == omap_ids[i].hawkeye)
  119. break;
  120. }
  121. if (i == ARRAY_SIZE(omap_ids)) {
  122. printk(KERN_ERR "Unknown OMAP CPU id\n");
  123. return;
  124. }
  125. for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
  126. if (dev_type == omap_ids[j].dev)
  127. break;
  128. }
  129. if (j == ARRAY_SIZE(omap_ids)) {
  130. printk(KERN_ERR "Unknown OMAP device type. "
  131. "Handling it as OMAP%04x\n",
  132. omap_ids[i].type >> 16);
  133. j = i;
  134. }
  135. pr_info("OMAP%04x", omap_rev() >> 16);
  136. if ((omap_rev() >> 8) & 0x0f)
  137. pr_info("ES%x", (omap_rev() >> 12) & 0xf);
  138. pr_info("\n");
  139. }
  140. #define OMAP3_CHECK_FEATURE(status,feat) \
  141. if (((status & OMAP3_ ##feat## _MASK) \
  142. >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
  143. omap3_features |= OMAP3_HAS_ ##feat; \
  144. }
  145. static void __init omap3_check_features(void)
  146. {
  147. u32 status;
  148. omap3_features = 0;
  149. status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
  150. OMAP3_CHECK_FEATURE(status, L2CACHE);
  151. OMAP3_CHECK_FEATURE(status, IVA);
  152. OMAP3_CHECK_FEATURE(status, SGX);
  153. OMAP3_CHECK_FEATURE(status, NEON);
  154. OMAP3_CHECK_FEATURE(status, ISP);
  155. if (cpu_is_omap3630())
  156. omap3_features |= OMAP3_HAS_192MHZ_CLK;
  157. if (!cpu_is_omap3505() && !cpu_is_omap3517())
  158. omap3_features |= OMAP3_HAS_IO_WAKEUP;
  159. omap3_features |= OMAP3_HAS_SDRC;
  160. /*
  161. * TODO: Get additional info (where applicable)
  162. * e.g. Size of L2 cache.
  163. */
  164. }
  165. static void __init ti816x_check_features(void)
  166. {
  167. omap3_features = OMAP3_HAS_NEON;
  168. }
  169. static void __init omap3_check_revision(void)
  170. {
  171. u32 cpuid, idcode;
  172. u16 hawkeye;
  173. u8 rev;
  174. omap_chip.oc = CHIP_IS_OMAP3430;
  175. /*
  176. * We cannot access revision registers on ES1.0.
  177. * If the processor type is Cortex-A8 and the revision is 0x0
  178. * it means its Cortex r0p0 which is 3430 ES1.0.
  179. */
  180. cpuid = read_cpuid(CPUID_ID);
  181. if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
  182. omap_revision = OMAP3430_REV_ES1_0;
  183. omap_chip.oc |= CHIP_IS_OMAP3430ES1;
  184. return;
  185. }
  186. /*
  187. * Detection for 34xx ES2.0 and above can be done with just
  188. * hawkeye and rev. See TRM 1.5.2 Device Identification.
  189. * Note that rev does not map directly to our defined processor
  190. * revision numbers as ES1.0 uses value 0.
  191. */
  192. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  193. hawkeye = (idcode >> 12) & 0xffff;
  194. rev = (idcode >> 28) & 0xff;
  195. switch (hawkeye) {
  196. case 0xb7ae:
  197. /* Handle 34xx/35xx devices */
  198. switch (rev) {
  199. case 0: /* Take care of early samples */
  200. case 1:
  201. omap_revision = OMAP3430_REV_ES2_0;
  202. omap_chip.oc |= CHIP_IS_OMAP3430ES2;
  203. break;
  204. case 2:
  205. omap_revision = OMAP3430_REV_ES2_1;
  206. omap_chip.oc |= CHIP_IS_OMAP3430ES2;
  207. break;
  208. case 3:
  209. omap_revision = OMAP3430_REV_ES3_0;
  210. omap_chip.oc |= CHIP_IS_OMAP3430ES3_0;
  211. break;
  212. case 4:
  213. omap_revision = OMAP3430_REV_ES3_1;
  214. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  215. break;
  216. case 7:
  217. /* FALLTHROUGH */
  218. default:
  219. /* Use the latest known revision as default */
  220. omap_revision = OMAP3430_REV_ES3_1_2;
  221. /* REVISIT: Add CHIP_IS_OMAP3430ES3_1_2? */
  222. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  223. }
  224. break;
  225. case 0xb868:
  226. /* Handle OMAP35xx/AM35xx devices
  227. *
  228. * Set the device to be OMAP3505 here. Actual device
  229. * is identified later based on the features.
  230. *
  231. * REVISIT: AM3505/AM3517 should have their own CHIP_IS
  232. */
  233. omap_revision = OMAP3505_REV(rev);
  234. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  235. break;
  236. case 0xb891:
  237. /* Handle 36xx devices */
  238. omap_chip.oc |= CHIP_IS_OMAP3630ES1;
  239. switch(rev) {
  240. case 0: /* Take care of early samples */
  241. omap_revision = OMAP3630_REV_ES1_0;
  242. break;
  243. case 1:
  244. omap_revision = OMAP3630_REV_ES1_1;
  245. omap_chip.oc |= CHIP_IS_OMAP3630ES1_1;
  246. break;
  247. case 2:
  248. default:
  249. omap_revision = OMAP3630_REV_ES1_2;
  250. omap_chip.oc |= CHIP_IS_OMAP3630ES1_2;
  251. }
  252. break;
  253. case 0xb81e:
  254. omap_chip.oc = CHIP_IS_TI816X;
  255. switch (rev) {
  256. case 0:
  257. omap_revision = TI8168_REV_ES1_0;
  258. break;
  259. case 1:
  260. omap_revision = TI8168_REV_ES1_1;
  261. break;
  262. default:
  263. omap_revision = TI8168_REV_ES1_1;
  264. }
  265. break;
  266. default:
  267. /* Unknown default to latest silicon rev as default*/
  268. omap_revision = OMAP3630_REV_ES1_2;
  269. omap_chip.oc |= CHIP_IS_OMAP3630ES1_2;
  270. }
  271. }
  272. static void __init omap4_check_revision(void)
  273. {
  274. u32 idcode;
  275. u16 hawkeye;
  276. u8 rev;
  277. /*
  278. * The IC rev detection is done with hawkeye and rev.
  279. * Note that rev does not map directly to defined processor
  280. * revision numbers as ES1.0 uses value 0.
  281. */
  282. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  283. hawkeye = (idcode >> 12) & 0xffff;
  284. rev = (idcode >> 28) & 0xf;
  285. /*
  286. * Few initial ES2.0 samples IDCODE is same as ES1.0
  287. * Use ARM register to detect the correct ES version
  288. */
  289. if (!rev) {
  290. idcode = read_cpuid(CPUID_ID);
  291. rev = (idcode & 0xf) - 1;
  292. }
  293. switch (hawkeye) {
  294. case 0xb852:
  295. switch (rev) {
  296. case 0:
  297. omap_revision = OMAP4430_REV_ES1_0;
  298. omap_chip.oc |= CHIP_IS_OMAP4430ES1;
  299. break;
  300. case 1:
  301. default:
  302. omap_revision = OMAP4430_REV_ES2_0;
  303. omap_chip.oc |= CHIP_IS_OMAP4430ES2;
  304. }
  305. break;
  306. case 0xb95c:
  307. switch (rev) {
  308. case 3:
  309. omap_revision = OMAP4430_REV_ES2_1;
  310. omap_chip.oc |= CHIP_IS_OMAP4430ES2_1;
  311. break;
  312. case 4:
  313. default:
  314. omap_revision = OMAP4430_REV_ES2_2;
  315. omap_chip.oc |= CHIP_IS_OMAP4430ES2_2;
  316. }
  317. break;
  318. default:
  319. /* Unknown default to latest silicon rev as default */
  320. omap_revision = OMAP4430_REV_ES2_2;
  321. omap_chip.oc |= CHIP_IS_OMAP4430ES2_2;
  322. }
  323. pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
  324. ((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
  325. }
  326. #define OMAP3_SHOW_FEATURE(feat) \
  327. if (omap3_has_ ##feat()) \
  328. printk(#feat" ");
  329. static void __init omap3_cpuinfo(void)
  330. {
  331. u8 rev = GET_OMAP_REVISION();
  332. char cpu_name[16], cpu_rev[16];
  333. /* OMAP3430 and OMAP3530 are assumed to be same.
  334. *
  335. * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
  336. * on available features. Upon detection, update the CPU id
  337. * and CPU class bits.
  338. */
  339. if (cpu_is_omap3630()) {
  340. strcpy(cpu_name, "OMAP3630");
  341. } else if (cpu_is_omap3505()) {
  342. /*
  343. * AM35xx devices
  344. */
  345. if (omap3_has_sgx()) {
  346. omap_revision = OMAP3517_REV(rev);
  347. strcpy(cpu_name, "AM3517");
  348. } else {
  349. /* Already set in omap3_check_revision() */
  350. strcpy(cpu_name, "AM3505");
  351. }
  352. } else if (cpu_is_ti816x()) {
  353. strcpy(cpu_name, "TI816X");
  354. } else if (omap3_has_iva() && omap3_has_sgx()) {
  355. /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
  356. strcpy(cpu_name, "OMAP3430/3530");
  357. } else if (omap3_has_iva()) {
  358. omap_revision = OMAP3525_REV(rev);
  359. strcpy(cpu_name, "OMAP3525");
  360. } else if (omap3_has_sgx()) {
  361. omap_revision = OMAP3515_REV(rev);
  362. strcpy(cpu_name, "OMAP3515");
  363. } else {
  364. omap_revision = OMAP3503_REV(rev);
  365. strcpy(cpu_name, "OMAP3503");
  366. }
  367. if (cpu_is_omap3630() || cpu_is_ti816x()) {
  368. switch (rev) {
  369. case OMAP_REVBITS_00:
  370. strcpy(cpu_rev, "1.0");
  371. break;
  372. case OMAP_REVBITS_01:
  373. strcpy(cpu_rev, "1.1");
  374. break;
  375. case OMAP_REVBITS_02:
  376. /* FALLTHROUGH */
  377. default:
  378. /* Use the latest known revision as default */
  379. strcpy(cpu_rev, "1.2");
  380. }
  381. } else if (cpu_is_omap3505() || cpu_is_omap3517()) {
  382. switch (rev) {
  383. case OMAP_REVBITS_00:
  384. strcpy(cpu_rev, "1.0");
  385. break;
  386. case OMAP_REVBITS_01:
  387. /* FALLTHROUGH */
  388. default:
  389. /* Use the latest known revision as default */
  390. strcpy(cpu_rev, "1.1");
  391. }
  392. } else {
  393. switch (rev) {
  394. case OMAP_REVBITS_00:
  395. strcpy(cpu_rev, "1.0");
  396. break;
  397. case OMAP_REVBITS_01:
  398. strcpy(cpu_rev, "2.0");
  399. break;
  400. case OMAP_REVBITS_02:
  401. strcpy(cpu_rev, "2.1");
  402. break;
  403. case OMAP_REVBITS_03:
  404. strcpy(cpu_rev, "3.0");
  405. break;
  406. case OMAP_REVBITS_04:
  407. strcpy(cpu_rev, "3.1");
  408. break;
  409. case OMAP_REVBITS_05:
  410. /* FALLTHROUGH */
  411. default:
  412. /* Use the latest known revision as default */
  413. strcpy(cpu_rev, "3.1.2");
  414. }
  415. }
  416. /* Print verbose information */
  417. pr_info("%s ES%s (", cpu_name, cpu_rev);
  418. OMAP3_SHOW_FEATURE(l2cache);
  419. OMAP3_SHOW_FEATURE(iva);
  420. OMAP3_SHOW_FEATURE(sgx);
  421. OMAP3_SHOW_FEATURE(neon);
  422. OMAP3_SHOW_FEATURE(isp);
  423. OMAP3_SHOW_FEATURE(192mhz_clk);
  424. printk(")\n");
  425. }
  426. /*
  427. * Try to detect the exact revision of the omap we're running on
  428. */
  429. void __init omap2_check_revision(void)
  430. {
  431. /*
  432. * At this point we have an idea about the processor revision set
  433. * earlier with omap2_set_globals_tap().
  434. */
  435. if (cpu_is_omap24xx()) {
  436. omap24xx_check_revision();
  437. } else if (cpu_is_omap34xx()) {
  438. omap3_check_revision();
  439. /* TI816X doesn't have feature register */
  440. if (!cpu_is_ti816x())
  441. omap3_check_features();
  442. else
  443. ti816x_check_features();
  444. omap3_cpuinfo();
  445. return;
  446. } else if (cpu_is_omap44xx()) {
  447. omap4_check_revision();
  448. return;
  449. } else {
  450. pr_err("OMAP revision unknown, please fix!\n");
  451. }
  452. /*
  453. * OK, now we know the exact revision. Initialize omap_chip bits
  454. * for powerdowmain and clockdomain code.
  455. */
  456. if (cpu_is_omap243x()) {
  457. /* Currently only supports 2430ES2.1 and 2430-all */
  458. omap_chip.oc |= CHIP_IS_OMAP2430;
  459. return;
  460. } else if (cpu_is_omap242x()) {
  461. /* Currently only supports 2420ES2.1.1 and 2420-all */
  462. omap_chip.oc |= CHIP_IS_OMAP2420;
  463. return;
  464. }
  465. pr_err("Uninitialized omap_chip, please fix!\n");
  466. }
  467. /*
  468. * Set up things for map_io and processor detection later on. Gets called
  469. * pretty much first thing from board init. For multi-omap, this gets
  470. * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
  471. * detect the exact revision later on in omap2_detect_revision() once map_io
  472. * is done.
  473. */
  474. void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
  475. {
  476. omap_revision = omap2_globals->class;
  477. tap_base = omap2_globals->tap;
  478. if (cpu_is_omap34xx())
  479. tap_prod_id = 0x0210;
  480. else
  481. tap_prod_id = 0x0208;
  482. }