evergreen.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static const u32 crtc_offsets[6] =
  39. {
  40. EVERGREEN_CRTC0_REGISTER_OFFSET,
  41. EVERGREEN_CRTC1_REGISTER_OFFSET,
  42. EVERGREEN_CRTC2_REGISTER_OFFSET,
  43. EVERGREEN_CRTC3_REGISTER_OFFSET,
  44. EVERGREEN_CRTC4_REGISTER_OFFSET,
  45. EVERGREEN_CRTC5_REGISTER_OFFSET
  46. };
  47. static void evergreen_gpu_init(struct radeon_device *rdev);
  48. void evergreen_fini(struct radeon_device *rdev);
  49. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  50. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  51. int ring, u32 cp_int_cntl);
  52. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  53. unsigned *bankh, unsigned *mtaspect,
  54. unsigned *tile_split)
  55. {
  56. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  57. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  58. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  59. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  60. switch (*bankw) {
  61. default:
  62. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  63. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  64. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  65. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  66. }
  67. switch (*bankh) {
  68. default:
  69. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  70. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  71. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  72. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  73. }
  74. switch (*mtaspect) {
  75. default:
  76. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  77. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  78. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  79. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  80. }
  81. }
  82. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  83. {
  84. u16 ctl, v;
  85. int cap, err;
  86. cap = pci_pcie_cap(rdev->pdev);
  87. if (!cap)
  88. return;
  89. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  90. if (err)
  91. return;
  92. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  93. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  94. * to avoid hangs or perfomance issues
  95. */
  96. if ((v == 0) || (v == 6) || (v == 7)) {
  97. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  98. ctl |= (2 << 12);
  99. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  100. }
  101. }
  102. /**
  103. * dce4_wait_for_vblank - vblank wait asic callback.
  104. *
  105. * @rdev: radeon_device pointer
  106. * @crtc: crtc to wait for vblank on
  107. *
  108. * Wait for vblank on the requested crtc (evergreen+).
  109. */
  110. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  111. {
  112. int i;
  113. if (crtc >= rdev->num_crtc)
  114. return;
  115. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
  116. for (i = 0; i < rdev->usec_timeout; i++) {
  117. if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
  118. break;
  119. udelay(1);
  120. }
  121. for (i = 0; i < rdev->usec_timeout; i++) {
  122. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  123. break;
  124. udelay(1);
  125. }
  126. }
  127. }
  128. /**
  129. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  130. *
  131. * @rdev: radeon_device pointer
  132. * @crtc: crtc to prepare for pageflip on
  133. *
  134. * Pre-pageflip callback (evergreen+).
  135. * Enables the pageflip irq (vblank irq).
  136. */
  137. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  138. {
  139. /* enable the pflip int */
  140. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  141. }
  142. /**
  143. * evergreen_post_page_flip - pos-pageflip callback.
  144. *
  145. * @rdev: radeon_device pointer
  146. * @crtc: crtc to cleanup pageflip on
  147. *
  148. * Post-pageflip callback (evergreen+).
  149. * Disables the pageflip irq (vblank irq).
  150. */
  151. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  152. {
  153. /* disable the pflip int */
  154. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  155. }
  156. /**
  157. * evergreen_page_flip - pageflip callback.
  158. *
  159. * @rdev: radeon_device pointer
  160. * @crtc_id: crtc to cleanup pageflip on
  161. * @crtc_base: new address of the crtc (GPU MC address)
  162. *
  163. * Does the actual pageflip (evergreen+).
  164. * During vblank we take the crtc lock and wait for the update_pending
  165. * bit to go high, when it does, we release the lock, and allow the
  166. * double buffered update to take place.
  167. * Returns the current update pending status.
  168. */
  169. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  170. {
  171. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  172. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  173. int i;
  174. /* Lock the graphics update lock */
  175. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  176. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  177. /* update the scanout addresses */
  178. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  179. upper_32_bits(crtc_base));
  180. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  181. (u32)crtc_base);
  182. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  183. upper_32_bits(crtc_base));
  184. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  185. (u32)crtc_base);
  186. /* Wait for update_pending to go high. */
  187. for (i = 0; i < rdev->usec_timeout; i++) {
  188. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  189. break;
  190. udelay(1);
  191. }
  192. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  193. /* Unlock the lock, so double-buffering can take place inside vblank */
  194. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  195. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  196. /* Return current update_pending status: */
  197. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  198. }
  199. /* get temperature in millidegrees */
  200. int evergreen_get_temp(struct radeon_device *rdev)
  201. {
  202. u32 temp, toffset;
  203. int actual_temp = 0;
  204. if (rdev->family == CHIP_JUNIPER) {
  205. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  206. TOFFSET_SHIFT;
  207. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  208. TS0_ADC_DOUT_SHIFT;
  209. if (toffset & 0x100)
  210. actual_temp = temp / 2 - (0x200 - toffset);
  211. else
  212. actual_temp = temp / 2 + toffset;
  213. actual_temp = actual_temp * 1000;
  214. } else {
  215. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  216. ASIC_T_SHIFT;
  217. if (temp & 0x400)
  218. actual_temp = -256;
  219. else if (temp & 0x200)
  220. actual_temp = 255;
  221. else if (temp & 0x100) {
  222. actual_temp = temp & 0x1ff;
  223. actual_temp |= ~0x1ff;
  224. } else
  225. actual_temp = temp & 0xff;
  226. actual_temp = (actual_temp * 1000) / 2;
  227. }
  228. return actual_temp;
  229. }
  230. int sumo_get_temp(struct radeon_device *rdev)
  231. {
  232. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  233. int actual_temp = temp - 49;
  234. return actual_temp * 1000;
  235. }
  236. /**
  237. * sumo_pm_init_profile - Initialize power profiles callback.
  238. *
  239. * @rdev: radeon_device pointer
  240. *
  241. * Initialize the power states used in profile mode
  242. * (sumo, trinity, SI).
  243. * Used for profile mode only.
  244. */
  245. void sumo_pm_init_profile(struct radeon_device *rdev)
  246. {
  247. int idx;
  248. /* default */
  249. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  250. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  251. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  252. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  253. /* low,mid sh/mh */
  254. if (rdev->flags & RADEON_IS_MOBILITY)
  255. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  256. else
  257. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  258. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  259. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  260. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  261. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  262. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  263. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  264. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  265. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  266. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  267. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  268. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  269. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  270. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  271. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  272. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  273. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  274. /* high sh/mh */
  275. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  276. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  277. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  278. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  280. rdev->pm.power_state[idx].num_clock_modes - 1;
  281. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  282. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  283. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  285. rdev->pm.power_state[idx].num_clock_modes - 1;
  286. }
  287. /**
  288. * evergreen_pm_misc - set additional pm hw parameters callback.
  289. *
  290. * @rdev: radeon_device pointer
  291. *
  292. * Set non-clock parameters associated with a power state
  293. * (voltage, etc.) (evergreen+).
  294. */
  295. void evergreen_pm_misc(struct radeon_device *rdev)
  296. {
  297. int req_ps_idx = rdev->pm.requested_power_state_index;
  298. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  299. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  300. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  301. if (voltage->type == VOLTAGE_SW) {
  302. /* 0xff01 is a flag rather then an actual voltage */
  303. if (voltage->voltage == 0xff01)
  304. return;
  305. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  306. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  307. rdev->pm.current_vddc = voltage->voltage;
  308. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  309. }
  310. /* 0xff01 is a flag rather then an actual voltage */
  311. if (voltage->vddci == 0xff01)
  312. return;
  313. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  314. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  315. rdev->pm.current_vddci = voltage->vddci;
  316. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  317. }
  318. }
  319. }
  320. /**
  321. * evergreen_pm_prepare - pre-power state change callback.
  322. *
  323. * @rdev: radeon_device pointer
  324. *
  325. * Prepare for a power state change (evergreen+).
  326. */
  327. void evergreen_pm_prepare(struct radeon_device *rdev)
  328. {
  329. struct drm_device *ddev = rdev->ddev;
  330. struct drm_crtc *crtc;
  331. struct radeon_crtc *radeon_crtc;
  332. u32 tmp;
  333. /* disable any active CRTCs */
  334. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  335. radeon_crtc = to_radeon_crtc(crtc);
  336. if (radeon_crtc->enabled) {
  337. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  338. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  339. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  340. }
  341. }
  342. }
  343. /**
  344. * evergreen_pm_finish - post-power state change callback.
  345. *
  346. * @rdev: radeon_device pointer
  347. *
  348. * Clean up after a power state change (evergreen+).
  349. */
  350. void evergreen_pm_finish(struct radeon_device *rdev)
  351. {
  352. struct drm_device *ddev = rdev->ddev;
  353. struct drm_crtc *crtc;
  354. struct radeon_crtc *radeon_crtc;
  355. u32 tmp;
  356. /* enable any active CRTCs */
  357. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  358. radeon_crtc = to_radeon_crtc(crtc);
  359. if (radeon_crtc->enabled) {
  360. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  361. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  362. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  363. }
  364. }
  365. }
  366. /**
  367. * evergreen_hpd_sense - hpd sense callback.
  368. *
  369. * @rdev: radeon_device pointer
  370. * @hpd: hpd (hotplug detect) pin
  371. *
  372. * Checks if a digital monitor is connected (evergreen+).
  373. * Returns true if connected, false if not connected.
  374. */
  375. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  376. {
  377. bool connected = false;
  378. switch (hpd) {
  379. case RADEON_HPD_1:
  380. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  381. connected = true;
  382. break;
  383. case RADEON_HPD_2:
  384. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  385. connected = true;
  386. break;
  387. case RADEON_HPD_3:
  388. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  389. connected = true;
  390. break;
  391. case RADEON_HPD_4:
  392. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  393. connected = true;
  394. break;
  395. case RADEON_HPD_5:
  396. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  397. connected = true;
  398. break;
  399. case RADEON_HPD_6:
  400. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  401. connected = true;
  402. break;
  403. default:
  404. break;
  405. }
  406. return connected;
  407. }
  408. /**
  409. * evergreen_hpd_set_polarity - hpd set polarity callback.
  410. *
  411. * @rdev: radeon_device pointer
  412. * @hpd: hpd (hotplug detect) pin
  413. *
  414. * Set the polarity of the hpd pin (evergreen+).
  415. */
  416. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  417. enum radeon_hpd_id hpd)
  418. {
  419. u32 tmp;
  420. bool connected = evergreen_hpd_sense(rdev, hpd);
  421. switch (hpd) {
  422. case RADEON_HPD_1:
  423. tmp = RREG32(DC_HPD1_INT_CONTROL);
  424. if (connected)
  425. tmp &= ~DC_HPDx_INT_POLARITY;
  426. else
  427. tmp |= DC_HPDx_INT_POLARITY;
  428. WREG32(DC_HPD1_INT_CONTROL, tmp);
  429. break;
  430. case RADEON_HPD_2:
  431. tmp = RREG32(DC_HPD2_INT_CONTROL);
  432. if (connected)
  433. tmp &= ~DC_HPDx_INT_POLARITY;
  434. else
  435. tmp |= DC_HPDx_INT_POLARITY;
  436. WREG32(DC_HPD2_INT_CONTROL, tmp);
  437. break;
  438. case RADEON_HPD_3:
  439. tmp = RREG32(DC_HPD3_INT_CONTROL);
  440. if (connected)
  441. tmp &= ~DC_HPDx_INT_POLARITY;
  442. else
  443. tmp |= DC_HPDx_INT_POLARITY;
  444. WREG32(DC_HPD3_INT_CONTROL, tmp);
  445. break;
  446. case RADEON_HPD_4:
  447. tmp = RREG32(DC_HPD4_INT_CONTROL);
  448. if (connected)
  449. tmp &= ~DC_HPDx_INT_POLARITY;
  450. else
  451. tmp |= DC_HPDx_INT_POLARITY;
  452. WREG32(DC_HPD4_INT_CONTROL, tmp);
  453. break;
  454. case RADEON_HPD_5:
  455. tmp = RREG32(DC_HPD5_INT_CONTROL);
  456. if (connected)
  457. tmp &= ~DC_HPDx_INT_POLARITY;
  458. else
  459. tmp |= DC_HPDx_INT_POLARITY;
  460. WREG32(DC_HPD5_INT_CONTROL, tmp);
  461. break;
  462. case RADEON_HPD_6:
  463. tmp = RREG32(DC_HPD6_INT_CONTROL);
  464. if (connected)
  465. tmp &= ~DC_HPDx_INT_POLARITY;
  466. else
  467. tmp |= DC_HPDx_INT_POLARITY;
  468. WREG32(DC_HPD6_INT_CONTROL, tmp);
  469. break;
  470. default:
  471. break;
  472. }
  473. }
  474. /**
  475. * evergreen_hpd_init - hpd setup callback.
  476. *
  477. * @rdev: radeon_device pointer
  478. *
  479. * Setup the hpd pins used by the card (evergreen+).
  480. * Enable the pin, set the polarity, and enable the hpd interrupts.
  481. */
  482. void evergreen_hpd_init(struct radeon_device *rdev)
  483. {
  484. struct drm_device *dev = rdev->ddev;
  485. struct drm_connector *connector;
  486. unsigned enabled = 0;
  487. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  488. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  489. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  490. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  491. switch (radeon_connector->hpd.hpd) {
  492. case RADEON_HPD_1:
  493. WREG32(DC_HPD1_CONTROL, tmp);
  494. break;
  495. case RADEON_HPD_2:
  496. WREG32(DC_HPD2_CONTROL, tmp);
  497. break;
  498. case RADEON_HPD_3:
  499. WREG32(DC_HPD3_CONTROL, tmp);
  500. break;
  501. case RADEON_HPD_4:
  502. WREG32(DC_HPD4_CONTROL, tmp);
  503. break;
  504. case RADEON_HPD_5:
  505. WREG32(DC_HPD5_CONTROL, tmp);
  506. break;
  507. case RADEON_HPD_6:
  508. WREG32(DC_HPD6_CONTROL, tmp);
  509. break;
  510. default:
  511. break;
  512. }
  513. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  514. enabled |= 1 << radeon_connector->hpd.hpd;
  515. }
  516. radeon_irq_kms_enable_hpd(rdev, enabled);
  517. }
  518. /**
  519. * evergreen_hpd_fini - hpd tear down callback.
  520. *
  521. * @rdev: radeon_device pointer
  522. *
  523. * Tear down the hpd pins used by the card (evergreen+).
  524. * Disable the hpd interrupts.
  525. */
  526. void evergreen_hpd_fini(struct radeon_device *rdev)
  527. {
  528. struct drm_device *dev = rdev->ddev;
  529. struct drm_connector *connector;
  530. unsigned disabled = 0;
  531. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  532. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  533. switch (radeon_connector->hpd.hpd) {
  534. case RADEON_HPD_1:
  535. WREG32(DC_HPD1_CONTROL, 0);
  536. break;
  537. case RADEON_HPD_2:
  538. WREG32(DC_HPD2_CONTROL, 0);
  539. break;
  540. case RADEON_HPD_3:
  541. WREG32(DC_HPD3_CONTROL, 0);
  542. break;
  543. case RADEON_HPD_4:
  544. WREG32(DC_HPD4_CONTROL, 0);
  545. break;
  546. case RADEON_HPD_5:
  547. WREG32(DC_HPD5_CONTROL, 0);
  548. break;
  549. case RADEON_HPD_6:
  550. WREG32(DC_HPD6_CONTROL, 0);
  551. break;
  552. default:
  553. break;
  554. }
  555. disabled |= 1 << radeon_connector->hpd.hpd;
  556. }
  557. radeon_irq_kms_disable_hpd(rdev, disabled);
  558. }
  559. /* watermark setup */
  560. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  561. struct radeon_crtc *radeon_crtc,
  562. struct drm_display_mode *mode,
  563. struct drm_display_mode *other_mode)
  564. {
  565. u32 tmp;
  566. /*
  567. * Line Buffer Setup
  568. * There are 3 line buffers, each one shared by 2 display controllers.
  569. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  570. * the display controllers. The paritioning is done via one of four
  571. * preset allocations specified in bits 2:0:
  572. * first display controller
  573. * 0 - first half of lb (3840 * 2)
  574. * 1 - first 3/4 of lb (5760 * 2)
  575. * 2 - whole lb (7680 * 2), other crtc must be disabled
  576. * 3 - first 1/4 of lb (1920 * 2)
  577. * second display controller
  578. * 4 - second half of lb (3840 * 2)
  579. * 5 - second 3/4 of lb (5760 * 2)
  580. * 6 - whole lb (7680 * 2), other crtc must be disabled
  581. * 7 - last 1/4 of lb (1920 * 2)
  582. */
  583. /* this can get tricky if we have two large displays on a paired group
  584. * of crtcs. Ideally for multiple large displays we'd assign them to
  585. * non-linked crtcs for maximum line buffer allocation.
  586. */
  587. if (radeon_crtc->base.enabled && mode) {
  588. if (other_mode)
  589. tmp = 0; /* 1/2 */
  590. else
  591. tmp = 2; /* whole */
  592. } else
  593. tmp = 0;
  594. /* second controller of the pair uses second half of the lb */
  595. if (radeon_crtc->crtc_id % 2)
  596. tmp += 4;
  597. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  598. if (radeon_crtc->base.enabled && mode) {
  599. switch (tmp) {
  600. case 0:
  601. case 4:
  602. default:
  603. if (ASIC_IS_DCE5(rdev))
  604. return 4096 * 2;
  605. else
  606. return 3840 * 2;
  607. case 1:
  608. case 5:
  609. if (ASIC_IS_DCE5(rdev))
  610. return 6144 * 2;
  611. else
  612. return 5760 * 2;
  613. case 2:
  614. case 6:
  615. if (ASIC_IS_DCE5(rdev))
  616. return 8192 * 2;
  617. else
  618. return 7680 * 2;
  619. case 3:
  620. case 7:
  621. if (ASIC_IS_DCE5(rdev))
  622. return 2048 * 2;
  623. else
  624. return 1920 * 2;
  625. }
  626. }
  627. /* controller not enabled, so no lb used */
  628. return 0;
  629. }
  630. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  631. {
  632. u32 tmp = RREG32(MC_SHARED_CHMAP);
  633. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  634. case 0:
  635. default:
  636. return 1;
  637. case 1:
  638. return 2;
  639. case 2:
  640. return 4;
  641. case 3:
  642. return 8;
  643. }
  644. }
  645. struct evergreen_wm_params {
  646. u32 dram_channels; /* number of dram channels */
  647. u32 yclk; /* bandwidth per dram data pin in kHz */
  648. u32 sclk; /* engine clock in kHz */
  649. u32 disp_clk; /* display clock in kHz */
  650. u32 src_width; /* viewport width */
  651. u32 active_time; /* active display time in ns */
  652. u32 blank_time; /* blank time in ns */
  653. bool interlaced; /* mode is interlaced */
  654. fixed20_12 vsc; /* vertical scale ratio */
  655. u32 num_heads; /* number of active crtcs */
  656. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  657. u32 lb_size; /* line buffer allocated to pipe */
  658. u32 vtaps; /* vertical scaler taps */
  659. };
  660. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  661. {
  662. /* Calculate DRAM Bandwidth and the part allocated to display. */
  663. fixed20_12 dram_efficiency; /* 0.7 */
  664. fixed20_12 yclk, dram_channels, bandwidth;
  665. fixed20_12 a;
  666. a.full = dfixed_const(1000);
  667. yclk.full = dfixed_const(wm->yclk);
  668. yclk.full = dfixed_div(yclk, a);
  669. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  670. a.full = dfixed_const(10);
  671. dram_efficiency.full = dfixed_const(7);
  672. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  673. bandwidth.full = dfixed_mul(dram_channels, yclk);
  674. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  675. return dfixed_trunc(bandwidth);
  676. }
  677. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  678. {
  679. /* Calculate DRAM Bandwidth and the part allocated to display. */
  680. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  681. fixed20_12 yclk, dram_channels, bandwidth;
  682. fixed20_12 a;
  683. a.full = dfixed_const(1000);
  684. yclk.full = dfixed_const(wm->yclk);
  685. yclk.full = dfixed_div(yclk, a);
  686. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  687. a.full = dfixed_const(10);
  688. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  689. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  690. bandwidth.full = dfixed_mul(dram_channels, yclk);
  691. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  692. return dfixed_trunc(bandwidth);
  693. }
  694. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  695. {
  696. /* Calculate the display Data return Bandwidth */
  697. fixed20_12 return_efficiency; /* 0.8 */
  698. fixed20_12 sclk, bandwidth;
  699. fixed20_12 a;
  700. a.full = dfixed_const(1000);
  701. sclk.full = dfixed_const(wm->sclk);
  702. sclk.full = dfixed_div(sclk, a);
  703. a.full = dfixed_const(10);
  704. return_efficiency.full = dfixed_const(8);
  705. return_efficiency.full = dfixed_div(return_efficiency, a);
  706. a.full = dfixed_const(32);
  707. bandwidth.full = dfixed_mul(a, sclk);
  708. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  709. return dfixed_trunc(bandwidth);
  710. }
  711. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  712. {
  713. /* Calculate the DMIF Request Bandwidth */
  714. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  715. fixed20_12 disp_clk, bandwidth;
  716. fixed20_12 a;
  717. a.full = dfixed_const(1000);
  718. disp_clk.full = dfixed_const(wm->disp_clk);
  719. disp_clk.full = dfixed_div(disp_clk, a);
  720. a.full = dfixed_const(10);
  721. disp_clk_request_efficiency.full = dfixed_const(8);
  722. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  723. a.full = dfixed_const(32);
  724. bandwidth.full = dfixed_mul(a, disp_clk);
  725. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  726. return dfixed_trunc(bandwidth);
  727. }
  728. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  729. {
  730. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  731. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  732. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  733. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  734. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  735. }
  736. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  737. {
  738. /* Calculate the display mode Average Bandwidth
  739. * DisplayMode should contain the source and destination dimensions,
  740. * timing, etc.
  741. */
  742. fixed20_12 bpp;
  743. fixed20_12 line_time;
  744. fixed20_12 src_width;
  745. fixed20_12 bandwidth;
  746. fixed20_12 a;
  747. a.full = dfixed_const(1000);
  748. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  749. line_time.full = dfixed_div(line_time, a);
  750. bpp.full = dfixed_const(wm->bytes_per_pixel);
  751. src_width.full = dfixed_const(wm->src_width);
  752. bandwidth.full = dfixed_mul(src_width, bpp);
  753. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  754. bandwidth.full = dfixed_div(bandwidth, line_time);
  755. return dfixed_trunc(bandwidth);
  756. }
  757. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  758. {
  759. /* First calcualte the latency in ns */
  760. u32 mc_latency = 2000; /* 2000 ns. */
  761. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  762. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  763. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  764. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  765. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  766. (wm->num_heads * cursor_line_pair_return_time);
  767. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  768. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  769. fixed20_12 a, b, c;
  770. if (wm->num_heads == 0)
  771. return 0;
  772. a.full = dfixed_const(2);
  773. b.full = dfixed_const(1);
  774. if ((wm->vsc.full > a.full) ||
  775. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  776. (wm->vtaps >= 5) ||
  777. ((wm->vsc.full >= a.full) && wm->interlaced))
  778. max_src_lines_per_dst_line = 4;
  779. else
  780. max_src_lines_per_dst_line = 2;
  781. a.full = dfixed_const(available_bandwidth);
  782. b.full = dfixed_const(wm->num_heads);
  783. a.full = dfixed_div(a, b);
  784. b.full = dfixed_const(1000);
  785. c.full = dfixed_const(wm->disp_clk);
  786. b.full = dfixed_div(c, b);
  787. c.full = dfixed_const(wm->bytes_per_pixel);
  788. b.full = dfixed_mul(b, c);
  789. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  790. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  791. b.full = dfixed_const(1000);
  792. c.full = dfixed_const(lb_fill_bw);
  793. b.full = dfixed_div(c, b);
  794. a.full = dfixed_div(a, b);
  795. line_fill_time = dfixed_trunc(a);
  796. if (line_fill_time < wm->active_time)
  797. return latency;
  798. else
  799. return latency + (line_fill_time - wm->active_time);
  800. }
  801. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  802. {
  803. if (evergreen_average_bandwidth(wm) <=
  804. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  805. return true;
  806. else
  807. return false;
  808. };
  809. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  810. {
  811. if (evergreen_average_bandwidth(wm) <=
  812. (evergreen_available_bandwidth(wm) / wm->num_heads))
  813. return true;
  814. else
  815. return false;
  816. };
  817. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  818. {
  819. u32 lb_partitions = wm->lb_size / wm->src_width;
  820. u32 line_time = wm->active_time + wm->blank_time;
  821. u32 latency_tolerant_lines;
  822. u32 latency_hiding;
  823. fixed20_12 a;
  824. a.full = dfixed_const(1);
  825. if (wm->vsc.full > a.full)
  826. latency_tolerant_lines = 1;
  827. else {
  828. if (lb_partitions <= (wm->vtaps + 1))
  829. latency_tolerant_lines = 1;
  830. else
  831. latency_tolerant_lines = 2;
  832. }
  833. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  834. if (evergreen_latency_watermark(wm) <= latency_hiding)
  835. return true;
  836. else
  837. return false;
  838. }
  839. static void evergreen_program_watermarks(struct radeon_device *rdev,
  840. struct radeon_crtc *radeon_crtc,
  841. u32 lb_size, u32 num_heads)
  842. {
  843. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  844. struct evergreen_wm_params wm;
  845. u32 pixel_period;
  846. u32 line_time = 0;
  847. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  848. u32 priority_a_mark = 0, priority_b_mark = 0;
  849. u32 priority_a_cnt = PRIORITY_OFF;
  850. u32 priority_b_cnt = PRIORITY_OFF;
  851. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  852. u32 tmp, arb_control3;
  853. fixed20_12 a, b, c;
  854. if (radeon_crtc->base.enabled && num_heads && mode) {
  855. pixel_period = 1000000 / (u32)mode->clock;
  856. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  857. priority_a_cnt = 0;
  858. priority_b_cnt = 0;
  859. wm.yclk = rdev->pm.current_mclk * 10;
  860. wm.sclk = rdev->pm.current_sclk * 10;
  861. wm.disp_clk = mode->clock;
  862. wm.src_width = mode->crtc_hdisplay;
  863. wm.active_time = mode->crtc_hdisplay * pixel_period;
  864. wm.blank_time = line_time - wm.active_time;
  865. wm.interlaced = false;
  866. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  867. wm.interlaced = true;
  868. wm.vsc = radeon_crtc->vsc;
  869. wm.vtaps = 1;
  870. if (radeon_crtc->rmx_type != RMX_OFF)
  871. wm.vtaps = 2;
  872. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  873. wm.lb_size = lb_size;
  874. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  875. wm.num_heads = num_heads;
  876. /* set for high clocks */
  877. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  878. /* set for low clocks */
  879. /* wm.yclk = low clk; wm.sclk = low clk */
  880. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  881. /* possibly force display priority to high */
  882. /* should really do this at mode validation time... */
  883. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  884. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  885. !evergreen_check_latency_hiding(&wm) ||
  886. (rdev->disp_priority == 2)) {
  887. DRM_DEBUG_KMS("force priority to high\n");
  888. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  889. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  890. }
  891. a.full = dfixed_const(1000);
  892. b.full = dfixed_const(mode->clock);
  893. b.full = dfixed_div(b, a);
  894. c.full = dfixed_const(latency_watermark_a);
  895. c.full = dfixed_mul(c, b);
  896. c.full = dfixed_mul(c, radeon_crtc->hsc);
  897. c.full = dfixed_div(c, a);
  898. a.full = dfixed_const(16);
  899. c.full = dfixed_div(c, a);
  900. priority_a_mark = dfixed_trunc(c);
  901. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  902. a.full = dfixed_const(1000);
  903. b.full = dfixed_const(mode->clock);
  904. b.full = dfixed_div(b, a);
  905. c.full = dfixed_const(latency_watermark_b);
  906. c.full = dfixed_mul(c, b);
  907. c.full = dfixed_mul(c, radeon_crtc->hsc);
  908. c.full = dfixed_div(c, a);
  909. a.full = dfixed_const(16);
  910. c.full = dfixed_div(c, a);
  911. priority_b_mark = dfixed_trunc(c);
  912. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  913. }
  914. /* select wm A */
  915. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  916. tmp = arb_control3;
  917. tmp &= ~LATENCY_WATERMARK_MASK(3);
  918. tmp |= LATENCY_WATERMARK_MASK(1);
  919. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  920. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  921. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  922. LATENCY_HIGH_WATERMARK(line_time)));
  923. /* select wm B */
  924. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  925. tmp &= ~LATENCY_WATERMARK_MASK(3);
  926. tmp |= LATENCY_WATERMARK_MASK(2);
  927. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  928. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  929. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  930. LATENCY_HIGH_WATERMARK(line_time)));
  931. /* restore original selection */
  932. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  933. /* write the priority marks */
  934. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  935. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  936. }
  937. /**
  938. * evergreen_bandwidth_update - update display watermarks callback.
  939. *
  940. * @rdev: radeon_device pointer
  941. *
  942. * Update the display watermarks based on the requested mode(s)
  943. * (evergreen+).
  944. */
  945. void evergreen_bandwidth_update(struct radeon_device *rdev)
  946. {
  947. struct drm_display_mode *mode0 = NULL;
  948. struct drm_display_mode *mode1 = NULL;
  949. u32 num_heads = 0, lb_size;
  950. int i;
  951. radeon_update_display_priority(rdev);
  952. for (i = 0; i < rdev->num_crtc; i++) {
  953. if (rdev->mode_info.crtcs[i]->base.enabled)
  954. num_heads++;
  955. }
  956. for (i = 0; i < rdev->num_crtc; i += 2) {
  957. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  958. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  959. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  960. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  961. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  962. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  963. }
  964. }
  965. /**
  966. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  967. *
  968. * @rdev: radeon_device pointer
  969. *
  970. * Wait for the MC (memory controller) to be idle.
  971. * (evergreen+).
  972. * Returns 0 if the MC is idle, -1 if not.
  973. */
  974. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  975. {
  976. unsigned i;
  977. u32 tmp;
  978. for (i = 0; i < rdev->usec_timeout; i++) {
  979. /* read MC_STATUS */
  980. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  981. if (!tmp)
  982. return 0;
  983. udelay(1);
  984. }
  985. return -1;
  986. }
  987. /*
  988. * GART
  989. */
  990. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  991. {
  992. unsigned i;
  993. u32 tmp;
  994. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  995. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  996. for (i = 0; i < rdev->usec_timeout; i++) {
  997. /* read MC_STATUS */
  998. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  999. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1000. if (tmp == 2) {
  1001. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1002. return;
  1003. }
  1004. if (tmp) {
  1005. return;
  1006. }
  1007. udelay(1);
  1008. }
  1009. }
  1010. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1011. {
  1012. u32 tmp;
  1013. int r;
  1014. if (rdev->gart.robj == NULL) {
  1015. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1016. return -EINVAL;
  1017. }
  1018. r = radeon_gart_table_vram_pin(rdev);
  1019. if (r)
  1020. return r;
  1021. radeon_gart_restore(rdev);
  1022. /* Setup L2 cache */
  1023. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1024. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1025. EFFECTIVE_L2_QUEUE_SIZE(7));
  1026. WREG32(VM_L2_CNTL2, 0);
  1027. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1028. /* Setup TLB control */
  1029. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1030. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1031. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1032. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1033. if (rdev->flags & RADEON_IS_IGP) {
  1034. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1035. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1036. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1037. } else {
  1038. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1039. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1040. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1041. if ((rdev->family == CHIP_JUNIPER) ||
  1042. (rdev->family == CHIP_CYPRESS) ||
  1043. (rdev->family == CHIP_HEMLOCK) ||
  1044. (rdev->family == CHIP_BARTS))
  1045. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1046. }
  1047. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1048. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1049. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1050. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1051. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1052. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1053. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1054. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1055. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1056. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1057. (u32)(rdev->dummy_page.addr >> 12));
  1058. WREG32(VM_CONTEXT1_CNTL, 0);
  1059. evergreen_pcie_gart_tlb_flush(rdev);
  1060. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1061. (unsigned)(rdev->mc.gtt_size >> 20),
  1062. (unsigned long long)rdev->gart.table_addr);
  1063. rdev->gart.ready = true;
  1064. return 0;
  1065. }
  1066. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1067. {
  1068. u32 tmp;
  1069. /* Disable all tables */
  1070. WREG32(VM_CONTEXT0_CNTL, 0);
  1071. WREG32(VM_CONTEXT1_CNTL, 0);
  1072. /* Setup L2 cache */
  1073. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1074. EFFECTIVE_L2_QUEUE_SIZE(7));
  1075. WREG32(VM_L2_CNTL2, 0);
  1076. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1077. /* Setup TLB control */
  1078. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1079. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1080. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1081. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1082. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1083. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1084. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1085. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1086. radeon_gart_table_vram_unpin(rdev);
  1087. }
  1088. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1089. {
  1090. evergreen_pcie_gart_disable(rdev);
  1091. radeon_gart_table_vram_free(rdev);
  1092. radeon_gart_fini(rdev);
  1093. }
  1094. void evergreen_agp_enable(struct radeon_device *rdev)
  1095. {
  1096. u32 tmp;
  1097. /* Setup L2 cache */
  1098. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1099. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1100. EFFECTIVE_L2_QUEUE_SIZE(7));
  1101. WREG32(VM_L2_CNTL2, 0);
  1102. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1103. /* Setup TLB control */
  1104. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1105. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1106. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1107. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1108. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1109. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1110. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1111. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1112. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1113. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1114. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1115. WREG32(VM_CONTEXT0_CNTL, 0);
  1116. WREG32(VM_CONTEXT1_CNTL, 0);
  1117. }
  1118. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1119. {
  1120. u32 crtc_enabled, tmp, frame_count, blackout;
  1121. int i, j;
  1122. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1123. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1124. /* disable VGA render */
  1125. WREG32(VGA_RENDER_CONTROL, 0);
  1126. /* blank the display controllers */
  1127. for (i = 0; i < rdev->num_crtc; i++) {
  1128. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  1129. if (crtc_enabled) {
  1130. save->crtc_enabled[i] = true;
  1131. if (ASIC_IS_DCE6(rdev)) {
  1132. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1133. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  1134. radeon_wait_for_vblank(rdev, i);
  1135. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1136. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1137. }
  1138. } else {
  1139. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1140. if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
  1141. radeon_wait_for_vblank(rdev, i);
  1142. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1143. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1144. }
  1145. }
  1146. /* wait for the next frame */
  1147. frame_count = radeon_get_vblank_counter(rdev, i);
  1148. for (j = 0; j < rdev->usec_timeout; j++) {
  1149. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1150. break;
  1151. udelay(1);
  1152. }
  1153. }
  1154. }
  1155. radeon_mc_wait_for_idle(rdev);
  1156. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1157. if ((blackout & BLACKOUT_MODE_MASK) != 1) {
  1158. /* Block CPU access */
  1159. WREG32(BIF_FB_EN, 0);
  1160. /* blackout the MC */
  1161. blackout &= ~BLACKOUT_MODE_MASK;
  1162. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1163. }
  1164. }
  1165. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1166. {
  1167. u32 tmp, frame_count;
  1168. int i, j;
  1169. /* update crtc base addresses */
  1170. for (i = 0; i < rdev->num_crtc; i++) {
  1171. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1172. upper_32_bits(rdev->mc.vram_start));
  1173. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1174. upper_32_bits(rdev->mc.vram_start));
  1175. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  1176. (u32)rdev->mc.vram_start);
  1177. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  1178. (u32)rdev->mc.vram_start);
  1179. }
  1180. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1181. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1182. /* unblackout the MC */
  1183. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1184. tmp &= ~BLACKOUT_MODE_MASK;
  1185. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  1186. /* allow CPU access */
  1187. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1188. for (i = 0; i < rdev->num_crtc; i++) {
  1189. if (save->crtc_enabled) {
  1190. if (ASIC_IS_DCE6(rdev)) {
  1191. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1192. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1193. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1194. } else {
  1195. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1196. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1197. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1198. }
  1199. /* wait for the next frame */
  1200. frame_count = radeon_get_vblank_counter(rdev, i);
  1201. for (j = 0; j < rdev->usec_timeout; j++) {
  1202. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1203. break;
  1204. udelay(1);
  1205. }
  1206. }
  1207. }
  1208. /* Unlock vga access */
  1209. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1210. mdelay(1);
  1211. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1212. }
  1213. void evergreen_mc_program(struct radeon_device *rdev)
  1214. {
  1215. struct evergreen_mc_save save;
  1216. u32 tmp;
  1217. int i, j;
  1218. /* Initialize HDP */
  1219. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1220. WREG32((0x2c14 + j), 0x00000000);
  1221. WREG32((0x2c18 + j), 0x00000000);
  1222. WREG32((0x2c1c + j), 0x00000000);
  1223. WREG32((0x2c20 + j), 0x00000000);
  1224. WREG32((0x2c24 + j), 0x00000000);
  1225. }
  1226. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1227. evergreen_mc_stop(rdev, &save);
  1228. if (evergreen_mc_wait_for_idle(rdev)) {
  1229. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1230. }
  1231. /* Lockout access through VGA aperture*/
  1232. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1233. /* Update configuration */
  1234. if (rdev->flags & RADEON_IS_AGP) {
  1235. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1236. /* VRAM before AGP */
  1237. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1238. rdev->mc.vram_start >> 12);
  1239. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1240. rdev->mc.gtt_end >> 12);
  1241. } else {
  1242. /* VRAM after AGP */
  1243. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1244. rdev->mc.gtt_start >> 12);
  1245. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1246. rdev->mc.vram_end >> 12);
  1247. }
  1248. } else {
  1249. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1250. rdev->mc.vram_start >> 12);
  1251. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1252. rdev->mc.vram_end >> 12);
  1253. }
  1254. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1255. /* llano/ontario only */
  1256. if ((rdev->family == CHIP_PALM) ||
  1257. (rdev->family == CHIP_SUMO) ||
  1258. (rdev->family == CHIP_SUMO2)) {
  1259. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1260. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1261. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1262. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1263. }
  1264. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1265. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1266. WREG32(MC_VM_FB_LOCATION, tmp);
  1267. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1268. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1269. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1270. if (rdev->flags & RADEON_IS_AGP) {
  1271. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1272. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1273. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1274. } else {
  1275. WREG32(MC_VM_AGP_BASE, 0);
  1276. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1277. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1278. }
  1279. if (evergreen_mc_wait_for_idle(rdev)) {
  1280. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1281. }
  1282. evergreen_mc_resume(rdev, &save);
  1283. /* we need to own VRAM, so turn off the VGA renderer here
  1284. * to stop it overwriting our objects */
  1285. rv515_vga_render_disable(rdev);
  1286. }
  1287. /*
  1288. * CP.
  1289. */
  1290. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1291. {
  1292. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1293. u32 next_rptr;
  1294. /* set to DX10/11 mode */
  1295. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1296. radeon_ring_write(ring, 1);
  1297. if (ring->rptr_save_reg) {
  1298. next_rptr = ring->wptr + 3 + 4;
  1299. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1300. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1301. PACKET3_SET_CONFIG_REG_START) >> 2));
  1302. radeon_ring_write(ring, next_rptr);
  1303. } else if (rdev->wb.enabled) {
  1304. next_rptr = ring->wptr + 5 + 4;
  1305. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1306. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1307. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1308. radeon_ring_write(ring, next_rptr);
  1309. radeon_ring_write(ring, 0);
  1310. }
  1311. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1312. radeon_ring_write(ring,
  1313. #ifdef __BIG_ENDIAN
  1314. (2 << 0) |
  1315. #endif
  1316. (ib->gpu_addr & 0xFFFFFFFC));
  1317. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1318. radeon_ring_write(ring, ib->length_dw);
  1319. }
  1320. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1321. {
  1322. const __be32 *fw_data;
  1323. int i;
  1324. if (!rdev->me_fw || !rdev->pfp_fw)
  1325. return -EINVAL;
  1326. r700_cp_stop(rdev);
  1327. WREG32(CP_RB_CNTL,
  1328. #ifdef __BIG_ENDIAN
  1329. BUF_SWAP_32BIT |
  1330. #endif
  1331. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1332. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1333. WREG32(CP_PFP_UCODE_ADDR, 0);
  1334. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1335. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1336. WREG32(CP_PFP_UCODE_ADDR, 0);
  1337. fw_data = (const __be32 *)rdev->me_fw->data;
  1338. WREG32(CP_ME_RAM_WADDR, 0);
  1339. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1340. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1341. WREG32(CP_PFP_UCODE_ADDR, 0);
  1342. WREG32(CP_ME_RAM_WADDR, 0);
  1343. WREG32(CP_ME_RAM_RADDR, 0);
  1344. return 0;
  1345. }
  1346. static int evergreen_cp_start(struct radeon_device *rdev)
  1347. {
  1348. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1349. int r, i;
  1350. uint32_t cp_me;
  1351. r = radeon_ring_lock(rdev, ring, 7);
  1352. if (r) {
  1353. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1354. return r;
  1355. }
  1356. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1357. radeon_ring_write(ring, 0x1);
  1358. radeon_ring_write(ring, 0x0);
  1359. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1360. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1361. radeon_ring_write(ring, 0);
  1362. radeon_ring_write(ring, 0);
  1363. radeon_ring_unlock_commit(rdev, ring);
  1364. cp_me = 0xff;
  1365. WREG32(CP_ME_CNTL, cp_me);
  1366. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1367. if (r) {
  1368. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1369. return r;
  1370. }
  1371. /* setup clear context state */
  1372. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1373. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1374. for (i = 0; i < evergreen_default_size; i++)
  1375. radeon_ring_write(ring, evergreen_default_state[i]);
  1376. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1377. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1378. /* set clear context state */
  1379. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1380. radeon_ring_write(ring, 0);
  1381. /* SQ_VTX_BASE_VTX_LOC */
  1382. radeon_ring_write(ring, 0xc0026f00);
  1383. radeon_ring_write(ring, 0x00000000);
  1384. radeon_ring_write(ring, 0x00000000);
  1385. radeon_ring_write(ring, 0x00000000);
  1386. /* Clear consts */
  1387. radeon_ring_write(ring, 0xc0036f00);
  1388. radeon_ring_write(ring, 0x00000bc4);
  1389. radeon_ring_write(ring, 0xffffffff);
  1390. radeon_ring_write(ring, 0xffffffff);
  1391. radeon_ring_write(ring, 0xffffffff);
  1392. radeon_ring_write(ring, 0xc0026900);
  1393. radeon_ring_write(ring, 0x00000316);
  1394. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1395. radeon_ring_write(ring, 0x00000010); /* */
  1396. radeon_ring_unlock_commit(rdev, ring);
  1397. return 0;
  1398. }
  1399. int evergreen_cp_resume(struct radeon_device *rdev)
  1400. {
  1401. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1402. u32 tmp;
  1403. u32 rb_bufsz;
  1404. int r;
  1405. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1406. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1407. SOFT_RESET_PA |
  1408. SOFT_RESET_SH |
  1409. SOFT_RESET_VGT |
  1410. SOFT_RESET_SPI |
  1411. SOFT_RESET_SX));
  1412. RREG32(GRBM_SOFT_RESET);
  1413. mdelay(15);
  1414. WREG32(GRBM_SOFT_RESET, 0);
  1415. RREG32(GRBM_SOFT_RESET);
  1416. /* Set ring buffer size */
  1417. rb_bufsz = drm_order(ring->ring_size / 8);
  1418. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1419. #ifdef __BIG_ENDIAN
  1420. tmp |= BUF_SWAP_32BIT;
  1421. #endif
  1422. WREG32(CP_RB_CNTL, tmp);
  1423. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1424. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1425. /* Set the write pointer delay */
  1426. WREG32(CP_RB_WPTR_DELAY, 0);
  1427. /* Initialize the ring buffer's read and write pointers */
  1428. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1429. WREG32(CP_RB_RPTR_WR, 0);
  1430. ring->wptr = 0;
  1431. WREG32(CP_RB_WPTR, ring->wptr);
  1432. /* set the wb address wether it's enabled or not */
  1433. WREG32(CP_RB_RPTR_ADDR,
  1434. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1435. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1436. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1437. if (rdev->wb.enabled)
  1438. WREG32(SCRATCH_UMSK, 0xff);
  1439. else {
  1440. tmp |= RB_NO_UPDATE;
  1441. WREG32(SCRATCH_UMSK, 0);
  1442. }
  1443. mdelay(1);
  1444. WREG32(CP_RB_CNTL, tmp);
  1445. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1446. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1447. ring->rptr = RREG32(CP_RB_RPTR);
  1448. evergreen_cp_start(rdev);
  1449. ring->ready = true;
  1450. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1451. if (r) {
  1452. ring->ready = false;
  1453. return r;
  1454. }
  1455. return 0;
  1456. }
  1457. /*
  1458. * Core functions
  1459. */
  1460. static void evergreen_gpu_init(struct radeon_device *rdev)
  1461. {
  1462. u32 gb_addr_config;
  1463. u32 mc_shared_chmap, mc_arb_ramcfg;
  1464. u32 sx_debug_1;
  1465. u32 smx_dc_ctl0;
  1466. u32 sq_config;
  1467. u32 sq_lds_resource_mgmt;
  1468. u32 sq_gpr_resource_mgmt_1;
  1469. u32 sq_gpr_resource_mgmt_2;
  1470. u32 sq_gpr_resource_mgmt_3;
  1471. u32 sq_thread_resource_mgmt;
  1472. u32 sq_thread_resource_mgmt_2;
  1473. u32 sq_stack_resource_mgmt_1;
  1474. u32 sq_stack_resource_mgmt_2;
  1475. u32 sq_stack_resource_mgmt_3;
  1476. u32 vgt_cache_invalidation;
  1477. u32 hdp_host_path_cntl, tmp;
  1478. u32 disabled_rb_mask;
  1479. int i, j, num_shader_engines, ps_thread_count;
  1480. switch (rdev->family) {
  1481. case CHIP_CYPRESS:
  1482. case CHIP_HEMLOCK:
  1483. rdev->config.evergreen.num_ses = 2;
  1484. rdev->config.evergreen.max_pipes = 4;
  1485. rdev->config.evergreen.max_tile_pipes = 8;
  1486. rdev->config.evergreen.max_simds = 10;
  1487. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1488. rdev->config.evergreen.max_gprs = 256;
  1489. rdev->config.evergreen.max_threads = 248;
  1490. rdev->config.evergreen.max_gs_threads = 32;
  1491. rdev->config.evergreen.max_stack_entries = 512;
  1492. rdev->config.evergreen.sx_num_of_sets = 4;
  1493. rdev->config.evergreen.sx_max_export_size = 256;
  1494. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1495. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1496. rdev->config.evergreen.max_hw_contexts = 8;
  1497. rdev->config.evergreen.sq_num_cf_insts = 2;
  1498. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1499. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1500. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1501. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1502. break;
  1503. case CHIP_JUNIPER:
  1504. rdev->config.evergreen.num_ses = 1;
  1505. rdev->config.evergreen.max_pipes = 4;
  1506. rdev->config.evergreen.max_tile_pipes = 4;
  1507. rdev->config.evergreen.max_simds = 10;
  1508. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1509. rdev->config.evergreen.max_gprs = 256;
  1510. rdev->config.evergreen.max_threads = 248;
  1511. rdev->config.evergreen.max_gs_threads = 32;
  1512. rdev->config.evergreen.max_stack_entries = 512;
  1513. rdev->config.evergreen.sx_num_of_sets = 4;
  1514. rdev->config.evergreen.sx_max_export_size = 256;
  1515. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1516. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1517. rdev->config.evergreen.max_hw_contexts = 8;
  1518. rdev->config.evergreen.sq_num_cf_insts = 2;
  1519. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1520. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1521. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1522. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1523. break;
  1524. case CHIP_REDWOOD:
  1525. rdev->config.evergreen.num_ses = 1;
  1526. rdev->config.evergreen.max_pipes = 4;
  1527. rdev->config.evergreen.max_tile_pipes = 4;
  1528. rdev->config.evergreen.max_simds = 5;
  1529. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1530. rdev->config.evergreen.max_gprs = 256;
  1531. rdev->config.evergreen.max_threads = 248;
  1532. rdev->config.evergreen.max_gs_threads = 32;
  1533. rdev->config.evergreen.max_stack_entries = 256;
  1534. rdev->config.evergreen.sx_num_of_sets = 4;
  1535. rdev->config.evergreen.sx_max_export_size = 256;
  1536. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1537. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1538. rdev->config.evergreen.max_hw_contexts = 8;
  1539. rdev->config.evergreen.sq_num_cf_insts = 2;
  1540. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1541. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1542. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1543. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1544. break;
  1545. case CHIP_CEDAR:
  1546. default:
  1547. rdev->config.evergreen.num_ses = 1;
  1548. rdev->config.evergreen.max_pipes = 2;
  1549. rdev->config.evergreen.max_tile_pipes = 2;
  1550. rdev->config.evergreen.max_simds = 2;
  1551. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1552. rdev->config.evergreen.max_gprs = 256;
  1553. rdev->config.evergreen.max_threads = 192;
  1554. rdev->config.evergreen.max_gs_threads = 16;
  1555. rdev->config.evergreen.max_stack_entries = 256;
  1556. rdev->config.evergreen.sx_num_of_sets = 4;
  1557. rdev->config.evergreen.sx_max_export_size = 128;
  1558. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1559. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1560. rdev->config.evergreen.max_hw_contexts = 4;
  1561. rdev->config.evergreen.sq_num_cf_insts = 1;
  1562. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1563. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1564. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1565. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1566. break;
  1567. case CHIP_PALM:
  1568. rdev->config.evergreen.num_ses = 1;
  1569. rdev->config.evergreen.max_pipes = 2;
  1570. rdev->config.evergreen.max_tile_pipes = 2;
  1571. rdev->config.evergreen.max_simds = 2;
  1572. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1573. rdev->config.evergreen.max_gprs = 256;
  1574. rdev->config.evergreen.max_threads = 192;
  1575. rdev->config.evergreen.max_gs_threads = 16;
  1576. rdev->config.evergreen.max_stack_entries = 256;
  1577. rdev->config.evergreen.sx_num_of_sets = 4;
  1578. rdev->config.evergreen.sx_max_export_size = 128;
  1579. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1580. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1581. rdev->config.evergreen.max_hw_contexts = 4;
  1582. rdev->config.evergreen.sq_num_cf_insts = 1;
  1583. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1584. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1585. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_SUMO:
  1589. rdev->config.evergreen.num_ses = 1;
  1590. rdev->config.evergreen.max_pipes = 4;
  1591. rdev->config.evergreen.max_tile_pipes = 2;
  1592. if (rdev->pdev->device == 0x9648)
  1593. rdev->config.evergreen.max_simds = 3;
  1594. else if ((rdev->pdev->device == 0x9647) ||
  1595. (rdev->pdev->device == 0x964a))
  1596. rdev->config.evergreen.max_simds = 4;
  1597. else
  1598. rdev->config.evergreen.max_simds = 5;
  1599. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1600. rdev->config.evergreen.max_gprs = 256;
  1601. rdev->config.evergreen.max_threads = 248;
  1602. rdev->config.evergreen.max_gs_threads = 32;
  1603. rdev->config.evergreen.max_stack_entries = 256;
  1604. rdev->config.evergreen.sx_num_of_sets = 4;
  1605. rdev->config.evergreen.sx_max_export_size = 256;
  1606. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1607. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1608. rdev->config.evergreen.max_hw_contexts = 8;
  1609. rdev->config.evergreen.sq_num_cf_insts = 2;
  1610. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1611. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1612. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1613. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1614. break;
  1615. case CHIP_SUMO2:
  1616. rdev->config.evergreen.num_ses = 1;
  1617. rdev->config.evergreen.max_pipes = 4;
  1618. rdev->config.evergreen.max_tile_pipes = 4;
  1619. rdev->config.evergreen.max_simds = 2;
  1620. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1621. rdev->config.evergreen.max_gprs = 256;
  1622. rdev->config.evergreen.max_threads = 248;
  1623. rdev->config.evergreen.max_gs_threads = 32;
  1624. rdev->config.evergreen.max_stack_entries = 512;
  1625. rdev->config.evergreen.sx_num_of_sets = 4;
  1626. rdev->config.evergreen.sx_max_export_size = 256;
  1627. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1628. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1629. rdev->config.evergreen.max_hw_contexts = 8;
  1630. rdev->config.evergreen.sq_num_cf_insts = 2;
  1631. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1632. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1633. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1634. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1635. break;
  1636. case CHIP_BARTS:
  1637. rdev->config.evergreen.num_ses = 2;
  1638. rdev->config.evergreen.max_pipes = 4;
  1639. rdev->config.evergreen.max_tile_pipes = 8;
  1640. rdev->config.evergreen.max_simds = 7;
  1641. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1642. rdev->config.evergreen.max_gprs = 256;
  1643. rdev->config.evergreen.max_threads = 248;
  1644. rdev->config.evergreen.max_gs_threads = 32;
  1645. rdev->config.evergreen.max_stack_entries = 512;
  1646. rdev->config.evergreen.sx_num_of_sets = 4;
  1647. rdev->config.evergreen.sx_max_export_size = 256;
  1648. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1649. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1650. rdev->config.evergreen.max_hw_contexts = 8;
  1651. rdev->config.evergreen.sq_num_cf_insts = 2;
  1652. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1653. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1654. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1655. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1656. break;
  1657. case CHIP_TURKS:
  1658. rdev->config.evergreen.num_ses = 1;
  1659. rdev->config.evergreen.max_pipes = 4;
  1660. rdev->config.evergreen.max_tile_pipes = 4;
  1661. rdev->config.evergreen.max_simds = 6;
  1662. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1663. rdev->config.evergreen.max_gprs = 256;
  1664. rdev->config.evergreen.max_threads = 248;
  1665. rdev->config.evergreen.max_gs_threads = 32;
  1666. rdev->config.evergreen.max_stack_entries = 256;
  1667. rdev->config.evergreen.sx_num_of_sets = 4;
  1668. rdev->config.evergreen.sx_max_export_size = 256;
  1669. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1670. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1671. rdev->config.evergreen.max_hw_contexts = 8;
  1672. rdev->config.evergreen.sq_num_cf_insts = 2;
  1673. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1674. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1675. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1676. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1677. break;
  1678. case CHIP_CAICOS:
  1679. rdev->config.evergreen.num_ses = 1;
  1680. rdev->config.evergreen.max_pipes = 4;
  1681. rdev->config.evergreen.max_tile_pipes = 2;
  1682. rdev->config.evergreen.max_simds = 2;
  1683. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1684. rdev->config.evergreen.max_gprs = 256;
  1685. rdev->config.evergreen.max_threads = 192;
  1686. rdev->config.evergreen.max_gs_threads = 16;
  1687. rdev->config.evergreen.max_stack_entries = 256;
  1688. rdev->config.evergreen.sx_num_of_sets = 4;
  1689. rdev->config.evergreen.sx_max_export_size = 128;
  1690. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1691. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1692. rdev->config.evergreen.max_hw_contexts = 4;
  1693. rdev->config.evergreen.sq_num_cf_insts = 1;
  1694. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1695. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1696. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1697. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1698. break;
  1699. }
  1700. /* Initialize HDP */
  1701. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1702. WREG32((0x2c14 + j), 0x00000000);
  1703. WREG32((0x2c18 + j), 0x00000000);
  1704. WREG32((0x2c1c + j), 0x00000000);
  1705. WREG32((0x2c20 + j), 0x00000000);
  1706. WREG32((0x2c24 + j), 0x00000000);
  1707. }
  1708. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1709. evergreen_fix_pci_max_read_req_size(rdev);
  1710. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1711. if ((rdev->family == CHIP_PALM) ||
  1712. (rdev->family == CHIP_SUMO) ||
  1713. (rdev->family == CHIP_SUMO2))
  1714. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1715. else
  1716. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1717. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1718. * not have bank info, so create a custom tiling dword.
  1719. * bits 3:0 num_pipes
  1720. * bits 7:4 num_banks
  1721. * bits 11:8 group_size
  1722. * bits 15:12 row_size
  1723. */
  1724. rdev->config.evergreen.tile_config = 0;
  1725. switch (rdev->config.evergreen.max_tile_pipes) {
  1726. case 1:
  1727. default:
  1728. rdev->config.evergreen.tile_config |= (0 << 0);
  1729. break;
  1730. case 2:
  1731. rdev->config.evergreen.tile_config |= (1 << 0);
  1732. break;
  1733. case 4:
  1734. rdev->config.evergreen.tile_config |= (2 << 0);
  1735. break;
  1736. case 8:
  1737. rdev->config.evergreen.tile_config |= (3 << 0);
  1738. break;
  1739. }
  1740. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1741. if (rdev->flags & RADEON_IS_IGP)
  1742. rdev->config.evergreen.tile_config |= 1 << 4;
  1743. else {
  1744. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1745. case 0: /* four banks */
  1746. rdev->config.evergreen.tile_config |= 0 << 4;
  1747. break;
  1748. case 1: /* eight banks */
  1749. rdev->config.evergreen.tile_config |= 1 << 4;
  1750. break;
  1751. case 2: /* sixteen banks */
  1752. default:
  1753. rdev->config.evergreen.tile_config |= 2 << 4;
  1754. break;
  1755. }
  1756. }
  1757. rdev->config.evergreen.tile_config |= 0 << 8;
  1758. rdev->config.evergreen.tile_config |=
  1759. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1760. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1761. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1762. u32 efuse_straps_4;
  1763. u32 efuse_straps_3;
  1764. WREG32(RCU_IND_INDEX, 0x204);
  1765. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1766. WREG32(RCU_IND_INDEX, 0x203);
  1767. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1768. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1769. ((efuse_straps_3 & 0xf0000000) >> 28));
  1770. } else {
  1771. tmp = 0;
  1772. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1773. u32 rb_disable_bitmap;
  1774. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1775. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1776. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1777. tmp <<= 4;
  1778. tmp |= rb_disable_bitmap;
  1779. }
  1780. }
  1781. /* enabled rb are just the one not disabled :) */
  1782. disabled_rb_mask = tmp;
  1783. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1784. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1785. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1786. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1787. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1788. tmp = gb_addr_config & NUM_PIPES_MASK;
  1789. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1790. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1791. WREG32(GB_BACKEND_MAP, tmp);
  1792. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1793. WREG32(CGTS_TCC_DISABLE, 0);
  1794. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1795. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1796. /* set HW defaults for 3D engine */
  1797. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1798. ROQ_IB2_START(0x2b)));
  1799. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1800. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1801. SYNC_GRADIENT |
  1802. SYNC_WALKER |
  1803. SYNC_ALIGNER));
  1804. sx_debug_1 = RREG32(SX_DEBUG_1);
  1805. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1806. WREG32(SX_DEBUG_1, sx_debug_1);
  1807. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1808. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1809. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1810. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1811. if (rdev->family <= CHIP_SUMO2)
  1812. WREG32(SMX_SAR_CTL0, 0x00010000);
  1813. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1814. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1815. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1816. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1817. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1818. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1819. WREG32(VGT_NUM_INSTANCES, 1);
  1820. WREG32(SPI_CONFIG_CNTL, 0);
  1821. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1822. WREG32(CP_PERFMON_CNTL, 0);
  1823. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1824. FETCH_FIFO_HIWATER(0x4) |
  1825. DONE_FIFO_HIWATER(0xe0) |
  1826. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1827. sq_config = RREG32(SQ_CONFIG);
  1828. sq_config &= ~(PS_PRIO(3) |
  1829. VS_PRIO(3) |
  1830. GS_PRIO(3) |
  1831. ES_PRIO(3));
  1832. sq_config |= (VC_ENABLE |
  1833. EXPORT_SRC_C |
  1834. PS_PRIO(0) |
  1835. VS_PRIO(1) |
  1836. GS_PRIO(2) |
  1837. ES_PRIO(3));
  1838. switch (rdev->family) {
  1839. case CHIP_CEDAR:
  1840. case CHIP_PALM:
  1841. case CHIP_SUMO:
  1842. case CHIP_SUMO2:
  1843. case CHIP_CAICOS:
  1844. /* no vertex cache */
  1845. sq_config &= ~VC_ENABLE;
  1846. break;
  1847. default:
  1848. break;
  1849. }
  1850. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1851. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1852. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1853. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1854. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1855. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1856. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1857. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1858. switch (rdev->family) {
  1859. case CHIP_CEDAR:
  1860. case CHIP_PALM:
  1861. case CHIP_SUMO:
  1862. case CHIP_SUMO2:
  1863. ps_thread_count = 96;
  1864. break;
  1865. default:
  1866. ps_thread_count = 128;
  1867. break;
  1868. }
  1869. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1870. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1871. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1872. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1873. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1874. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1875. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1876. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1877. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1878. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1879. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1880. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1881. WREG32(SQ_CONFIG, sq_config);
  1882. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1883. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1884. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1885. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1886. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1887. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1888. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1889. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1890. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1891. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1892. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1893. FORCE_EOV_MAX_REZ_CNT(255)));
  1894. switch (rdev->family) {
  1895. case CHIP_CEDAR:
  1896. case CHIP_PALM:
  1897. case CHIP_SUMO:
  1898. case CHIP_SUMO2:
  1899. case CHIP_CAICOS:
  1900. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1901. break;
  1902. default:
  1903. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1904. break;
  1905. }
  1906. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1907. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1908. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1909. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1910. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1911. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1912. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1913. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1914. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1915. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1916. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1917. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1918. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1919. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1920. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1921. /* clear render buffer base addresses */
  1922. WREG32(CB_COLOR0_BASE, 0);
  1923. WREG32(CB_COLOR1_BASE, 0);
  1924. WREG32(CB_COLOR2_BASE, 0);
  1925. WREG32(CB_COLOR3_BASE, 0);
  1926. WREG32(CB_COLOR4_BASE, 0);
  1927. WREG32(CB_COLOR5_BASE, 0);
  1928. WREG32(CB_COLOR6_BASE, 0);
  1929. WREG32(CB_COLOR7_BASE, 0);
  1930. WREG32(CB_COLOR8_BASE, 0);
  1931. WREG32(CB_COLOR9_BASE, 0);
  1932. WREG32(CB_COLOR10_BASE, 0);
  1933. WREG32(CB_COLOR11_BASE, 0);
  1934. /* set the shader const cache sizes to 0 */
  1935. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1936. WREG32(i, 0);
  1937. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1938. WREG32(i, 0);
  1939. tmp = RREG32(HDP_MISC_CNTL);
  1940. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1941. WREG32(HDP_MISC_CNTL, tmp);
  1942. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1943. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1944. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1945. udelay(50);
  1946. }
  1947. int evergreen_mc_init(struct radeon_device *rdev)
  1948. {
  1949. u32 tmp;
  1950. int chansize, numchan;
  1951. /* Get VRAM informations */
  1952. rdev->mc.vram_is_ddr = true;
  1953. if ((rdev->family == CHIP_PALM) ||
  1954. (rdev->family == CHIP_SUMO) ||
  1955. (rdev->family == CHIP_SUMO2))
  1956. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  1957. else
  1958. tmp = RREG32(MC_ARB_RAMCFG);
  1959. if (tmp & CHANSIZE_OVERRIDE) {
  1960. chansize = 16;
  1961. } else if (tmp & CHANSIZE_MASK) {
  1962. chansize = 64;
  1963. } else {
  1964. chansize = 32;
  1965. }
  1966. tmp = RREG32(MC_SHARED_CHMAP);
  1967. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1968. case 0:
  1969. default:
  1970. numchan = 1;
  1971. break;
  1972. case 1:
  1973. numchan = 2;
  1974. break;
  1975. case 2:
  1976. numchan = 4;
  1977. break;
  1978. case 3:
  1979. numchan = 8;
  1980. break;
  1981. }
  1982. rdev->mc.vram_width = numchan * chansize;
  1983. /* Could aper size report 0 ? */
  1984. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1985. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1986. /* Setup GPU memory space */
  1987. if ((rdev->family == CHIP_PALM) ||
  1988. (rdev->family == CHIP_SUMO) ||
  1989. (rdev->family == CHIP_SUMO2)) {
  1990. /* size in bytes on fusion */
  1991. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1992. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1993. } else {
  1994. /* size in MB on evergreen/cayman/tn */
  1995. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1996. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1997. }
  1998. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1999. r700_vram_gtt_location(rdev, &rdev->mc);
  2000. radeon_update_bandwidth_info(rdev);
  2001. return 0;
  2002. }
  2003. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2004. {
  2005. u32 srbm_status;
  2006. u32 grbm_status;
  2007. u32 grbm_status_se0, grbm_status_se1;
  2008. srbm_status = RREG32(SRBM_STATUS);
  2009. grbm_status = RREG32(GRBM_STATUS);
  2010. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2011. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2012. if (!(grbm_status & GUI_ACTIVE)) {
  2013. radeon_ring_lockup_update(ring);
  2014. return false;
  2015. }
  2016. /* force CP activities */
  2017. radeon_ring_force_activity(rdev, ring);
  2018. return radeon_ring_test_lockup(rdev, ring);
  2019. }
  2020. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2021. {
  2022. struct evergreen_mc_save save;
  2023. u32 grbm_reset = 0;
  2024. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2025. return 0;
  2026. dev_info(rdev->dev, "GPU softreset \n");
  2027. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2028. RREG32(GRBM_STATUS));
  2029. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2030. RREG32(GRBM_STATUS_SE0));
  2031. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2032. RREG32(GRBM_STATUS_SE1));
  2033. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2034. RREG32(SRBM_STATUS));
  2035. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2036. RREG32(CP_STALLED_STAT1));
  2037. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2038. RREG32(CP_STALLED_STAT2));
  2039. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2040. RREG32(CP_BUSY_STAT));
  2041. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2042. RREG32(CP_STAT));
  2043. evergreen_mc_stop(rdev, &save);
  2044. if (evergreen_mc_wait_for_idle(rdev)) {
  2045. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2046. }
  2047. /* Disable CP parsing/prefetching */
  2048. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2049. /* reset all the gfx blocks */
  2050. grbm_reset = (SOFT_RESET_CP |
  2051. SOFT_RESET_CB |
  2052. SOFT_RESET_DB |
  2053. SOFT_RESET_PA |
  2054. SOFT_RESET_SC |
  2055. SOFT_RESET_SPI |
  2056. SOFT_RESET_SH |
  2057. SOFT_RESET_SX |
  2058. SOFT_RESET_TC |
  2059. SOFT_RESET_TA |
  2060. SOFT_RESET_VC |
  2061. SOFT_RESET_VGT);
  2062. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2063. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2064. (void)RREG32(GRBM_SOFT_RESET);
  2065. udelay(50);
  2066. WREG32(GRBM_SOFT_RESET, 0);
  2067. (void)RREG32(GRBM_SOFT_RESET);
  2068. /* Wait a little for things to settle down */
  2069. udelay(50);
  2070. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2071. RREG32(GRBM_STATUS));
  2072. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2073. RREG32(GRBM_STATUS_SE0));
  2074. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2075. RREG32(GRBM_STATUS_SE1));
  2076. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2077. RREG32(SRBM_STATUS));
  2078. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2079. RREG32(CP_STALLED_STAT1));
  2080. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2081. RREG32(CP_STALLED_STAT2));
  2082. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2083. RREG32(CP_BUSY_STAT));
  2084. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2085. RREG32(CP_STAT));
  2086. evergreen_mc_resume(rdev, &save);
  2087. return 0;
  2088. }
  2089. int evergreen_asic_reset(struct radeon_device *rdev)
  2090. {
  2091. return evergreen_gpu_soft_reset(rdev);
  2092. }
  2093. /* Interrupts */
  2094. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2095. {
  2096. if (crtc >= rdev->num_crtc)
  2097. return 0;
  2098. else
  2099. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  2100. }
  2101. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2102. {
  2103. u32 tmp;
  2104. if (rdev->family >= CHIP_CAYMAN) {
  2105. cayman_cp_int_cntl_setup(rdev, 0,
  2106. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2107. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2108. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2109. } else
  2110. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2111. WREG32(GRBM_INT_CNTL, 0);
  2112. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2113. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2114. if (rdev->num_crtc >= 4) {
  2115. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2116. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2117. }
  2118. if (rdev->num_crtc >= 6) {
  2119. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2120. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2121. }
  2122. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2123. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2124. if (rdev->num_crtc >= 4) {
  2125. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2126. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2127. }
  2128. if (rdev->num_crtc >= 6) {
  2129. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2130. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2131. }
  2132. /* only one DAC on DCE6 */
  2133. if (!ASIC_IS_DCE6(rdev))
  2134. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2135. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2136. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2137. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2138. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2139. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2140. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2141. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2142. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2143. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2144. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2145. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2146. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2147. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2148. }
  2149. int evergreen_irq_set(struct radeon_device *rdev)
  2150. {
  2151. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2152. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2153. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2154. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2155. u32 grbm_int_cntl = 0;
  2156. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2157. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2158. if (!rdev->irq.installed) {
  2159. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2160. return -EINVAL;
  2161. }
  2162. /* don't enable anything if the ih is disabled */
  2163. if (!rdev->ih.enabled) {
  2164. r600_disable_interrupts(rdev);
  2165. /* force the active interrupt state to all disabled */
  2166. evergreen_disable_interrupt_state(rdev);
  2167. return 0;
  2168. }
  2169. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2170. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2171. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2172. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2173. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2174. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2175. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2176. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2177. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2178. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2179. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2180. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2181. if (rdev->family >= CHIP_CAYMAN) {
  2182. /* enable CP interrupts on all rings */
  2183. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2184. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2185. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2186. }
  2187. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2188. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2189. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2190. }
  2191. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2192. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2193. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2194. }
  2195. } else {
  2196. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2197. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2198. cp_int_cntl |= RB_INT_ENABLE;
  2199. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2200. }
  2201. }
  2202. if (rdev->irq.crtc_vblank_int[0] ||
  2203. atomic_read(&rdev->irq.pflip[0])) {
  2204. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2205. crtc1 |= VBLANK_INT_MASK;
  2206. }
  2207. if (rdev->irq.crtc_vblank_int[1] ||
  2208. atomic_read(&rdev->irq.pflip[1])) {
  2209. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2210. crtc2 |= VBLANK_INT_MASK;
  2211. }
  2212. if (rdev->irq.crtc_vblank_int[2] ||
  2213. atomic_read(&rdev->irq.pflip[2])) {
  2214. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2215. crtc3 |= VBLANK_INT_MASK;
  2216. }
  2217. if (rdev->irq.crtc_vblank_int[3] ||
  2218. atomic_read(&rdev->irq.pflip[3])) {
  2219. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2220. crtc4 |= VBLANK_INT_MASK;
  2221. }
  2222. if (rdev->irq.crtc_vblank_int[4] ||
  2223. atomic_read(&rdev->irq.pflip[4])) {
  2224. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2225. crtc5 |= VBLANK_INT_MASK;
  2226. }
  2227. if (rdev->irq.crtc_vblank_int[5] ||
  2228. atomic_read(&rdev->irq.pflip[5])) {
  2229. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2230. crtc6 |= VBLANK_INT_MASK;
  2231. }
  2232. if (rdev->irq.hpd[0]) {
  2233. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2234. hpd1 |= DC_HPDx_INT_EN;
  2235. }
  2236. if (rdev->irq.hpd[1]) {
  2237. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2238. hpd2 |= DC_HPDx_INT_EN;
  2239. }
  2240. if (rdev->irq.hpd[2]) {
  2241. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2242. hpd3 |= DC_HPDx_INT_EN;
  2243. }
  2244. if (rdev->irq.hpd[3]) {
  2245. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2246. hpd4 |= DC_HPDx_INT_EN;
  2247. }
  2248. if (rdev->irq.hpd[4]) {
  2249. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2250. hpd5 |= DC_HPDx_INT_EN;
  2251. }
  2252. if (rdev->irq.hpd[5]) {
  2253. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2254. hpd6 |= DC_HPDx_INT_EN;
  2255. }
  2256. if (rdev->irq.afmt[0]) {
  2257. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2258. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2259. }
  2260. if (rdev->irq.afmt[1]) {
  2261. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2262. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2263. }
  2264. if (rdev->irq.afmt[2]) {
  2265. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2266. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2267. }
  2268. if (rdev->irq.afmt[3]) {
  2269. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2270. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2271. }
  2272. if (rdev->irq.afmt[4]) {
  2273. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2274. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2275. }
  2276. if (rdev->irq.afmt[5]) {
  2277. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2278. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2279. }
  2280. if (rdev->irq.gui_idle) {
  2281. DRM_DEBUG("gui idle\n");
  2282. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2283. }
  2284. if (rdev->family >= CHIP_CAYMAN) {
  2285. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2286. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2287. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2288. } else
  2289. WREG32(CP_INT_CNTL, cp_int_cntl);
  2290. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2291. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2292. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2293. if (rdev->num_crtc >= 4) {
  2294. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2295. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2296. }
  2297. if (rdev->num_crtc >= 6) {
  2298. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2299. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2300. }
  2301. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2302. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2303. if (rdev->num_crtc >= 4) {
  2304. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2305. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2306. }
  2307. if (rdev->num_crtc >= 6) {
  2308. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2309. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2310. }
  2311. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2312. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2313. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2314. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2315. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2316. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2317. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2318. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2319. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2320. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2321. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2322. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2323. return 0;
  2324. }
  2325. static void evergreen_irq_ack(struct radeon_device *rdev)
  2326. {
  2327. u32 tmp;
  2328. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2329. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2330. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2331. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2332. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2333. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2334. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2335. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2336. if (rdev->num_crtc >= 4) {
  2337. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2338. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2339. }
  2340. if (rdev->num_crtc >= 6) {
  2341. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2342. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2343. }
  2344. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2345. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2346. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2347. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2348. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2349. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2350. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2351. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2352. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2353. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2354. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2355. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2356. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2357. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2358. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2359. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2360. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2361. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2362. if (rdev->num_crtc >= 4) {
  2363. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2364. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2365. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2366. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2367. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2368. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2369. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2370. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2371. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2372. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2373. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2374. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2375. }
  2376. if (rdev->num_crtc >= 6) {
  2377. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2378. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2379. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2380. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2381. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2382. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2383. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2384. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2385. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2386. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2387. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2388. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2389. }
  2390. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2391. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2392. tmp |= DC_HPDx_INT_ACK;
  2393. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2394. }
  2395. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2396. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2397. tmp |= DC_HPDx_INT_ACK;
  2398. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2399. }
  2400. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2401. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2402. tmp |= DC_HPDx_INT_ACK;
  2403. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2404. }
  2405. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2406. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2407. tmp |= DC_HPDx_INT_ACK;
  2408. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2409. }
  2410. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2411. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2412. tmp |= DC_HPDx_INT_ACK;
  2413. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2414. }
  2415. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2416. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2417. tmp |= DC_HPDx_INT_ACK;
  2418. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2419. }
  2420. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2421. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2422. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2423. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2424. }
  2425. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2426. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2427. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2428. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2429. }
  2430. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2431. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2432. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2433. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2434. }
  2435. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2436. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2437. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2438. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2439. }
  2440. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2441. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2442. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2443. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2444. }
  2445. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2446. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2447. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2448. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2449. }
  2450. }
  2451. void evergreen_irq_disable(struct radeon_device *rdev)
  2452. {
  2453. r600_disable_interrupts(rdev);
  2454. /* Wait and acknowledge irq */
  2455. mdelay(1);
  2456. evergreen_irq_ack(rdev);
  2457. evergreen_disable_interrupt_state(rdev);
  2458. }
  2459. void evergreen_irq_suspend(struct radeon_device *rdev)
  2460. {
  2461. evergreen_irq_disable(rdev);
  2462. r600_rlc_stop(rdev);
  2463. }
  2464. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2465. {
  2466. u32 wptr, tmp;
  2467. if (rdev->wb.enabled)
  2468. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2469. else
  2470. wptr = RREG32(IH_RB_WPTR);
  2471. if (wptr & RB_OVERFLOW) {
  2472. /* When a ring buffer overflow happen start parsing interrupt
  2473. * from the last not overwritten vector (wptr + 16). Hopefully
  2474. * this should allow us to catchup.
  2475. */
  2476. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2477. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2478. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2479. tmp = RREG32(IH_RB_CNTL);
  2480. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2481. WREG32(IH_RB_CNTL, tmp);
  2482. }
  2483. return (wptr & rdev->ih.ptr_mask);
  2484. }
  2485. int evergreen_irq_process(struct radeon_device *rdev)
  2486. {
  2487. u32 wptr;
  2488. u32 rptr;
  2489. u32 src_id, src_data;
  2490. u32 ring_index;
  2491. bool queue_hotplug = false;
  2492. bool queue_hdmi = false;
  2493. if (!rdev->ih.enabled || rdev->shutdown)
  2494. return IRQ_NONE;
  2495. wptr = evergreen_get_ih_wptr(rdev);
  2496. restart_ih:
  2497. /* is somebody else already processing irqs? */
  2498. if (atomic_xchg(&rdev->ih.lock, 1))
  2499. return IRQ_NONE;
  2500. rptr = rdev->ih.rptr;
  2501. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2502. /* Order reading of wptr vs. reading of IH ring data */
  2503. rmb();
  2504. /* display interrupts */
  2505. evergreen_irq_ack(rdev);
  2506. while (rptr != wptr) {
  2507. /* wptr/rptr are in bytes! */
  2508. ring_index = rptr / 4;
  2509. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2510. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2511. switch (src_id) {
  2512. case 1: /* D1 vblank/vline */
  2513. switch (src_data) {
  2514. case 0: /* D1 vblank */
  2515. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2516. if (rdev->irq.crtc_vblank_int[0]) {
  2517. drm_handle_vblank(rdev->ddev, 0);
  2518. rdev->pm.vblank_sync = true;
  2519. wake_up(&rdev->irq.vblank_queue);
  2520. }
  2521. if (atomic_read(&rdev->irq.pflip[0]))
  2522. radeon_crtc_handle_flip(rdev, 0);
  2523. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2524. DRM_DEBUG("IH: D1 vblank\n");
  2525. }
  2526. break;
  2527. case 1: /* D1 vline */
  2528. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2529. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2530. DRM_DEBUG("IH: D1 vline\n");
  2531. }
  2532. break;
  2533. default:
  2534. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2535. break;
  2536. }
  2537. break;
  2538. case 2: /* D2 vblank/vline */
  2539. switch (src_data) {
  2540. case 0: /* D2 vblank */
  2541. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2542. if (rdev->irq.crtc_vblank_int[1]) {
  2543. drm_handle_vblank(rdev->ddev, 1);
  2544. rdev->pm.vblank_sync = true;
  2545. wake_up(&rdev->irq.vblank_queue);
  2546. }
  2547. if (atomic_read(&rdev->irq.pflip[1]))
  2548. radeon_crtc_handle_flip(rdev, 1);
  2549. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2550. DRM_DEBUG("IH: D2 vblank\n");
  2551. }
  2552. break;
  2553. case 1: /* D2 vline */
  2554. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2555. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2556. DRM_DEBUG("IH: D2 vline\n");
  2557. }
  2558. break;
  2559. default:
  2560. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2561. break;
  2562. }
  2563. break;
  2564. case 3: /* D3 vblank/vline */
  2565. switch (src_data) {
  2566. case 0: /* D3 vblank */
  2567. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2568. if (rdev->irq.crtc_vblank_int[2]) {
  2569. drm_handle_vblank(rdev->ddev, 2);
  2570. rdev->pm.vblank_sync = true;
  2571. wake_up(&rdev->irq.vblank_queue);
  2572. }
  2573. if (atomic_read(&rdev->irq.pflip[2]))
  2574. radeon_crtc_handle_flip(rdev, 2);
  2575. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2576. DRM_DEBUG("IH: D3 vblank\n");
  2577. }
  2578. break;
  2579. case 1: /* D3 vline */
  2580. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2581. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2582. DRM_DEBUG("IH: D3 vline\n");
  2583. }
  2584. break;
  2585. default:
  2586. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2587. break;
  2588. }
  2589. break;
  2590. case 4: /* D4 vblank/vline */
  2591. switch (src_data) {
  2592. case 0: /* D4 vblank */
  2593. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2594. if (rdev->irq.crtc_vblank_int[3]) {
  2595. drm_handle_vblank(rdev->ddev, 3);
  2596. rdev->pm.vblank_sync = true;
  2597. wake_up(&rdev->irq.vblank_queue);
  2598. }
  2599. if (atomic_read(&rdev->irq.pflip[3]))
  2600. radeon_crtc_handle_flip(rdev, 3);
  2601. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2602. DRM_DEBUG("IH: D4 vblank\n");
  2603. }
  2604. break;
  2605. case 1: /* D4 vline */
  2606. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2607. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2608. DRM_DEBUG("IH: D4 vline\n");
  2609. }
  2610. break;
  2611. default:
  2612. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2613. break;
  2614. }
  2615. break;
  2616. case 5: /* D5 vblank/vline */
  2617. switch (src_data) {
  2618. case 0: /* D5 vblank */
  2619. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2620. if (rdev->irq.crtc_vblank_int[4]) {
  2621. drm_handle_vblank(rdev->ddev, 4);
  2622. rdev->pm.vblank_sync = true;
  2623. wake_up(&rdev->irq.vblank_queue);
  2624. }
  2625. if (atomic_read(&rdev->irq.pflip[4]))
  2626. radeon_crtc_handle_flip(rdev, 4);
  2627. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2628. DRM_DEBUG("IH: D5 vblank\n");
  2629. }
  2630. break;
  2631. case 1: /* D5 vline */
  2632. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2633. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2634. DRM_DEBUG("IH: D5 vline\n");
  2635. }
  2636. break;
  2637. default:
  2638. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2639. break;
  2640. }
  2641. break;
  2642. case 6: /* D6 vblank/vline */
  2643. switch (src_data) {
  2644. case 0: /* D6 vblank */
  2645. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2646. if (rdev->irq.crtc_vblank_int[5]) {
  2647. drm_handle_vblank(rdev->ddev, 5);
  2648. rdev->pm.vblank_sync = true;
  2649. wake_up(&rdev->irq.vblank_queue);
  2650. }
  2651. if (atomic_read(&rdev->irq.pflip[5]))
  2652. radeon_crtc_handle_flip(rdev, 5);
  2653. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2654. DRM_DEBUG("IH: D6 vblank\n");
  2655. }
  2656. break;
  2657. case 1: /* D6 vline */
  2658. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2659. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2660. DRM_DEBUG("IH: D6 vline\n");
  2661. }
  2662. break;
  2663. default:
  2664. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2665. break;
  2666. }
  2667. break;
  2668. case 42: /* HPD hotplug */
  2669. switch (src_data) {
  2670. case 0:
  2671. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2672. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2673. queue_hotplug = true;
  2674. DRM_DEBUG("IH: HPD1\n");
  2675. }
  2676. break;
  2677. case 1:
  2678. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2679. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2680. queue_hotplug = true;
  2681. DRM_DEBUG("IH: HPD2\n");
  2682. }
  2683. break;
  2684. case 2:
  2685. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2686. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2687. queue_hotplug = true;
  2688. DRM_DEBUG("IH: HPD3\n");
  2689. }
  2690. break;
  2691. case 3:
  2692. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2693. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2694. queue_hotplug = true;
  2695. DRM_DEBUG("IH: HPD4\n");
  2696. }
  2697. break;
  2698. case 4:
  2699. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2700. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2701. queue_hotplug = true;
  2702. DRM_DEBUG("IH: HPD5\n");
  2703. }
  2704. break;
  2705. case 5:
  2706. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2707. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2708. queue_hotplug = true;
  2709. DRM_DEBUG("IH: HPD6\n");
  2710. }
  2711. break;
  2712. default:
  2713. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2714. break;
  2715. }
  2716. break;
  2717. case 44: /* hdmi */
  2718. switch (src_data) {
  2719. case 0:
  2720. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2721. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2722. queue_hdmi = true;
  2723. DRM_DEBUG("IH: HDMI0\n");
  2724. }
  2725. break;
  2726. case 1:
  2727. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2728. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2729. queue_hdmi = true;
  2730. DRM_DEBUG("IH: HDMI1\n");
  2731. }
  2732. break;
  2733. case 2:
  2734. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2735. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2736. queue_hdmi = true;
  2737. DRM_DEBUG("IH: HDMI2\n");
  2738. }
  2739. break;
  2740. case 3:
  2741. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2742. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  2743. queue_hdmi = true;
  2744. DRM_DEBUG("IH: HDMI3\n");
  2745. }
  2746. break;
  2747. case 4:
  2748. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2749. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  2750. queue_hdmi = true;
  2751. DRM_DEBUG("IH: HDMI4\n");
  2752. }
  2753. break;
  2754. case 5:
  2755. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2756. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  2757. queue_hdmi = true;
  2758. DRM_DEBUG("IH: HDMI5\n");
  2759. }
  2760. break;
  2761. default:
  2762. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2763. break;
  2764. }
  2765. break;
  2766. case 176: /* CP_INT in ring buffer */
  2767. case 177: /* CP_INT in IB1 */
  2768. case 178: /* CP_INT in IB2 */
  2769. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2770. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2771. break;
  2772. case 181: /* CP EOP event */
  2773. DRM_DEBUG("IH: CP EOP\n");
  2774. if (rdev->family >= CHIP_CAYMAN) {
  2775. switch (src_data) {
  2776. case 0:
  2777. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2778. break;
  2779. case 1:
  2780. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2781. break;
  2782. case 2:
  2783. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2784. break;
  2785. }
  2786. } else
  2787. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2788. break;
  2789. case 233: /* GUI IDLE */
  2790. DRM_DEBUG("IH: GUI idle\n");
  2791. wake_up(&rdev->irq.idle_queue);
  2792. break;
  2793. default:
  2794. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2795. break;
  2796. }
  2797. /* wptr/rptr are in bytes! */
  2798. rptr += 16;
  2799. rptr &= rdev->ih.ptr_mask;
  2800. }
  2801. if (queue_hotplug)
  2802. schedule_work(&rdev->hotplug_work);
  2803. if (queue_hdmi)
  2804. schedule_work(&rdev->audio_work);
  2805. rdev->ih.rptr = rptr;
  2806. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2807. atomic_set(&rdev->ih.lock, 0);
  2808. /* make sure wptr hasn't changed while processing */
  2809. wptr = evergreen_get_ih_wptr(rdev);
  2810. if (wptr != rptr)
  2811. goto restart_ih;
  2812. return IRQ_HANDLED;
  2813. }
  2814. static int evergreen_startup(struct radeon_device *rdev)
  2815. {
  2816. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2817. int r;
  2818. /* enable pcie gen2 link */
  2819. evergreen_pcie_gen2_enable(rdev);
  2820. if (ASIC_IS_DCE5(rdev)) {
  2821. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2822. r = ni_init_microcode(rdev);
  2823. if (r) {
  2824. DRM_ERROR("Failed to load firmware!\n");
  2825. return r;
  2826. }
  2827. }
  2828. r = ni_mc_load_microcode(rdev);
  2829. if (r) {
  2830. DRM_ERROR("Failed to load MC firmware!\n");
  2831. return r;
  2832. }
  2833. } else {
  2834. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2835. r = r600_init_microcode(rdev);
  2836. if (r) {
  2837. DRM_ERROR("Failed to load firmware!\n");
  2838. return r;
  2839. }
  2840. }
  2841. }
  2842. r = r600_vram_scratch_init(rdev);
  2843. if (r)
  2844. return r;
  2845. evergreen_mc_program(rdev);
  2846. if (rdev->flags & RADEON_IS_AGP) {
  2847. evergreen_agp_enable(rdev);
  2848. } else {
  2849. r = evergreen_pcie_gart_enable(rdev);
  2850. if (r)
  2851. return r;
  2852. }
  2853. evergreen_gpu_init(rdev);
  2854. r = evergreen_blit_init(rdev);
  2855. if (r) {
  2856. r600_blit_fini(rdev);
  2857. rdev->asic->copy.copy = NULL;
  2858. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2859. }
  2860. /* allocate wb buffer */
  2861. r = radeon_wb_init(rdev);
  2862. if (r)
  2863. return r;
  2864. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2865. if (r) {
  2866. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2867. return r;
  2868. }
  2869. /* Enable IRQ */
  2870. r = r600_irq_init(rdev);
  2871. if (r) {
  2872. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2873. radeon_irq_kms_fini(rdev);
  2874. return r;
  2875. }
  2876. evergreen_irq_set(rdev);
  2877. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2878. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2879. 0, 0xfffff, RADEON_CP_PACKET2);
  2880. if (r)
  2881. return r;
  2882. r = evergreen_cp_load_microcode(rdev);
  2883. if (r)
  2884. return r;
  2885. r = evergreen_cp_resume(rdev);
  2886. if (r)
  2887. return r;
  2888. r = radeon_ib_pool_init(rdev);
  2889. if (r) {
  2890. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2891. return r;
  2892. }
  2893. r = r600_audio_init(rdev);
  2894. if (r) {
  2895. DRM_ERROR("radeon: audio init failed\n");
  2896. return r;
  2897. }
  2898. return 0;
  2899. }
  2900. int evergreen_resume(struct radeon_device *rdev)
  2901. {
  2902. int r;
  2903. /* reset the asic, the gfx blocks are often in a bad state
  2904. * after the driver is unloaded or after a resume
  2905. */
  2906. if (radeon_asic_reset(rdev))
  2907. dev_warn(rdev->dev, "GPU reset failed !\n");
  2908. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2909. * posting will perform necessary task to bring back GPU into good
  2910. * shape.
  2911. */
  2912. /* post card */
  2913. atom_asic_init(rdev->mode_info.atom_context);
  2914. rdev->accel_working = true;
  2915. r = evergreen_startup(rdev);
  2916. if (r) {
  2917. DRM_ERROR("evergreen startup failed on resume\n");
  2918. rdev->accel_working = false;
  2919. return r;
  2920. }
  2921. return r;
  2922. }
  2923. int evergreen_suspend(struct radeon_device *rdev)
  2924. {
  2925. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2926. r600_audio_fini(rdev);
  2927. r700_cp_stop(rdev);
  2928. ring->ready = false;
  2929. evergreen_irq_suspend(rdev);
  2930. radeon_wb_disable(rdev);
  2931. evergreen_pcie_gart_disable(rdev);
  2932. return 0;
  2933. }
  2934. /* Plan is to move initialization in that function and use
  2935. * helper function so that radeon_device_init pretty much
  2936. * do nothing more than calling asic specific function. This
  2937. * should also allow to remove a bunch of callback function
  2938. * like vram_info.
  2939. */
  2940. int evergreen_init(struct radeon_device *rdev)
  2941. {
  2942. int r;
  2943. /* Read BIOS */
  2944. if (!radeon_get_bios(rdev)) {
  2945. if (ASIC_IS_AVIVO(rdev))
  2946. return -EINVAL;
  2947. }
  2948. /* Must be an ATOMBIOS */
  2949. if (!rdev->is_atom_bios) {
  2950. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2951. return -EINVAL;
  2952. }
  2953. r = radeon_atombios_init(rdev);
  2954. if (r)
  2955. return r;
  2956. /* reset the asic, the gfx blocks are often in a bad state
  2957. * after the driver is unloaded or after a resume
  2958. */
  2959. if (radeon_asic_reset(rdev))
  2960. dev_warn(rdev->dev, "GPU reset failed !\n");
  2961. /* Post card if necessary */
  2962. if (!radeon_card_posted(rdev)) {
  2963. if (!rdev->bios) {
  2964. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2965. return -EINVAL;
  2966. }
  2967. DRM_INFO("GPU not posted. posting now...\n");
  2968. atom_asic_init(rdev->mode_info.atom_context);
  2969. }
  2970. /* Initialize scratch registers */
  2971. r600_scratch_init(rdev);
  2972. /* Initialize surface registers */
  2973. radeon_surface_init(rdev);
  2974. /* Initialize clocks */
  2975. radeon_get_clock_info(rdev->ddev);
  2976. /* Fence driver */
  2977. r = radeon_fence_driver_init(rdev);
  2978. if (r)
  2979. return r;
  2980. /* initialize AGP */
  2981. if (rdev->flags & RADEON_IS_AGP) {
  2982. r = radeon_agp_init(rdev);
  2983. if (r)
  2984. radeon_agp_disable(rdev);
  2985. }
  2986. /* initialize memory controller */
  2987. r = evergreen_mc_init(rdev);
  2988. if (r)
  2989. return r;
  2990. /* Memory manager */
  2991. r = radeon_bo_init(rdev);
  2992. if (r)
  2993. return r;
  2994. r = radeon_irq_kms_init(rdev);
  2995. if (r)
  2996. return r;
  2997. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2998. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2999. rdev->ih.ring_obj = NULL;
  3000. r600_ih_ring_init(rdev, 64 * 1024);
  3001. r = r600_pcie_gart_init(rdev);
  3002. if (r)
  3003. return r;
  3004. rdev->accel_working = true;
  3005. r = evergreen_startup(rdev);
  3006. if (r) {
  3007. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3008. r700_cp_fini(rdev);
  3009. r600_irq_fini(rdev);
  3010. radeon_wb_fini(rdev);
  3011. radeon_ib_pool_fini(rdev);
  3012. radeon_irq_kms_fini(rdev);
  3013. evergreen_pcie_gart_fini(rdev);
  3014. rdev->accel_working = false;
  3015. }
  3016. /* Don't start up if the MC ucode is missing on BTC parts.
  3017. * The default clocks and voltages before the MC ucode
  3018. * is loaded are not suffient for advanced operations.
  3019. */
  3020. if (ASIC_IS_DCE5(rdev)) {
  3021. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3022. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3023. return -EINVAL;
  3024. }
  3025. }
  3026. return 0;
  3027. }
  3028. void evergreen_fini(struct radeon_device *rdev)
  3029. {
  3030. r600_audio_fini(rdev);
  3031. r600_blit_fini(rdev);
  3032. r700_cp_fini(rdev);
  3033. r600_irq_fini(rdev);
  3034. radeon_wb_fini(rdev);
  3035. radeon_ib_pool_fini(rdev);
  3036. radeon_irq_kms_fini(rdev);
  3037. evergreen_pcie_gart_fini(rdev);
  3038. r600_vram_scratch_fini(rdev);
  3039. radeon_gem_fini(rdev);
  3040. radeon_fence_driver_fini(rdev);
  3041. radeon_agp_fini(rdev);
  3042. radeon_bo_fini(rdev);
  3043. radeon_atombios_fini(rdev);
  3044. kfree(rdev->bios);
  3045. rdev->bios = NULL;
  3046. }
  3047. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3048. {
  3049. u32 link_width_cntl, speed_cntl, mask;
  3050. int ret;
  3051. if (radeon_pcie_gen2 == 0)
  3052. return;
  3053. if (rdev->flags & RADEON_IS_IGP)
  3054. return;
  3055. if (!(rdev->flags & RADEON_IS_PCIE))
  3056. return;
  3057. /* x2 cards have a special sequence */
  3058. if (ASIC_IS_X2(rdev))
  3059. return;
  3060. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3061. if (ret != 0)
  3062. return;
  3063. if (!(mask & DRM_PCIE_SPEED_50))
  3064. return;
  3065. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3066. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3067. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3068. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3069. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3070. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3071. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3072. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3073. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3074. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3075. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3076. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3077. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3078. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3079. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3080. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3081. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3082. speed_cntl |= LC_GEN2_EN_STRAP;
  3083. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3084. } else {
  3085. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3086. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3087. if (1)
  3088. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3089. else
  3090. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3091. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3092. }
  3093. }