mscan.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * CAN bus driver for the alone generic (as possible as) MSCAN controller.
  3. *
  4. * Copyright (C) 2005-2006 Andrey Volkov <avolkov@varma-el.com>,
  5. * Varma Electronics Oy
  6. * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
  7. * Copytight (C) 2008-2009 Pengutronix <kernel@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the version 2 of the GNU General Public License
  11. * as published by the Free Software Foundation
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/if_arp.h>
  28. #include <linux/if_ether.h>
  29. #include <linux/list.h>
  30. #include <linux/can.h>
  31. #include <linux/can/dev.h>
  32. #include <linux/can/error.h>
  33. #include <linux/io.h>
  34. #include "mscan.h"
  35. static struct can_bittiming_const mscan_bittiming_const = {
  36. .name = "mscan",
  37. .tseg1_min = 4,
  38. .tseg1_max = 16,
  39. .tseg2_min = 2,
  40. .tseg2_max = 8,
  41. .sjw_max = 4,
  42. .brp_min = 1,
  43. .brp_max = 64,
  44. .brp_inc = 1,
  45. };
  46. struct mscan_state {
  47. u8 mode;
  48. u8 canrier;
  49. u8 cantier;
  50. };
  51. static enum can_state state_map[] = {
  52. CAN_STATE_ERROR_ACTIVE,
  53. CAN_STATE_ERROR_WARNING,
  54. CAN_STATE_ERROR_PASSIVE,
  55. CAN_STATE_BUS_OFF
  56. };
  57. static int mscan_set_mode(struct net_device *dev, u8 mode)
  58. {
  59. struct mscan_priv *priv = netdev_priv(dev);
  60. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  61. int ret = 0;
  62. int i;
  63. u8 canctl1;
  64. if (mode != MSCAN_NORMAL_MODE) {
  65. if (priv->tx_active) {
  66. /* Abort transfers before going to sleep */#
  67. out_8(&regs->cantarq, priv->tx_active);
  68. /* Suppress TX done interrupts */
  69. out_8(&regs->cantier, 0);
  70. }
  71. canctl1 = in_8(&regs->canctl1);
  72. if ((mode & MSCAN_SLPRQ) && (canctl1 & MSCAN_SLPAK) == 0) {
  73. out_8(&regs->canctl0,
  74. in_8(&regs->canctl0) | MSCAN_SLPRQ);
  75. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  76. if (in_8(&regs->canctl1) & MSCAN_SLPAK)
  77. break;
  78. udelay(100);
  79. }
  80. /*
  81. * The mscan controller will fail to enter sleep mode,
  82. * while there are irregular activities on bus, like
  83. * somebody keeps retransmitting. This behavior is
  84. * undocumented and seems to differ between mscan built
  85. * in mpc5200b and mpc5200. We proceed in that case,
  86. * since otherwise the slprq will be kept set and the
  87. * controller will get stuck. NOTE: INITRQ or CSWAI
  88. * will abort all active transmit actions, if still
  89. * any, at once.
  90. */
  91. if (i >= MSCAN_SET_MODE_RETRIES)
  92. dev_dbg(dev->dev.parent,
  93. "device failed to enter sleep mode. "
  94. "We proceed anyhow.\n");
  95. else
  96. priv->can.state = CAN_STATE_SLEEPING;
  97. }
  98. if ((mode & MSCAN_INITRQ) && (canctl1 & MSCAN_INITAK) == 0) {
  99. out_8(&regs->canctl0,
  100. in_8(&regs->canctl0) | MSCAN_INITRQ);
  101. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  102. if (in_8(&regs->canctl1) & MSCAN_INITAK)
  103. break;
  104. }
  105. if (i >= MSCAN_SET_MODE_RETRIES)
  106. ret = -ENODEV;
  107. }
  108. if (!ret)
  109. priv->can.state = CAN_STATE_STOPPED;
  110. if (mode & MSCAN_CSWAI)
  111. out_8(&regs->canctl0,
  112. in_8(&regs->canctl0) | MSCAN_CSWAI);
  113. } else {
  114. canctl1 = in_8(&regs->canctl1);
  115. if (canctl1 & (MSCAN_SLPAK | MSCAN_INITAK)) {
  116. out_8(&regs->canctl0, in_8(&regs->canctl0) &
  117. ~(MSCAN_SLPRQ | MSCAN_INITRQ));
  118. for (i = 0; i < MSCAN_SET_MODE_RETRIES; i++) {
  119. canctl1 = in_8(&regs->canctl1);
  120. if (!(canctl1 & (MSCAN_INITAK | MSCAN_SLPAK)))
  121. break;
  122. }
  123. if (i >= MSCAN_SET_MODE_RETRIES)
  124. ret = -ENODEV;
  125. else
  126. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  127. }
  128. }
  129. return ret;
  130. }
  131. static int mscan_start(struct net_device *dev)
  132. {
  133. struct mscan_priv *priv = netdev_priv(dev);
  134. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  135. u8 canrflg;
  136. int err;
  137. out_8(&regs->canrier, 0);
  138. INIT_LIST_HEAD(&priv->tx_head);
  139. priv->prev_buf_id = 0;
  140. priv->cur_pri = 0;
  141. priv->tx_active = 0;
  142. priv->shadow_canrier = 0;
  143. priv->flags = 0;
  144. err = mscan_set_mode(dev, MSCAN_NORMAL_MODE);
  145. if (err)
  146. return err;
  147. canrflg = in_8(&regs->canrflg);
  148. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  149. priv->can.state = state_map[max(MSCAN_STATE_RX(canrflg),
  150. MSCAN_STATE_TX(canrflg))];
  151. out_8(&regs->cantier, 0);
  152. /* Enable receive interrupts. */
  153. out_8(&regs->canrier, MSCAN_OVRIE | MSCAN_RXFIE | MSCAN_CSCIE |
  154. MSCAN_RSTATE1 | MSCAN_RSTATE0 | MSCAN_TSTATE1 | MSCAN_TSTATE0);
  155. return 0;
  156. }
  157. static netdev_tx_t mscan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  158. {
  159. struct can_frame *frame = (struct can_frame *)skb->data;
  160. struct mscan_priv *priv = netdev_priv(dev);
  161. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  162. int i, rtr, buf_id;
  163. u32 can_id;
  164. if (frame->can_dlc > 8)
  165. return -EINVAL;
  166. out_8(&regs->cantier, 0);
  167. i = ~priv->tx_active & MSCAN_TXE;
  168. buf_id = ffs(i) - 1;
  169. switch (hweight8(i)) {
  170. case 0:
  171. netif_stop_queue(dev);
  172. dev_err(dev->dev.parent, "Tx Ring full when queue awake!\n");
  173. return NETDEV_TX_BUSY;
  174. case 1:
  175. /*
  176. * if buf_id < 3, then current frame will be send out of order,
  177. * since buffer with lower id have higher priority (hell..)
  178. */
  179. netif_stop_queue(dev);
  180. case 2:
  181. if (buf_id < priv->prev_buf_id) {
  182. priv->cur_pri++;
  183. if (priv->cur_pri == 0xff) {
  184. set_bit(F_TX_WAIT_ALL, &priv->flags);
  185. netif_stop_queue(dev);
  186. }
  187. }
  188. set_bit(F_TX_PROGRESS, &priv->flags);
  189. break;
  190. }
  191. priv->prev_buf_id = buf_id;
  192. out_8(&regs->cantbsel, i);
  193. rtr = frame->can_id & CAN_RTR_FLAG;
  194. if (frame->can_id & CAN_EFF_FLAG) {
  195. can_id = (frame->can_id & CAN_EFF_MASK) << 1;
  196. if (rtr)
  197. can_id |= 1;
  198. out_be16(&regs->tx.idr3_2, can_id);
  199. can_id >>= 16;
  200. can_id = (can_id & 0x7) | ((can_id << 2) & 0xffe0) | (3 << 3);
  201. } else {
  202. can_id = (frame->can_id & CAN_SFF_MASK) << 5;
  203. if (rtr)
  204. can_id |= 1 << 4;
  205. }
  206. out_be16(&regs->tx.idr1_0, can_id);
  207. if (!rtr) {
  208. void __iomem *data = &regs->tx.dsr1_0;
  209. u16 *payload = (u16 *) frame->data;
  210. /* It is safe to write into dsr[dlc+1] */
  211. for (i = 0; i < (frame->can_dlc + 1) / 2; i++) {
  212. out_be16(data, *payload++);
  213. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  214. }
  215. }
  216. out_8(&regs->tx.dlr, frame->can_dlc);
  217. out_8(&regs->tx.tbpr, priv->cur_pri);
  218. /* Start transmission. */
  219. out_8(&regs->cantflg, 1 << buf_id);
  220. if (!test_bit(F_TX_PROGRESS, &priv->flags))
  221. dev->trans_start = jiffies;
  222. list_add_tail(&priv->tx_queue[buf_id].list, &priv->tx_head);
  223. can_put_echo_skb(skb, dev, buf_id);
  224. /* Enable interrupt. */
  225. priv->tx_active |= 1 << buf_id;
  226. out_8(&regs->cantier, priv->tx_active);
  227. return NETDEV_TX_OK;
  228. }
  229. /* This function returns the old state to see where we came from */
  230. static enum can_state check_set_state(struct net_device *dev, u8 canrflg)
  231. {
  232. struct mscan_priv *priv = netdev_priv(dev);
  233. enum can_state state, old_state = priv->can.state;
  234. if (canrflg & MSCAN_CSCIF && old_state <= CAN_STATE_BUS_OFF) {
  235. state = state_map[max(MSCAN_STATE_RX(canrflg),
  236. MSCAN_STATE_TX(canrflg))];
  237. priv->can.state = state;
  238. }
  239. return old_state;
  240. }
  241. static void mscan_get_rx_frame(struct net_device *dev, struct can_frame *frame)
  242. {
  243. struct mscan_priv *priv = netdev_priv(dev);
  244. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  245. u32 can_id;
  246. int i;
  247. can_id = in_be16(&regs->rx.idr1_0);
  248. if (can_id & (1 << 3)) {
  249. frame->can_id = CAN_EFF_FLAG;
  250. can_id = ((can_id << 16) | in_be16(&regs->rx.idr3_2));
  251. can_id = ((can_id & 0xffe00000) |
  252. ((can_id & 0x7ffff) << 2)) >> 2;
  253. } else {
  254. can_id >>= 4;
  255. frame->can_id = 0;
  256. }
  257. frame->can_id |= can_id >> 1;
  258. if (can_id & 1)
  259. frame->can_id |= CAN_RTR_FLAG;
  260. frame->can_dlc = in_8(&regs->rx.dlr) & 0xf;
  261. if (!(frame->can_id & CAN_RTR_FLAG)) {
  262. void __iomem *data = &regs->rx.dsr1_0;
  263. u16 *payload = (u16 *) frame->data;
  264. for (i = 0; i < (frame->can_dlc + 1) / 2; i++) {
  265. *payload++ = in_be16(data);
  266. data += 2 + _MSCAN_RESERVED_DSR_SIZE;
  267. }
  268. }
  269. out_8(&regs->canrflg, MSCAN_RXF);
  270. }
  271. static void mscan_get_err_frame(struct net_device *dev, struct can_frame *frame,
  272. u8 canrflg)
  273. {
  274. struct mscan_priv *priv = netdev_priv(dev);
  275. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  276. struct net_device_stats *stats = &dev->stats;
  277. enum can_state old_state;
  278. dev_dbg(dev->dev.parent, "error interrupt (canrflg=%#x)\n", canrflg);
  279. frame->can_id = CAN_ERR_FLAG;
  280. if (canrflg & MSCAN_OVRIF) {
  281. frame->can_id |= CAN_ERR_CRTL;
  282. frame->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  283. stats->rx_over_errors++;
  284. stats->rx_errors++;
  285. } else
  286. frame->data[1] = 0;
  287. old_state = check_set_state(dev, canrflg);
  288. /* State changed */
  289. if (old_state != priv->can.state) {
  290. switch (priv->can.state) {
  291. case CAN_STATE_ERROR_WARNING:
  292. frame->can_id |= CAN_ERR_CRTL;
  293. priv->can.can_stats.error_warning++;
  294. if ((priv->shadow_statflg & MSCAN_RSTAT_MSK) <
  295. (canrflg & MSCAN_RSTAT_MSK))
  296. frame->data[1] |= CAN_ERR_CRTL_RX_WARNING;
  297. if ((priv->shadow_statflg & MSCAN_TSTAT_MSK) <
  298. (canrflg & MSCAN_TSTAT_MSK))
  299. frame->data[1] |= CAN_ERR_CRTL_TX_WARNING;
  300. break;
  301. case CAN_STATE_ERROR_PASSIVE:
  302. frame->can_id |= CAN_ERR_CRTL;
  303. priv->can.can_stats.error_passive++;
  304. frame->data[1] |= CAN_ERR_CRTL_RX_PASSIVE;
  305. break;
  306. case CAN_STATE_BUS_OFF:
  307. frame->can_id |= CAN_ERR_BUSOFF;
  308. /*
  309. * The MSCAN on the MPC5200 does recover from bus-off
  310. * automatically. To avoid that we stop the chip doing
  311. * a light-weight stop (we are in irq-context).
  312. */
  313. out_8(&regs->cantier, 0);
  314. out_8(&regs->canrier, 0);
  315. out_8(&regs->canctl0, in_8(&regs->canctl0) |
  316. MSCAN_SLPRQ | MSCAN_INITRQ);
  317. can_bus_off(dev);
  318. break;
  319. default:
  320. break;
  321. }
  322. }
  323. priv->shadow_statflg = canrflg & MSCAN_STAT_MSK;
  324. frame->can_dlc = CAN_ERR_DLC;
  325. out_8(&regs->canrflg, MSCAN_ERR_IF);
  326. }
  327. static int mscan_rx_poll(struct napi_struct *napi, int quota)
  328. {
  329. struct mscan_priv *priv = container_of(napi, struct mscan_priv, napi);
  330. struct net_device *dev = napi->dev;
  331. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  332. struct net_device_stats *stats = &dev->stats;
  333. int npackets = 0;
  334. int ret = 1;
  335. struct sk_buff *skb;
  336. struct can_frame *frame;
  337. u8 canrflg;
  338. while (npackets < quota && ((canrflg = in_8(&regs->canrflg)) &
  339. (MSCAN_RXF | MSCAN_ERR_IF))) {
  340. skb = alloc_can_skb(dev, &frame);
  341. if (!skb) {
  342. if (printk_ratelimit())
  343. dev_notice(dev->dev.parent, "packet dropped\n");
  344. stats->rx_dropped++;
  345. out_8(&regs->canrflg, canrflg);
  346. continue;
  347. }
  348. if (canrflg & MSCAN_RXF)
  349. mscan_get_rx_frame(dev, frame);
  350. else if (canrflg & MSCAN_ERR_IF)
  351. mscan_get_err_frame(dev, frame, canrflg);
  352. stats->rx_packets++;
  353. stats->rx_bytes += frame->can_dlc;
  354. npackets++;
  355. netif_receive_skb(skb);
  356. }
  357. if (!(in_8(&regs->canrflg) & (MSCAN_RXF | MSCAN_ERR_IF))) {
  358. napi_complete(&priv->napi);
  359. clear_bit(F_RX_PROGRESS, &priv->flags);
  360. if (priv->can.state < CAN_STATE_BUS_OFF)
  361. out_8(&regs->canrier, priv->shadow_canrier);
  362. ret = 0;
  363. }
  364. return ret;
  365. }
  366. static irqreturn_t mscan_isr(int irq, void *dev_id)
  367. {
  368. struct net_device *dev = (struct net_device *)dev_id;
  369. struct mscan_priv *priv = netdev_priv(dev);
  370. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  371. struct net_device_stats *stats = &dev->stats;
  372. u8 cantier, cantflg, canrflg;
  373. irqreturn_t ret = IRQ_NONE;
  374. cantier = in_8(&regs->cantier) & MSCAN_TXE;
  375. cantflg = in_8(&regs->cantflg) & cantier;
  376. if (cantier && cantflg) {
  377. struct list_head *tmp, *pos;
  378. list_for_each_safe(pos, tmp, &priv->tx_head) {
  379. struct tx_queue_entry *entry =
  380. list_entry(pos, struct tx_queue_entry, list);
  381. u8 mask = entry->mask;
  382. if (!(cantflg & mask))
  383. continue;
  384. out_8(&regs->cantbsel, mask);
  385. stats->tx_bytes += in_8(&regs->tx.dlr);
  386. stats->tx_packets++;
  387. can_get_echo_skb(dev, entry->id);
  388. priv->tx_active &= ~mask;
  389. list_del(pos);
  390. }
  391. if (list_empty(&priv->tx_head)) {
  392. clear_bit(F_TX_WAIT_ALL, &priv->flags);
  393. clear_bit(F_TX_PROGRESS, &priv->flags);
  394. priv->cur_pri = 0;
  395. } else
  396. dev->trans_start = jiffies;
  397. if (!test_bit(F_TX_WAIT_ALL, &priv->flags))
  398. netif_wake_queue(dev);
  399. out_8(&regs->cantier, priv->tx_active);
  400. ret = IRQ_HANDLED;
  401. }
  402. canrflg = in_8(&regs->canrflg);
  403. if ((canrflg & ~MSCAN_STAT_MSK) &&
  404. !test_and_set_bit(F_RX_PROGRESS, &priv->flags)) {
  405. if (canrflg & ~MSCAN_STAT_MSK) {
  406. priv->shadow_canrier = in_8(&regs->canrier);
  407. out_8(&regs->canrier, 0);
  408. napi_schedule(&priv->napi);
  409. ret = IRQ_HANDLED;
  410. } else
  411. clear_bit(F_RX_PROGRESS, &priv->flags);
  412. }
  413. return ret;
  414. }
  415. static int mscan_do_set_mode(struct net_device *dev, enum can_mode mode)
  416. {
  417. struct mscan_priv *priv = netdev_priv(dev);
  418. int ret = 0;
  419. if (!priv->open_time)
  420. return -EINVAL;
  421. switch (mode) {
  422. case CAN_MODE_SLEEP:
  423. case CAN_MODE_STOP:
  424. netif_stop_queue(dev);
  425. mscan_set_mode(dev,
  426. (mode ==
  427. CAN_MODE_STOP) ? MSCAN_INIT_MODE :
  428. MSCAN_SLEEP_MODE);
  429. break;
  430. case CAN_MODE_START:
  431. if (priv->can.state <= CAN_STATE_BUS_OFF)
  432. mscan_set_mode(dev, MSCAN_INIT_MODE);
  433. ret = mscan_start(dev);
  434. if (ret)
  435. break;
  436. if (netif_queue_stopped(dev))
  437. netif_wake_queue(dev);
  438. break;
  439. default:
  440. ret = -EOPNOTSUPP;
  441. break;
  442. }
  443. return ret;
  444. }
  445. static int mscan_do_set_bittiming(struct net_device *dev)
  446. {
  447. struct mscan_priv *priv = netdev_priv(dev);
  448. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  449. struct can_bittiming *bt = &priv->can.bittiming;
  450. u8 btr0, btr1;
  451. btr0 = BTR0_SET_BRP(bt->brp) | BTR0_SET_SJW(bt->sjw);
  452. btr1 = (BTR1_SET_TSEG1(bt->prop_seg + bt->phase_seg1) |
  453. BTR1_SET_TSEG2(bt->phase_seg2) |
  454. BTR1_SET_SAM(priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES));
  455. dev_info(dev->dev.parent, "setting BTR0=0x%02x BTR1=0x%02x\n",
  456. btr0, btr1);
  457. out_8(&regs->canbtr0, btr0);
  458. out_8(&regs->canbtr1, btr1);
  459. return 0;
  460. }
  461. static int mscan_open(struct net_device *dev)
  462. {
  463. int ret;
  464. struct mscan_priv *priv = netdev_priv(dev);
  465. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  466. /* common open */
  467. ret = open_candev(dev);
  468. if (ret)
  469. return ret;
  470. napi_enable(&priv->napi);
  471. ret = request_irq(dev->irq, mscan_isr, 0, dev->name, dev);
  472. if (ret < 0) {
  473. napi_disable(&priv->napi);
  474. printk(KERN_ERR "%s - failed to attach interrupt\n",
  475. dev->name);
  476. return ret;
  477. }
  478. priv->open_time = jiffies;
  479. out_8(&regs->canctl1, in_8(&regs->canctl1) & ~MSCAN_LISTEN);
  480. ret = mscan_start(dev);
  481. if (ret)
  482. return ret;
  483. netif_start_queue(dev);
  484. return 0;
  485. }
  486. static int mscan_close(struct net_device *dev)
  487. {
  488. struct mscan_priv *priv = netdev_priv(dev);
  489. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  490. netif_stop_queue(dev);
  491. napi_disable(&priv->napi);
  492. out_8(&regs->cantier, 0);
  493. out_8(&regs->canrier, 0);
  494. mscan_set_mode(dev, MSCAN_INIT_MODE);
  495. close_candev(dev);
  496. free_irq(dev->irq, dev);
  497. priv->open_time = 0;
  498. return 0;
  499. }
  500. static const struct net_device_ops mscan_netdev_ops = {
  501. .ndo_open = mscan_open,
  502. .ndo_stop = mscan_close,
  503. .ndo_start_xmit = mscan_start_xmit,
  504. };
  505. int register_mscandev(struct net_device *dev, int clock_src)
  506. {
  507. struct mscan_priv *priv = netdev_priv(dev);
  508. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  509. u8 ctl1;
  510. ctl1 = in_8(&regs->canctl1);
  511. if (clock_src)
  512. ctl1 |= MSCAN_CLKSRC;
  513. else
  514. ctl1 &= ~MSCAN_CLKSRC;
  515. ctl1 |= MSCAN_CANE;
  516. out_8(&regs->canctl1, ctl1);
  517. udelay(100);
  518. /* acceptance mask/acceptance code (accept everything) */
  519. out_be16(&regs->canidar1_0, 0);
  520. out_be16(&regs->canidar3_2, 0);
  521. out_be16(&regs->canidar5_4, 0);
  522. out_be16(&regs->canidar7_6, 0);
  523. out_be16(&regs->canidmr1_0, 0xffff);
  524. out_be16(&regs->canidmr3_2, 0xffff);
  525. out_be16(&regs->canidmr5_4, 0xffff);
  526. out_be16(&regs->canidmr7_6, 0xffff);
  527. /* Two 32 bit Acceptance Filters */
  528. out_8(&regs->canidac, MSCAN_AF_32BIT);
  529. mscan_set_mode(dev, MSCAN_INIT_MODE);
  530. return register_candev(dev);
  531. }
  532. EXPORT_SYMBOL_GPL(register_mscandev);
  533. void unregister_mscandev(struct net_device *dev)
  534. {
  535. struct mscan_priv *priv = netdev_priv(dev);
  536. struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
  537. mscan_set_mode(dev, MSCAN_INIT_MODE);
  538. out_8(&regs->canctl1, in_8(&regs->canctl1) & ~MSCAN_CANE);
  539. unregister_candev(dev);
  540. }
  541. EXPORT_SYMBOL_GPL(unregister_mscandev);
  542. struct net_device *alloc_mscandev(void)
  543. {
  544. struct net_device *dev;
  545. struct mscan_priv *priv;
  546. int i;
  547. dev = alloc_candev(sizeof(struct mscan_priv), MSCAN_ECHO_SKB_MAX);
  548. if (!dev)
  549. return NULL;
  550. priv = netdev_priv(dev);
  551. dev->netdev_ops = &mscan_netdev_ops;
  552. dev->flags |= IFF_ECHO; /* we support local echo */
  553. netif_napi_add(dev, &priv->napi, mscan_rx_poll, 8);
  554. priv->can.bittiming_const = &mscan_bittiming_const;
  555. priv->can.do_set_bittiming = mscan_do_set_bittiming;
  556. priv->can.do_set_mode = mscan_do_set_mode;
  557. for (i = 0; i < TX_QUEUE_SIZE; i++) {
  558. priv->tx_queue[i].id = i;
  559. priv->tx_queue[i].mask = 1 << i;
  560. }
  561. return dev;
  562. }
  563. EXPORT_SYMBOL_GPL(alloc_mscandev);
  564. MODULE_AUTHOR("Andrey Volkov <avolkov@varma-el.com>");
  565. MODULE_LICENSE("GPL v2");
  566. MODULE_DESCRIPTION("CAN port driver for a MSCAN based chips");