pfc-sh73a0.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922
  1. /*
  2. * sh73a0 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2010 Renesas Solutions Corp.
  5. * Copyright (C) 2010 NISHIMOTO Hiroki
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; version 2 of the
  10. * License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/pinctrl/pinconf-generic.h>
  25. #include <linux/regulator/driver.h>
  26. #include <linux/regulator/machine.h>
  27. #include <linux/slab.h>
  28. #include <mach/irqs.h>
  29. #include "core.h"
  30. #include "sh_pfc.h"
  31. #define CPU_ALL_PORT(fn, pfx, sfx) \
  32. PORT_10(fn, pfx, sfx), PORT_90(fn, pfx, sfx), \
  33. PORT_10(fn, pfx##10, sfx), \
  34. PORT_1(fn, pfx##110, sfx), PORT_1(fn, pfx##111, sfx), \
  35. PORT_1(fn, pfx##112, sfx), PORT_1(fn, pfx##113, sfx), \
  36. PORT_1(fn, pfx##114, sfx), PORT_1(fn, pfx##115, sfx), \
  37. PORT_1(fn, pfx##116, sfx), PORT_1(fn, pfx##117, sfx), \
  38. PORT_1(fn, pfx##118, sfx), \
  39. PORT_1(fn, pfx##128, sfx), PORT_1(fn, pfx##129, sfx), \
  40. PORT_10(fn, pfx##13, sfx), PORT_10(fn, pfx##14, sfx), \
  41. PORT_10(fn, pfx##15, sfx), \
  42. PORT_1(fn, pfx##160, sfx), PORT_1(fn, pfx##161, sfx), \
  43. PORT_1(fn, pfx##162, sfx), PORT_1(fn, pfx##163, sfx), \
  44. PORT_1(fn, pfx##164, sfx), \
  45. PORT_1(fn, pfx##192, sfx), PORT_1(fn, pfx##193, sfx), \
  46. PORT_1(fn, pfx##194, sfx), PORT_1(fn, pfx##195, sfx), \
  47. PORT_1(fn, pfx##196, sfx), PORT_1(fn, pfx##197, sfx), \
  48. PORT_1(fn, pfx##198, sfx), PORT_1(fn, pfx##199, sfx), \
  49. PORT_10(fn, pfx##20, sfx), PORT_10(fn, pfx##21, sfx), \
  50. PORT_10(fn, pfx##22, sfx), PORT_10(fn, pfx##23, sfx), \
  51. PORT_10(fn, pfx##24, sfx), PORT_10(fn, pfx##25, sfx), \
  52. PORT_10(fn, pfx##26, sfx), PORT_10(fn, pfx##27, sfx), \
  53. PORT_1(fn, pfx##280, sfx), PORT_1(fn, pfx##281, sfx), \
  54. PORT_1(fn, pfx##282, sfx), \
  55. PORT_1(fn, pfx##288, sfx), PORT_1(fn, pfx##289, sfx), \
  56. PORT_10(fn, pfx##29, sfx), PORT_10(fn, pfx##30, sfx)
  57. enum {
  58. PINMUX_RESERVED = 0,
  59. PINMUX_DATA_BEGIN,
  60. PORT_ALL(DATA), /* PORT0_DATA -> PORT309_DATA */
  61. PINMUX_DATA_END,
  62. PINMUX_INPUT_BEGIN,
  63. PORT_ALL(IN), /* PORT0_IN -> PORT309_IN */
  64. PINMUX_INPUT_END,
  65. PINMUX_OUTPUT_BEGIN,
  66. PORT_ALL(OUT), /* PORT0_OUT -> PORT309_OUT */
  67. PINMUX_OUTPUT_END,
  68. PINMUX_FUNCTION_BEGIN,
  69. PORT_ALL(FN_IN), /* PORT0_FN_IN -> PORT309_FN_IN */
  70. PORT_ALL(FN_OUT), /* PORT0_FN_OUT -> PORT309_FN_OUT */
  71. PORT_ALL(FN0), /* PORT0_FN0 -> PORT309_FN0 */
  72. PORT_ALL(FN1), /* PORT0_FN1 -> PORT309_FN1 */
  73. PORT_ALL(FN2), /* PORT0_FN2 -> PORT309_FN2 */
  74. PORT_ALL(FN3), /* PORT0_FN3 -> PORT309_FN3 */
  75. PORT_ALL(FN4), /* PORT0_FN4 -> PORT309_FN4 */
  76. PORT_ALL(FN5), /* PORT0_FN5 -> PORT309_FN5 */
  77. PORT_ALL(FN6), /* PORT0_FN6 -> PORT309_FN6 */
  78. PORT_ALL(FN7), /* PORT0_FN7 -> PORT309_FN7 */
  79. MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
  80. MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
  81. MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
  82. MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
  83. MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
  84. MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
  85. MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
  86. MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
  87. MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
  88. MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
  89. MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
  90. MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
  91. MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
  92. MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
  93. MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
  94. MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
  95. MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
  96. MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
  97. MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
  98. MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
  99. MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
  100. MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
  101. MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
  102. MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
  103. MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
  104. MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
  105. MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
  106. MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
  107. MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
  108. MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
  109. MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
  110. MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
  111. MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
  112. MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
  113. MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
  114. MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
  115. MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
  116. MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
  117. MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
  118. MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
  119. MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
  120. MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
  121. PINMUX_FUNCTION_END,
  122. PINMUX_MARK_BEGIN,
  123. /* Hardware manual Table 25-1 (Function 0-7) */
  124. VBUS_0_MARK,
  125. GPI0_MARK,
  126. GPI1_MARK,
  127. GPI2_MARK,
  128. GPI3_MARK,
  129. GPI4_MARK,
  130. GPI5_MARK,
  131. GPI6_MARK,
  132. GPI7_MARK,
  133. SCIFA7_RXD_MARK,
  134. SCIFA7_CTS__MARK,
  135. GPO7_MARK, MFG0_OUT2_MARK,
  136. GPO6_MARK, MFG1_OUT2_MARK,
  137. GPO5_MARK, SCIFA0_SCK_MARK, FSICOSLDT3_MARK, PORT16_VIO_CKOR_MARK,
  138. SCIFA0_TXD_MARK,
  139. SCIFA7_TXD_MARK,
  140. SCIFA7_RTS__MARK, PORT19_VIO_CKO2_MARK,
  141. GPO0_MARK,
  142. GPO1_MARK,
  143. GPO2_MARK, STATUS0_MARK,
  144. GPO3_MARK, STATUS1_MARK,
  145. GPO4_MARK, STATUS2_MARK,
  146. VINT_MARK,
  147. TCKON_MARK,
  148. XDVFS1_MARK, PORT27_I2C_SCL2_MARK, PORT27_I2C_SCL3_MARK, \
  149. MFG0_OUT1_MARK, PORT27_IROUT_MARK,
  150. XDVFS2_MARK, PORT28_I2C_SDA2_MARK, PORT28_I2C_SDA3_MARK, \
  151. PORT28_TPU1TO1_MARK,
  152. SIM_RST_MARK, PORT29_TPU1TO1_MARK,
  153. SIM_CLK_MARK, PORT30_VIO_CKOR_MARK,
  154. SIM_D_MARK, PORT31_IROUT_MARK,
  155. SCIFA4_TXD_MARK,
  156. SCIFA4_RXD_MARK, XWUP_MARK,
  157. SCIFA4_RTS__MARK,
  158. SCIFA4_CTS__MARK,
  159. FSIBOBT_MARK, FSIBIBT_MARK,
  160. FSIBOLR_MARK, FSIBILR_MARK,
  161. FSIBOSLD_MARK,
  162. FSIBISLD_MARK,
  163. VACK_MARK,
  164. XTAL1L_MARK,
  165. SCIFA0_RTS__MARK, FSICOSLDT2_MARK,
  166. SCIFA0_RXD_MARK,
  167. SCIFA0_CTS__MARK, FSICOSLDT1_MARK,
  168. FSICOBT_MARK, FSICIBT_MARK, FSIDOBT_MARK, FSIDIBT_MARK,
  169. FSICOLR_MARK, FSICILR_MARK, FSIDOLR_MARK, FSIDILR_MARK,
  170. FSICOSLD_MARK, PORT47_FSICSPDIF_MARK,
  171. FSICISLD_MARK, FSIDISLD_MARK,
  172. FSIACK_MARK, PORT49_IRDA_OUT_MARK, PORT49_IROUT_MARK, FSIAOMC_MARK,
  173. FSIAOLR_MARK, BBIF2_TSYNC2_MARK, TPU2TO2_MARK, FSIAILR_MARK,
  174. FSIAOBT_MARK, BBIF2_TSCK2_MARK, TPU2TO3_MARK, FSIAIBT_MARK,
  175. FSIAOSLD_MARK, BBIF2_TXD2_MARK,
  176. FSIASPDIF_MARK, PORT53_IRDA_IN_MARK, TPU3TO3_MARK, FSIBSPDIF_MARK, \
  177. PORT53_FSICSPDIF_MARK,
  178. FSIBCK_MARK, PORT54_IRDA_FIRSEL_MARK, TPU3TO2_MARK, FSIBOMC_MARK, \
  179. FSICCK_MARK, FSICOMC_MARK,
  180. FSIAISLD_MARK, TPU0TO0_MARK,
  181. A0_MARK, BS__MARK,
  182. A12_MARK, PORT58_KEYOUT7_MARK, TPU4TO2_MARK,
  183. A13_MARK, PORT59_KEYOUT6_MARK, TPU0TO1_MARK,
  184. A14_MARK, KEYOUT5_MARK,
  185. A15_MARK, KEYOUT4_MARK,
  186. A16_MARK, KEYOUT3_MARK, MSIOF0_SS1_MARK,
  187. A17_MARK, KEYOUT2_MARK, MSIOF0_TSYNC_MARK,
  188. A18_MARK, KEYOUT1_MARK, MSIOF0_TSCK_MARK,
  189. A19_MARK, KEYOUT0_MARK, MSIOF0_TXD_MARK,
  190. A20_MARK, KEYIN0_MARK, MSIOF0_RSCK_MARK,
  191. A21_MARK, KEYIN1_MARK, MSIOF0_RSYNC_MARK,
  192. A22_MARK, KEYIN2_MARK, MSIOF0_MCK0_MARK,
  193. A23_MARK, KEYIN3_MARK, MSIOF0_MCK1_MARK,
  194. A24_MARK, KEYIN4_MARK, MSIOF0_RXD_MARK,
  195. A25_MARK, KEYIN5_MARK, MSIOF0_SS2_MARK,
  196. A26_MARK, KEYIN6_MARK,
  197. KEYIN7_MARK,
  198. D0_NAF0_MARK,
  199. D1_NAF1_MARK,
  200. D2_NAF2_MARK,
  201. D3_NAF3_MARK,
  202. D4_NAF4_MARK,
  203. D5_NAF5_MARK,
  204. D6_NAF6_MARK,
  205. D7_NAF7_MARK,
  206. D8_NAF8_MARK,
  207. D9_NAF9_MARK,
  208. D10_NAF10_MARK,
  209. D11_NAF11_MARK,
  210. D12_NAF12_MARK,
  211. D13_NAF13_MARK,
  212. D14_NAF14_MARK,
  213. D15_NAF15_MARK,
  214. CS4__MARK,
  215. CS5A__MARK, PORT91_RDWR_MARK,
  216. CS5B__MARK, FCE1__MARK,
  217. CS6B__MARK, DACK0_MARK,
  218. FCE0__MARK, CS6A__MARK,
  219. WAIT__MARK, DREQ0_MARK,
  220. RD__FSC_MARK,
  221. WE0__FWE_MARK, RDWR_FWE_MARK,
  222. WE1__MARK,
  223. FRB_MARK,
  224. CKO_MARK,
  225. NBRSTOUT__MARK,
  226. NBRST__MARK,
  227. BBIF2_TXD_MARK,
  228. BBIF2_RXD_MARK,
  229. BBIF2_SYNC_MARK,
  230. BBIF2_SCK_MARK,
  231. SCIFA3_CTS__MARK, MFG3_IN2_MARK,
  232. SCIFA3_RXD_MARK, MFG3_IN1_MARK,
  233. BBIF1_SS2_MARK, SCIFA3_RTS__MARK, MFG3_OUT1_MARK,
  234. SCIFA3_TXD_MARK,
  235. HSI_RX_DATA_MARK, BBIF1_RXD_MARK,
  236. HSI_TX_WAKE_MARK, BBIF1_TSCK_MARK,
  237. HSI_TX_DATA_MARK, BBIF1_TSYNC_MARK,
  238. HSI_TX_READY_MARK, BBIF1_TXD_MARK,
  239. HSI_RX_READY_MARK, BBIF1_RSCK_MARK, PORT115_I2C_SCL2_MARK, \
  240. PORT115_I2C_SCL3_MARK,
  241. HSI_RX_WAKE_MARK, BBIF1_RSYNC_MARK, PORT116_I2C_SDA2_MARK, \
  242. PORT116_I2C_SDA3_MARK,
  243. HSI_RX_FLAG_MARK, BBIF1_SS1_MARK, BBIF1_FLOW_MARK,
  244. HSI_TX_FLAG_MARK,
  245. VIO_VD_MARK, PORT128_LCD2VSYN_MARK, VIO2_VD_MARK, LCD2D0_MARK,
  246. VIO_HD_MARK, PORT129_LCD2HSYN_MARK, PORT129_LCD2CS__MARK, \
  247. VIO2_HD_MARK, LCD2D1_MARK,
  248. VIO_D0_MARK, PORT130_MSIOF2_RXD_MARK, LCD2D10_MARK,
  249. VIO_D1_MARK, PORT131_KEYOUT6_MARK, PORT131_MSIOF2_SS1_MARK, \
  250. PORT131_KEYOUT11_MARK, LCD2D11_MARK,
  251. VIO_D2_MARK, PORT132_KEYOUT7_MARK, PORT132_MSIOF2_SS2_MARK, \
  252. PORT132_KEYOUT10_MARK, LCD2D12_MARK,
  253. VIO_D3_MARK, MSIOF2_TSYNC_MARK, LCD2D13_MARK,
  254. VIO_D4_MARK, MSIOF2_TXD_MARK, LCD2D14_MARK,
  255. VIO_D5_MARK, MSIOF2_TSCK_MARK, LCD2D15_MARK,
  256. VIO_D6_MARK, PORT136_KEYOUT8_MARK, LCD2D16_MARK,
  257. VIO_D7_MARK, PORT137_KEYOUT9_MARK, LCD2D17_MARK,
  258. VIO_D8_MARK, PORT138_KEYOUT8_MARK, VIO2_D0_MARK, LCD2D6_MARK,
  259. VIO_D9_MARK, PORT139_KEYOUT9_MARK, VIO2_D1_MARK, LCD2D7_MARK,
  260. VIO_D10_MARK, TPU0TO2_MARK, VIO2_D2_MARK, LCD2D8_MARK,
  261. VIO_D11_MARK, TPU0TO3_MARK, VIO2_D3_MARK, LCD2D9_MARK,
  262. VIO_D12_MARK, PORT142_KEYOUT10_MARK, VIO2_D4_MARK, LCD2D2_MARK,
  263. VIO_D13_MARK, PORT143_KEYOUT11_MARK, PORT143_KEYOUT6_MARK, \
  264. VIO2_D5_MARK, LCD2D3_MARK,
  265. VIO_D14_MARK, PORT144_KEYOUT7_MARK, VIO2_D6_MARK, LCD2D4_MARK,
  266. VIO_D15_MARK, TPU1TO3_MARK, PORT145_LCD2DISP_MARK, \
  267. PORT145_LCD2RS_MARK, VIO2_D7_MARK, LCD2D5_MARK,
  268. VIO_CLK_MARK, LCD2DCK_MARK, PORT146_LCD2WR__MARK, VIO2_CLK_MARK, \
  269. LCD2D18_MARK,
  270. VIO_FIELD_MARK, LCD2RD__MARK, VIO2_FIELD_MARK, LCD2D19_MARK,
  271. VIO_CKO_MARK,
  272. A27_MARK, PORT149_RDWR_MARK, MFG0_IN1_MARK, PORT149_KEYOUT9_MARK,
  273. MFG0_IN2_MARK,
  274. TS_SPSYNC3_MARK, MSIOF2_RSCK_MARK,
  275. TS_SDAT3_MARK, MSIOF2_RSYNC_MARK,
  276. TPU1TO2_MARK, TS_SDEN3_MARK, PORT153_MSIOF2_SS1_MARK,
  277. SCIFA2_TXD1_MARK, MSIOF2_MCK0_MARK,
  278. SCIFA2_RXD1_MARK, MSIOF2_MCK1_MARK,
  279. SCIFA2_RTS1__MARK, PORT156_MSIOF2_SS2_MARK,
  280. SCIFA2_CTS1__MARK, PORT157_MSIOF2_RXD_MARK,
  281. DINT__MARK, SCIFA2_SCK1_MARK, TS_SCK3_MARK,
  282. PORT159_SCIFB_SCK_MARK, PORT159_SCIFA5_SCK_MARK, NMI_MARK,
  283. PORT160_SCIFB_TXD_MARK, PORT160_SCIFA5_TXD_MARK,
  284. PORT161_SCIFB_CTS__MARK, PORT161_SCIFA5_CTS__MARK,
  285. PORT162_SCIFB_RXD_MARK, PORT162_SCIFA5_RXD_MARK,
  286. PORT163_SCIFB_RTS__MARK, PORT163_SCIFA5_RTS__MARK, TPU3TO0_MARK,
  287. LCDD0_MARK,
  288. LCDD1_MARK, PORT193_SCIFA5_CTS__MARK, BBIF2_TSYNC1_MARK,
  289. LCDD2_MARK, PORT194_SCIFA5_RTS__MARK, BBIF2_TSCK1_MARK,
  290. LCDD3_MARK, PORT195_SCIFA5_RXD_MARK, BBIF2_TXD1_MARK,
  291. LCDD4_MARK, PORT196_SCIFA5_TXD_MARK,
  292. LCDD5_MARK, PORT197_SCIFA5_SCK_MARK, MFG2_OUT2_MARK, TPU2TO1_MARK,
  293. LCDD6_MARK,
  294. LCDD7_MARK, TPU4TO1_MARK, MFG4_OUT2_MARK,
  295. LCDD8_MARK, D16_MARK,
  296. LCDD9_MARK, D17_MARK,
  297. LCDD10_MARK, D18_MARK,
  298. LCDD11_MARK, D19_MARK,
  299. LCDD12_MARK, D20_MARK,
  300. LCDD13_MARK, D21_MARK,
  301. LCDD14_MARK, D22_MARK,
  302. LCDD15_MARK, PORT207_MSIOF0L_SS1_MARK, D23_MARK,
  303. LCDD16_MARK, PORT208_MSIOF0L_SS2_MARK, D24_MARK,
  304. LCDD17_MARK, D25_MARK,
  305. LCDD18_MARK, DREQ2_MARK, PORT210_MSIOF0L_SS1_MARK, D26_MARK,
  306. LCDD19_MARK, PORT211_MSIOF0L_SS2_MARK, D27_MARK,
  307. LCDD20_MARK, TS_SPSYNC1_MARK, MSIOF0L_MCK0_MARK, D28_MARK,
  308. LCDD21_MARK, TS_SDAT1_MARK, MSIOF0L_MCK1_MARK, D29_MARK,
  309. LCDD22_MARK, TS_SDEN1_MARK, MSIOF0L_RSCK_MARK, D30_MARK,
  310. LCDD23_MARK, TS_SCK1_MARK, MSIOF0L_RSYNC_MARK, D31_MARK,
  311. LCDDCK_MARK, LCDWR__MARK,
  312. LCDRD__MARK, DACK2_MARK, PORT217_LCD2RS_MARK, MSIOF0L_TSYNC_MARK, \
  313. VIO2_FIELD3_MARK, PORT217_LCD2DISP_MARK,
  314. LCDHSYN_MARK, LCDCS__MARK, LCDCS2__MARK, DACK3_MARK, \
  315. PORT218_VIO_CKOR_MARK,
  316. LCDDISP_MARK, LCDRS_MARK, PORT219_LCD2WR__MARK, DREQ3_MARK, \
  317. MSIOF0L_TSCK_MARK, VIO2_CLK3_MARK, LCD2DCK_2_MARK,
  318. LCDVSYN_MARK, LCDVSYN2_MARK,
  319. LCDLCLK_MARK, DREQ1_MARK, PORT221_LCD2CS__MARK, PWEN_MARK, \
  320. MSIOF0L_RXD_MARK, VIO2_HD3_MARK, PORT221_LCD2HSYN_MARK,
  321. LCDDON_MARK, LCDDON2_MARK, DACK1_MARK, OVCN_MARK, MSIOF0L_TXD_MARK, \
  322. VIO2_VD3_MARK, PORT222_LCD2VSYN_MARK,
  323. SCIFA1_TXD_MARK, OVCN2_MARK,
  324. EXTLP_MARK, SCIFA1_SCK_MARK, PORT226_VIO_CKO2_MARK,
  325. SCIFA1_RTS__MARK, IDIN_MARK,
  326. SCIFA1_RXD_MARK,
  327. SCIFA1_CTS__MARK, MFG1_IN1_MARK,
  328. MSIOF1_TXD_MARK, SCIFA2_TXD2_MARK,
  329. MSIOF1_TSYNC_MARK, SCIFA2_CTS2__MARK,
  330. MSIOF1_TSCK_MARK, SCIFA2_SCK2_MARK,
  331. MSIOF1_RXD_MARK, SCIFA2_RXD2_MARK,
  332. MSIOF1_RSCK_MARK, SCIFA2_RTS2__MARK, VIO2_CLK2_MARK, LCD2D20_MARK,
  333. MSIOF1_RSYNC_MARK, MFG1_IN2_MARK, VIO2_VD2_MARK, LCD2D21_MARK,
  334. MSIOF1_MCK0_MARK, PORT236_I2C_SDA2_MARK,
  335. MSIOF1_MCK1_MARK, PORT237_I2C_SCL2_MARK,
  336. MSIOF1_SS1_MARK, VIO2_FIELD2_MARK, LCD2D22_MARK,
  337. MSIOF1_SS2_MARK, VIO2_HD2_MARK, LCD2D23_MARK,
  338. SCIFA6_TXD_MARK,
  339. PORT241_IRDA_OUT_MARK, PORT241_IROUT_MARK, MFG4_OUT1_MARK, TPU4TO0_MARK,
  340. PORT242_IRDA_IN_MARK, MFG4_IN2_MARK,
  341. PORT243_IRDA_FIRSEL_MARK, PORT243_VIO_CKO2_MARK,
  342. PORT244_SCIFA5_CTS__MARK, MFG2_IN1_MARK, PORT244_SCIFB_CTS__MARK, \
  343. MSIOF2R_RXD_MARK,
  344. PORT245_SCIFA5_RTS__MARK, MFG2_IN2_MARK, PORT245_SCIFB_RTS__MARK, \
  345. MSIOF2R_TXD_MARK,
  346. PORT246_SCIFA5_RXD_MARK, MFG1_OUT1_MARK, PORT246_SCIFB_RXD_MARK, \
  347. TPU1TO0_MARK,
  348. PORT247_SCIFA5_TXD_MARK, MFG3_OUT2_MARK, PORT247_SCIFB_TXD_MARK, \
  349. TPU3TO1_MARK,
  350. PORT248_SCIFA5_SCK_MARK, MFG2_OUT1_MARK, PORT248_SCIFB_SCK_MARK, \
  351. TPU2TO0_MARK, PORT248_I2C_SCL3_MARK, MSIOF2R_TSCK_MARK,
  352. PORT249_IROUT_MARK, MFG4_IN1_MARK, PORT249_I2C_SDA3_MARK, \
  353. MSIOF2R_TSYNC_MARK,
  354. SDHICLK0_MARK,
  355. SDHICD0_MARK,
  356. SDHID0_0_MARK,
  357. SDHID0_1_MARK,
  358. SDHID0_2_MARK,
  359. SDHID0_3_MARK,
  360. SDHICMD0_MARK,
  361. SDHIWP0_MARK,
  362. SDHICLK1_MARK,
  363. SDHID1_0_MARK, TS_SPSYNC2_MARK,
  364. SDHID1_1_MARK, TS_SDAT2_MARK,
  365. SDHID1_2_MARK, TS_SDEN2_MARK,
  366. SDHID1_3_MARK, TS_SCK2_MARK,
  367. SDHICMD1_MARK,
  368. SDHICLK2_MARK,
  369. SDHID2_0_MARK, TS_SPSYNC4_MARK,
  370. SDHID2_1_MARK, TS_SDAT4_MARK,
  371. SDHID2_2_MARK, TS_SDEN4_MARK,
  372. SDHID2_3_MARK, TS_SCK4_MARK,
  373. SDHICMD2_MARK,
  374. MMCCLK0_MARK,
  375. MMCD0_0_MARK,
  376. MMCD0_1_MARK,
  377. MMCD0_2_MARK,
  378. MMCD0_3_MARK,
  379. MMCD0_4_MARK, TS_SPSYNC5_MARK,
  380. MMCD0_5_MARK, TS_SDAT5_MARK,
  381. MMCD0_6_MARK, TS_SDEN5_MARK,
  382. MMCD0_7_MARK, TS_SCK5_MARK,
  383. MMCCMD0_MARK,
  384. RESETOUTS__MARK, EXTAL2OUT_MARK,
  385. MCP_WAIT__MCP_FRB_MARK,
  386. MCP_CKO_MARK, MMCCLK1_MARK,
  387. MCP_D15_MCP_NAF15_MARK,
  388. MCP_D14_MCP_NAF14_MARK,
  389. MCP_D13_MCP_NAF13_MARK,
  390. MCP_D12_MCP_NAF12_MARK,
  391. MCP_D11_MCP_NAF11_MARK,
  392. MCP_D10_MCP_NAF10_MARK,
  393. MCP_D9_MCP_NAF9_MARK,
  394. MCP_D8_MCP_NAF8_MARK, MMCCMD1_MARK,
  395. MCP_D7_MCP_NAF7_MARK, MMCD1_7_MARK,
  396. MCP_D6_MCP_NAF6_MARK, MMCD1_6_MARK,
  397. MCP_D5_MCP_NAF5_MARK, MMCD1_5_MARK,
  398. MCP_D4_MCP_NAF4_MARK, MMCD1_4_MARK,
  399. MCP_D3_MCP_NAF3_MARK, MMCD1_3_MARK,
  400. MCP_D2_MCP_NAF2_MARK, MMCD1_2_MARK,
  401. MCP_D1_MCP_NAF1_MARK, MMCD1_1_MARK,
  402. MCP_D0_MCP_NAF0_MARK, MMCD1_0_MARK,
  403. MCP_NBRSTOUT__MARK,
  404. MCP_WE0__MCP_FWE_MARK, MCP_RDWR_MCP_FWE_MARK,
  405. /* MSEL2 special cases */
  406. TSIF2_TS_XX1_MARK,
  407. TSIF2_TS_XX2_MARK,
  408. TSIF2_TS_XX3_MARK,
  409. TSIF2_TS_XX4_MARK,
  410. TSIF2_TS_XX5_MARK,
  411. TSIF1_TS_XX1_MARK,
  412. TSIF1_TS_XX2_MARK,
  413. TSIF1_TS_XX3_MARK,
  414. TSIF1_TS_XX4_MARK,
  415. TSIF1_TS_XX5_MARK,
  416. TSIF0_TS_XX1_MARK,
  417. TSIF0_TS_XX2_MARK,
  418. TSIF0_TS_XX3_MARK,
  419. TSIF0_TS_XX4_MARK,
  420. TSIF0_TS_XX5_MARK,
  421. MST1_TS_XX1_MARK,
  422. MST1_TS_XX2_MARK,
  423. MST1_TS_XX3_MARK,
  424. MST1_TS_XX4_MARK,
  425. MST1_TS_XX5_MARK,
  426. MST0_TS_XX1_MARK,
  427. MST0_TS_XX2_MARK,
  428. MST0_TS_XX3_MARK,
  429. MST0_TS_XX4_MARK,
  430. MST0_TS_XX5_MARK,
  431. /* MSEL3 special cases */
  432. SDHI0_VCCQ_MC0_ON_MARK,
  433. SDHI0_VCCQ_MC0_OFF_MARK,
  434. DEBUG_MON_VIO_MARK,
  435. DEBUG_MON_LCDD_MARK,
  436. LCDC_LCDC0_MARK,
  437. LCDC_LCDC1_MARK,
  438. /* MSEL4 special cases */
  439. IRQ9_MEM_INT_MARK,
  440. IRQ9_MCP_INT_MARK,
  441. A11_MARK,
  442. KEYOUT8_MARK,
  443. TPU4TO3_MARK,
  444. RESETA_N_PU_ON_MARK,
  445. RESETA_N_PU_OFF_MARK,
  446. EDBGREQ_PD_MARK,
  447. EDBGREQ_PU_MARK,
  448. PINMUX_MARK_END,
  449. };
  450. #define _PORT_DATA(pfx, sfx) PORT_DATA_IO(pfx)
  451. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
  452. static const pinmux_enum_t pinmux_data[] = {
  453. /* specify valid pin states for each pin in GPIO mode */
  454. PINMUX_DATA_GP_ALL(),
  455. /* Table 25-1 (Function 0-7) */
  456. PINMUX_DATA(VBUS_0_MARK, PORT0_FN1),
  457. PINMUX_DATA(GPI0_MARK, PORT1_FN1),
  458. PINMUX_DATA(GPI1_MARK, PORT2_FN1),
  459. PINMUX_DATA(GPI2_MARK, PORT3_FN1),
  460. PINMUX_DATA(GPI3_MARK, PORT4_FN1),
  461. PINMUX_DATA(GPI4_MARK, PORT5_FN1),
  462. PINMUX_DATA(GPI5_MARK, PORT6_FN1),
  463. PINMUX_DATA(GPI6_MARK, PORT7_FN1),
  464. PINMUX_DATA(GPI7_MARK, PORT8_FN1),
  465. PINMUX_DATA(SCIFA7_RXD_MARK, PORT12_FN2),
  466. PINMUX_DATA(SCIFA7_CTS__MARK, PORT13_FN2),
  467. PINMUX_DATA(GPO7_MARK, PORT14_FN1), \
  468. PINMUX_DATA(MFG0_OUT2_MARK, PORT14_FN4),
  469. PINMUX_DATA(GPO6_MARK, PORT15_FN1), \
  470. PINMUX_DATA(MFG1_OUT2_MARK, PORT15_FN4),
  471. PINMUX_DATA(GPO5_MARK, PORT16_FN1), \
  472. PINMUX_DATA(SCIFA0_SCK_MARK, PORT16_FN2), \
  473. PINMUX_DATA(FSICOSLDT3_MARK, PORT16_FN3), \
  474. PINMUX_DATA(PORT16_VIO_CKOR_MARK, PORT16_FN4),
  475. PINMUX_DATA(SCIFA0_TXD_MARK, PORT17_FN2),
  476. PINMUX_DATA(SCIFA7_TXD_MARK, PORT18_FN2),
  477. PINMUX_DATA(SCIFA7_RTS__MARK, PORT19_FN2), \
  478. PINMUX_DATA(PORT19_VIO_CKO2_MARK, PORT19_FN3),
  479. PINMUX_DATA(GPO0_MARK, PORT20_FN1),
  480. PINMUX_DATA(GPO1_MARK, PORT21_FN1),
  481. PINMUX_DATA(GPO2_MARK, PORT22_FN1), \
  482. PINMUX_DATA(STATUS0_MARK, PORT22_FN2),
  483. PINMUX_DATA(GPO3_MARK, PORT23_FN1), \
  484. PINMUX_DATA(STATUS1_MARK, PORT23_FN2),
  485. PINMUX_DATA(GPO4_MARK, PORT24_FN1), \
  486. PINMUX_DATA(STATUS2_MARK, PORT24_FN2),
  487. PINMUX_DATA(VINT_MARK, PORT25_FN1),
  488. PINMUX_DATA(TCKON_MARK, PORT26_FN1),
  489. PINMUX_DATA(XDVFS1_MARK, PORT27_FN1), \
  490. PINMUX_DATA(PORT27_I2C_SCL2_MARK, PORT27_FN2, MSEL2CR_MSEL17_0,
  491. MSEL2CR_MSEL16_1), \
  492. PINMUX_DATA(PORT27_I2C_SCL3_MARK, PORT27_FN3, MSEL2CR_MSEL19_0,
  493. MSEL2CR_MSEL18_1), \
  494. PINMUX_DATA(MFG0_OUT1_MARK, PORT27_FN4), \
  495. PINMUX_DATA(PORT27_IROUT_MARK, PORT27_FN7),
  496. PINMUX_DATA(XDVFS2_MARK, PORT28_FN1), \
  497. PINMUX_DATA(PORT28_I2C_SDA2_MARK, PORT28_FN2, MSEL2CR_MSEL17_0,
  498. MSEL2CR_MSEL16_1), \
  499. PINMUX_DATA(PORT28_I2C_SDA3_MARK, PORT28_FN3, MSEL2CR_MSEL19_0,
  500. MSEL2CR_MSEL18_1), \
  501. PINMUX_DATA(PORT28_TPU1TO1_MARK, PORT28_FN7),
  502. PINMUX_DATA(SIM_RST_MARK, PORT29_FN1), \
  503. PINMUX_DATA(PORT29_TPU1TO1_MARK, PORT29_FN4),
  504. PINMUX_DATA(SIM_CLK_MARK, PORT30_FN1), \
  505. PINMUX_DATA(PORT30_VIO_CKOR_MARK, PORT30_FN4),
  506. PINMUX_DATA(SIM_D_MARK, PORT31_FN1), \
  507. PINMUX_DATA(PORT31_IROUT_MARK, PORT31_FN4),
  508. PINMUX_DATA(SCIFA4_TXD_MARK, PORT32_FN2),
  509. PINMUX_DATA(SCIFA4_RXD_MARK, PORT33_FN2), \
  510. PINMUX_DATA(XWUP_MARK, PORT33_FN3),
  511. PINMUX_DATA(SCIFA4_RTS__MARK, PORT34_FN2),
  512. PINMUX_DATA(SCIFA4_CTS__MARK, PORT35_FN2),
  513. PINMUX_DATA(FSIBOBT_MARK, PORT36_FN1), \
  514. PINMUX_DATA(FSIBIBT_MARK, PORT36_FN2),
  515. PINMUX_DATA(FSIBOLR_MARK, PORT37_FN1), \
  516. PINMUX_DATA(FSIBILR_MARK, PORT37_FN2),
  517. PINMUX_DATA(FSIBOSLD_MARK, PORT38_FN1),
  518. PINMUX_DATA(FSIBISLD_MARK, PORT39_FN1),
  519. PINMUX_DATA(VACK_MARK, PORT40_FN1),
  520. PINMUX_DATA(XTAL1L_MARK, PORT41_FN1),
  521. PINMUX_DATA(SCIFA0_RTS__MARK, PORT42_FN2), \
  522. PINMUX_DATA(FSICOSLDT2_MARK, PORT42_FN3),
  523. PINMUX_DATA(SCIFA0_RXD_MARK, PORT43_FN2),
  524. PINMUX_DATA(SCIFA0_CTS__MARK, PORT44_FN2), \
  525. PINMUX_DATA(FSICOSLDT1_MARK, PORT44_FN3),
  526. PINMUX_DATA(FSICOBT_MARK, PORT45_FN1), \
  527. PINMUX_DATA(FSICIBT_MARK, PORT45_FN2), \
  528. PINMUX_DATA(FSIDOBT_MARK, PORT45_FN3), \
  529. PINMUX_DATA(FSIDIBT_MARK, PORT45_FN4),
  530. PINMUX_DATA(FSICOLR_MARK, PORT46_FN1), \
  531. PINMUX_DATA(FSICILR_MARK, PORT46_FN2), \
  532. PINMUX_DATA(FSIDOLR_MARK, PORT46_FN3), \
  533. PINMUX_DATA(FSIDILR_MARK, PORT46_FN4),
  534. PINMUX_DATA(FSICOSLD_MARK, PORT47_FN1), \
  535. PINMUX_DATA(PORT47_FSICSPDIF_MARK, PORT47_FN2),
  536. PINMUX_DATA(FSICISLD_MARK, PORT48_FN1), \
  537. PINMUX_DATA(FSIDISLD_MARK, PORT48_FN3),
  538. PINMUX_DATA(FSIACK_MARK, PORT49_FN1), \
  539. PINMUX_DATA(PORT49_IRDA_OUT_MARK, PORT49_FN2, MSEL4CR_MSEL19_1), \
  540. PINMUX_DATA(PORT49_IROUT_MARK, PORT49_FN4), \
  541. PINMUX_DATA(FSIAOMC_MARK, PORT49_FN5),
  542. PINMUX_DATA(FSIAOLR_MARK, PORT50_FN1), \
  543. PINMUX_DATA(BBIF2_TSYNC2_MARK, PORT50_FN2), \
  544. PINMUX_DATA(TPU2TO2_MARK, PORT50_FN3), \
  545. PINMUX_DATA(FSIAILR_MARK, PORT50_FN5),
  546. PINMUX_DATA(FSIAOBT_MARK, PORT51_FN1), \
  547. PINMUX_DATA(BBIF2_TSCK2_MARK, PORT51_FN2), \
  548. PINMUX_DATA(TPU2TO3_MARK, PORT51_FN3), \
  549. PINMUX_DATA(FSIAIBT_MARK, PORT51_FN5),
  550. PINMUX_DATA(FSIAOSLD_MARK, PORT52_FN1), \
  551. PINMUX_DATA(BBIF2_TXD2_MARK, PORT52_FN2),
  552. PINMUX_DATA(FSIASPDIF_MARK, PORT53_FN1), \
  553. PINMUX_DATA(PORT53_IRDA_IN_MARK, PORT53_FN2, MSEL4CR_MSEL19_1), \
  554. PINMUX_DATA(TPU3TO3_MARK, PORT53_FN3), \
  555. PINMUX_DATA(FSIBSPDIF_MARK, PORT53_FN5), \
  556. PINMUX_DATA(PORT53_FSICSPDIF_MARK, PORT53_FN6),
  557. PINMUX_DATA(FSIBCK_MARK, PORT54_FN1), \
  558. PINMUX_DATA(PORT54_IRDA_FIRSEL_MARK, PORT54_FN2, MSEL4CR_MSEL19_1), \
  559. PINMUX_DATA(TPU3TO2_MARK, PORT54_FN3), \
  560. PINMUX_DATA(FSIBOMC_MARK, PORT54_FN5), \
  561. PINMUX_DATA(FSICCK_MARK, PORT54_FN6), \
  562. PINMUX_DATA(FSICOMC_MARK, PORT54_FN7),
  563. PINMUX_DATA(FSIAISLD_MARK, PORT55_FN1), \
  564. PINMUX_DATA(TPU0TO0_MARK, PORT55_FN3),
  565. PINMUX_DATA(A0_MARK, PORT57_FN1), \
  566. PINMUX_DATA(BS__MARK, PORT57_FN2),
  567. PINMUX_DATA(A12_MARK, PORT58_FN1), \
  568. PINMUX_DATA(PORT58_KEYOUT7_MARK, PORT58_FN2), \
  569. PINMUX_DATA(TPU4TO2_MARK, PORT58_FN4),
  570. PINMUX_DATA(A13_MARK, PORT59_FN1), \
  571. PINMUX_DATA(PORT59_KEYOUT6_MARK, PORT59_FN2), \
  572. PINMUX_DATA(TPU0TO1_MARK, PORT59_FN4),
  573. PINMUX_DATA(A14_MARK, PORT60_FN1), \
  574. PINMUX_DATA(KEYOUT5_MARK, PORT60_FN2),
  575. PINMUX_DATA(A15_MARK, PORT61_FN1), \
  576. PINMUX_DATA(KEYOUT4_MARK, PORT61_FN2),
  577. PINMUX_DATA(A16_MARK, PORT62_FN1), \
  578. PINMUX_DATA(KEYOUT3_MARK, PORT62_FN2), \
  579. PINMUX_DATA(MSIOF0_SS1_MARK, PORT62_FN4, MSEL3CR_MSEL11_0),
  580. PINMUX_DATA(A17_MARK, PORT63_FN1), \
  581. PINMUX_DATA(KEYOUT2_MARK, PORT63_FN2), \
  582. PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT63_FN4, MSEL3CR_MSEL11_0),
  583. PINMUX_DATA(A18_MARK, PORT64_FN1), \
  584. PINMUX_DATA(KEYOUT1_MARK, PORT64_FN2), \
  585. PINMUX_DATA(MSIOF0_TSCK_MARK, PORT64_FN4, MSEL3CR_MSEL11_0),
  586. PINMUX_DATA(A19_MARK, PORT65_FN1), \
  587. PINMUX_DATA(KEYOUT0_MARK, PORT65_FN2), \
  588. PINMUX_DATA(MSIOF0_TXD_MARK, PORT65_FN4, MSEL3CR_MSEL11_0),
  589. PINMUX_DATA(A20_MARK, PORT66_FN1), \
  590. PINMUX_DATA(KEYIN0_MARK, PORT66_FN2), \
  591. PINMUX_DATA(MSIOF0_RSCK_MARK, PORT66_FN4, MSEL3CR_MSEL11_0),
  592. PINMUX_DATA(A21_MARK, PORT67_FN1), \
  593. PINMUX_DATA(KEYIN1_MARK, PORT67_FN2), \
  594. PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT67_FN4, MSEL3CR_MSEL11_0),
  595. PINMUX_DATA(A22_MARK, PORT68_FN1), \
  596. PINMUX_DATA(KEYIN2_MARK, PORT68_FN2), \
  597. PINMUX_DATA(MSIOF0_MCK0_MARK, PORT68_FN4, MSEL3CR_MSEL11_0),
  598. PINMUX_DATA(A23_MARK, PORT69_FN1), \
  599. PINMUX_DATA(KEYIN3_MARK, PORT69_FN2), \
  600. PINMUX_DATA(MSIOF0_MCK1_MARK, PORT69_FN4, MSEL3CR_MSEL11_0),
  601. PINMUX_DATA(A24_MARK, PORT70_FN1), \
  602. PINMUX_DATA(KEYIN4_MARK, PORT70_FN2), \
  603. PINMUX_DATA(MSIOF0_RXD_MARK, PORT70_FN4, MSEL3CR_MSEL11_0),
  604. PINMUX_DATA(A25_MARK, PORT71_FN1), \
  605. PINMUX_DATA(KEYIN5_MARK, PORT71_FN2), \
  606. PINMUX_DATA(MSIOF0_SS2_MARK, PORT71_FN4, MSEL3CR_MSEL11_0),
  607. PINMUX_DATA(A26_MARK, PORT72_FN1), \
  608. PINMUX_DATA(KEYIN6_MARK, PORT72_FN2),
  609. PINMUX_DATA(KEYIN7_MARK, PORT73_FN2),
  610. PINMUX_DATA(D0_NAF0_MARK, PORT74_FN1),
  611. PINMUX_DATA(D1_NAF1_MARK, PORT75_FN1),
  612. PINMUX_DATA(D2_NAF2_MARK, PORT76_FN1),
  613. PINMUX_DATA(D3_NAF3_MARK, PORT77_FN1),
  614. PINMUX_DATA(D4_NAF4_MARK, PORT78_FN1),
  615. PINMUX_DATA(D5_NAF5_MARK, PORT79_FN1),
  616. PINMUX_DATA(D6_NAF6_MARK, PORT80_FN1),
  617. PINMUX_DATA(D7_NAF7_MARK, PORT81_FN1),
  618. PINMUX_DATA(D8_NAF8_MARK, PORT82_FN1),
  619. PINMUX_DATA(D9_NAF9_MARK, PORT83_FN1),
  620. PINMUX_DATA(D10_NAF10_MARK, PORT84_FN1),
  621. PINMUX_DATA(D11_NAF11_MARK, PORT85_FN1),
  622. PINMUX_DATA(D12_NAF12_MARK, PORT86_FN1),
  623. PINMUX_DATA(D13_NAF13_MARK, PORT87_FN1),
  624. PINMUX_DATA(D14_NAF14_MARK, PORT88_FN1),
  625. PINMUX_DATA(D15_NAF15_MARK, PORT89_FN1),
  626. PINMUX_DATA(CS4__MARK, PORT90_FN1),
  627. PINMUX_DATA(CS5A__MARK, PORT91_FN1), \
  628. PINMUX_DATA(PORT91_RDWR_MARK, PORT91_FN2),
  629. PINMUX_DATA(CS5B__MARK, PORT92_FN1), \
  630. PINMUX_DATA(FCE1__MARK, PORT92_FN2),
  631. PINMUX_DATA(CS6B__MARK, PORT93_FN1), \
  632. PINMUX_DATA(DACK0_MARK, PORT93_FN4),
  633. PINMUX_DATA(FCE0__MARK, PORT94_FN1), \
  634. PINMUX_DATA(CS6A__MARK, PORT94_FN2),
  635. PINMUX_DATA(WAIT__MARK, PORT95_FN1), \
  636. PINMUX_DATA(DREQ0_MARK, PORT95_FN2),
  637. PINMUX_DATA(RD__FSC_MARK, PORT96_FN1),
  638. PINMUX_DATA(WE0__FWE_MARK, PORT97_FN1), \
  639. PINMUX_DATA(RDWR_FWE_MARK, PORT97_FN2),
  640. PINMUX_DATA(WE1__MARK, PORT98_FN1),
  641. PINMUX_DATA(FRB_MARK, PORT99_FN1),
  642. PINMUX_DATA(CKO_MARK, PORT100_FN1),
  643. PINMUX_DATA(NBRSTOUT__MARK, PORT101_FN1),
  644. PINMUX_DATA(NBRST__MARK, PORT102_FN1),
  645. PINMUX_DATA(BBIF2_TXD_MARK, PORT103_FN3),
  646. PINMUX_DATA(BBIF2_RXD_MARK, PORT104_FN3),
  647. PINMUX_DATA(BBIF2_SYNC_MARK, PORT105_FN3),
  648. PINMUX_DATA(BBIF2_SCK_MARK, PORT106_FN3),
  649. PINMUX_DATA(SCIFA3_CTS__MARK, PORT107_FN3), \
  650. PINMUX_DATA(MFG3_IN2_MARK, PORT107_FN4),
  651. PINMUX_DATA(SCIFA3_RXD_MARK, PORT108_FN3), \
  652. PINMUX_DATA(MFG3_IN1_MARK, PORT108_FN4),
  653. PINMUX_DATA(BBIF1_SS2_MARK, PORT109_FN2), \
  654. PINMUX_DATA(SCIFA3_RTS__MARK, PORT109_FN3), \
  655. PINMUX_DATA(MFG3_OUT1_MARK, PORT109_FN4),
  656. PINMUX_DATA(SCIFA3_TXD_MARK, PORT110_FN3),
  657. PINMUX_DATA(HSI_RX_DATA_MARK, PORT111_FN1), \
  658. PINMUX_DATA(BBIF1_RXD_MARK, PORT111_FN3),
  659. PINMUX_DATA(HSI_TX_WAKE_MARK, PORT112_FN1), \
  660. PINMUX_DATA(BBIF1_TSCK_MARK, PORT112_FN3),
  661. PINMUX_DATA(HSI_TX_DATA_MARK, PORT113_FN1), \
  662. PINMUX_DATA(BBIF1_TSYNC_MARK, PORT113_FN3),
  663. PINMUX_DATA(HSI_TX_READY_MARK, PORT114_FN1), \
  664. PINMUX_DATA(BBIF1_TXD_MARK, PORT114_FN3),
  665. PINMUX_DATA(HSI_RX_READY_MARK, PORT115_FN1), \
  666. PINMUX_DATA(BBIF1_RSCK_MARK, PORT115_FN3), \
  667. PINMUX_DATA(PORT115_I2C_SCL2_MARK, PORT115_FN5, MSEL2CR_MSEL17_1), \
  668. PINMUX_DATA(PORT115_I2C_SCL3_MARK, PORT115_FN6, MSEL2CR_MSEL19_1),
  669. PINMUX_DATA(HSI_RX_WAKE_MARK, PORT116_FN1), \
  670. PINMUX_DATA(BBIF1_RSYNC_MARK, PORT116_FN3), \
  671. PINMUX_DATA(PORT116_I2C_SDA2_MARK, PORT116_FN5, MSEL2CR_MSEL17_1), \
  672. PINMUX_DATA(PORT116_I2C_SDA3_MARK, PORT116_FN6, MSEL2CR_MSEL19_1),
  673. PINMUX_DATA(HSI_RX_FLAG_MARK, PORT117_FN1), \
  674. PINMUX_DATA(BBIF1_SS1_MARK, PORT117_FN2), \
  675. PINMUX_DATA(BBIF1_FLOW_MARK, PORT117_FN3),
  676. PINMUX_DATA(HSI_TX_FLAG_MARK, PORT118_FN1),
  677. PINMUX_DATA(VIO_VD_MARK, PORT128_FN1), \
  678. PINMUX_DATA(PORT128_LCD2VSYN_MARK, PORT128_FN4, MSEL3CR_MSEL2_0), \
  679. PINMUX_DATA(VIO2_VD_MARK, PORT128_FN6, MSEL4CR_MSEL27_0), \
  680. PINMUX_DATA(LCD2D0_MARK, PORT128_FN7),
  681. PINMUX_DATA(VIO_HD_MARK, PORT129_FN1), \
  682. PINMUX_DATA(PORT129_LCD2HSYN_MARK, PORT129_FN4), \
  683. PINMUX_DATA(PORT129_LCD2CS__MARK, PORT129_FN5), \
  684. PINMUX_DATA(VIO2_HD_MARK, PORT129_FN6, MSEL4CR_MSEL27_0), \
  685. PINMUX_DATA(LCD2D1_MARK, PORT129_FN7),
  686. PINMUX_DATA(VIO_D0_MARK, PORT130_FN1), \
  687. PINMUX_DATA(PORT130_MSIOF2_RXD_MARK, PORT130_FN3, MSEL4CR_MSEL11_0,
  688. MSEL4CR_MSEL10_1), \
  689. PINMUX_DATA(LCD2D10_MARK, PORT130_FN7),
  690. PINMUX_DATA(VIO_D1_MARK, PORT131_FN1), \
  691. PINMUX_DATA(PORT131_KEYOUT6_MARK, PORT131_FN2), \
  692. PINMUX_DATA(PORT131_MSIOF2_SS1_MARK, PORT131_FN3), \
  693. PINMUX_DATA(PORT131_KEYOUT11_MARK, PORT131_FN4), \
  694. PINMUX_DATA(LCD2D11_MARK, PORT131_FN7),
  695. PINMUX_DATA(VIO_D2_MARK, PORT132_FN1), \
  696. PINMUX_DATA(PORT132_KEYOUT7_MARK, PORT132_FN2), \
  697. PINMUX_DATA(PORT132_MSIOF2_SS2_MARK, PORT132_FN3), \
  698. PINMUX_DATA(PORT132_KEYOUT10_MARK, PORT132_FN4), \
  699. PINMUX_DATA(LCD2D12_MARK, PORT132_FN7),
  700. PINMUX_DATA(VIO_D3_MARK, PORT133_FN1), \
  701. PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT133_FN3, MSEL4CR_MSEL11_0), \
  702. PINMUX_DATA(LCD2D13_MARK, PORT133_FN7),
  703. PINMUX_DATA(VIO_D4_MARK, PORT134_FN1), \
  704. PINMUX_DATA(MSIOF2_TXD_MARK, PORT134_FN3, MSEL4CR_MSEL11_0), \
  705. PINMUX_DATA(LCD2D14_MARK, PORT134_FN7),
  706. PINMUX_DATA(VIO_D5_MARK, PORT135_FN1), \
  707. PINMUX_DATA(MSIOF2_TSCK_MARK, PORT135_FN3, MSEL4CR_MSEL11_0), \
  708. PINMUX_DATA(LCD2D15_MARK, PORT135_FN7),
  709. PINMUX_DATA(VIO_D6_MARK, PORT136_FN1), \
  710. PINMUX_DATA(PORT136_KEYOUT8_MARK, PORT136_FN2), \
  711. PINMUX_DATA(LCD2D16_MARK, PORT136_FN7),
  712. PINMUX_DATA(VIO_D7_MARK, PORT137_FN1), \
  713. PINMUX_DATA(PORT137_KEYOUT9_MARK, PORT137_FN2), \
  714. PINMUX_DATA(LCD2D17_MARK, PORT137_FN7),
  715. PINMUX_DATA(VIO_D8_MARK, PORT138_FN1), \
  716. PINMUX_DATA(PORT138_KEYOUT8_MARK, PORT138_FN2), \
  717. PINMUX_DATA(VIO2_D0_MARK, PORT138_FN6), \
  718. PINMUX_DATA(LCD2D6_MARK, PORT138_FN7),
  719. PINMUX_DATA(VIO_D9_MARK, PORT139_FN1), \
  720. PINMUX_DATA(PORT139_KEYOUT9_MARK, PORT139_FN2), \
  721. PINMUX_DATA(VIO2_D1_MARK, PORT139_FN6), \
  722. PINMUX_DATA(LCD2D7_MARK, PORT139_FN7),
  723. PINMUX_DATA(VIO_D10_MARK, PORT140_FN1), \
  724. PINMUX_DATA(TPU0TO2_MARK, PORT140_FN4), \
  725. PINMUX_DATA(VIO2_D2_MARK, PORT140_FN6), \
  726. PINMUX_DATA(LCD2D8_MARK, PORT140_FN7),
  727. PINMUX_DATA(VIO_D11_MARK, PORT141_FN1), \
  728. PINMUX_DATA(TPU0TO3_MARK, PORT141_FN4), \
  729. PINMUX_DATA(VIO2_D3_MARK, PORT141_FN6), \
  730. PINMUX_DATA(LCD2D9_MARK, PORT141_FN7),
  731. PINMUX_DATA(VIO_D12_MARK, PORT142_FN1), \
  732. PINMUX_DATA(PORT142_KEYOUT10_MARK, PORT142_FN2), \
  733. PINMUX_DATA(VIO2_D4_MARK, PORT142_FN6), \
  734. PINMUX_DATA(LCD2D2_MARK, PORT142_FN7),
  735. PINMUX_DATA(VIO_D13_MARK, PORT143_FN1), \
  736. PINMUX_DATA(PORT143_KEYOUT11_MARK, PORT143_FN2), \
  737. PINMUX_DATA(PORT143_KEYOUT6_MARK, PORT143_FN3), \
  738. PINMUX_DATA(VIO2_D5_MARK, PORT143_FN6), \
  739. PINMUX_DATA(LCD2D3_MARK, PORT143_FN7),
  740. PINMUX_DATA(VIO_D14_MARK, PORT144_FN1), \
  741. PINMUX_DATA(PORT144_KEYOUT7_MARK, PORT144_FN2), \
  742. PINMUX_DATA(VIO2_D6_MARK, PORT144_FN6), \
  743. PINMUX_DATA(LCD2D4_MARK, PORT144_FN7),
  744. PINMUX_DATA(VIO_D15_MARK, PORT145_FN1), \
  745. PINMUX_DATA(TPU1TO3_MARK, PORT145_FN3), \
  746. PINMUX_DATA(PORT145_LCD2DISP_MARK, PORT145_FN4), \
  747. PINMUX_DATA(PORT145_LCD2RS_MARK, PORT145_FN5), \
  748. PINMUX_DATA(VIO2_D7_MARK, PORT145_FN6), \
  749. PINMUX_DATA(LCD2D5_MARK, PORT145_FN7),
  750. PINMUX_DATA(VIO_CLK_MARK, PORT146_FN1), \
  751. PINMUX_DATA(LCD2DCK_MARK, PORT146_FN4), \
  752. PINMUX_DATA(PORT146_LCD2WR__MARK, PORT146_FN5), \
  753. PINMUX_DATA(VIO2_CLK_MARK, PORT146_FN6, MSEL4CR_MSEL27_0), \
  754. PINMUX_DATA(LCD2D18_MARK, PORT146_FN7),
  755. PINMUX_DATA(VIO_FIELD_MARK, PORT147_FN1), \
  756. PINMUX_DATA(LCD2RD__MARK, PORT147_FN4), \
  757. PINMUX_DATA(VIO2_FIELD_MARK, PORT147_FN6, MSEL4CR_MSEL27_0), \
  758. PINMUX_DATA(LCD2D19_MARK, PORT147_FN7),
  759. PINMUX_DATA(VIO_CKO_MARK, PORT148_FN1),
  760. PINMUX_DATA(A27_MARK, PORT149_FN1), \
  761. PINMUX_DATA(PORT149_RDWR_MARK, PORT149_FN2), \
  762. PINMUX_DATA(MFG0_IN1_MARK, PORT149_FN3), \
  763. PINMUX_DATA(PORT149_KEYOUT9_MARK, PORT149_FN4),
  764. PINMUX_DATA(MFG0_IN2_MARK, PORT150_FN3),
  765. PINMUX_DATA(TS_SPSYNC3_MARK, PORT151_FN4), \
  766. PINMUX_DATA(MSIOF2_RSCK_MARK, PORT151_FN5),
  767. PINMUX_DATA(TS_SDAT3_MARK, PORT152_FN4), \
  768. PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT152_FN5),
  769. PINMUX_DATA(TPU1TO2_MARK, PORT153_FN3), \
  770. PINMUX_DATA(TS_SDEN3_MARK, PORT153_FN4), \
  771. PINMUX_DATA(PORT153_MSIOF2_SS1_MARK, PORT153_FN5),
  772. PINMUX_DATA(SCIFA2_TXD1_MARK, PORT154_FN2, MSEL3CR_MSEL9_0), \
  773. PINMUX_DATA(MSIOF2_MCK0_MARK, PORT154_FN5),
  774. PINMUX_DATA(SCIFA2_RXD1_MARK, PORT155_FN2, MSEL3CR_MSEL9_0), \
  775. PINMUX_DATA(MSIOF2_MCK1_MARK, PORT155_FN5),
  776. PINMUX_DATA(SCIFA2_RTS1__MARK, PORT156_FN2, MSEL3CR_MSEL9_0), \
  777. PINMUX_DATA(PORT156_MSIOF2_SS2_MARK, PORT156_FN5),
  778. PINMUX_DATA(SCIFA2_CTS1__MARK, PORT157_FN2, MSEL3CR_MSEL9_0), \
  779. PINMUX_DATA(PORT157_MSIOF2_RXD_MARK, PORT157_FN5, MSEL4CR_MSEL11_0,
  780. MSEL4CR_MSEL10_0),
  781. PINMUX_DATA(DINT__MARK, PORT158_FN1), \
  782. PINMUX_DATA(SCIFA2_SCK1_MARK, PORT158_FN2, MSEL3CR_MSEL9_0), \
  783. PINMUX_DATA(TS_SCK3_MARK, PORT158_FN4),
  784. PINMUX_DATA(PORT159_SCIFB_SCK_MARK, PORT159_FN1, MSEL4CR_MSEL22_0), \
  785. PINMUX_DATA(PORT159_SCIFA5_SCK_MARK, PORT159_FN2, MSEL4CR_MSEL21_1), \
  786. PINMUX_DATA(NMI_MARK, PORT159_FN3),
  787. PINMUX_DATA(PORT160_SCIFB_TXD_MARK, PORT160_FN1, MSEL4CR_MSEL22_0), \
  788. PINMUX_DATA(PORT160_SCIFA5_TXD_MARK, PORT160_FN2, MSEL4CR_MSEL21_1),
  789. PINMUX_DATA(PORT161_SCIFB_CTS__MARK, PORT161_FN1, MSEL4CR_MSEL22_0), \
  790. PINMUX_DATA(PORT161_SCIFA5_CTS__MARK, PORT161_FN2, MSEL4CR_MSEL21_1),
  791. PINMUX_DATA(PORT162_SCIFB_RXD_MARK, PORT162_FN1, MSEL4CR_MSEL22_0), \
  792. PINMUX_DATA(PORT162_SCIFA5_RXD_MARK, PORT162_FN2, MSEL4CR_MSEL21_1),
  793. PINMUX_DATA(PORT163_SCIFB_RTS__MARK, PORT163_FN1, MSEL4CR_MSEL22_0), \
  794. PINMUX_DATA(PORT163_SCIFA5_RTS__MARK, PORT163_FN2, MSEL4CR_MSEL21_1), \
  795. PINMUX_DATA(TPU3TO0_MARK, PORT163_FN5),
  796. PINMUX_DATA(LCDD0_MARK, PORT192_FN1),
  797. PINMUX_DATA(LCDD1_MARK, PORT193_FN1), \
  798. PINMUX_DATA(PORT193_SCIFA5_CTS__MARK, PORT193_FN3, MSEL4CR_MSEL21_0,
  799. MSEL4CR_MSEL20_1), \
  800. PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT193_FN5),
  801. PINMUX_DATA(LCDD2_MARK, PORT194_FN1), \
  802. PINMUX_DATA(PORT194_SCIFA5_RTS__MARK, PORT194_FN3, MSEL4CR_MSEL21_0,
  803. MSEL4CR_MSEL20_1), \
  804. PINMUX_DATA(BBIF2_TSCK1_MARK, PORT194_FN5),
  805. PINMUX_DATA(LCDD3_MARK, PORT195_FN1), \
  806. PINMUX_DATA(PORT195_SCIFA5_RXD_MARK, PORT195_FN3, MSEL4CR_MSEL21_0,
  807. MSEL4CR_MSEL20_1), \
  808. PINMUX_DATA(BBIF2_TXD1_MARK, PORT195_FN5),
  809. PINMUX_DATA(LCDD4_MARK, PORT196_FN1), \
  810. PINMUX_DATA(PORT196_SCIFA5_TXD_MARK, PORT196_FN3, MSEL4CR_MSEL21_0,
  811. MSEL4CR_MSEL20_1),
  812. PINMUX_DATA(LCDD5_MARK, PORT197_FN1), \
  813. PINMUX_DATA(PORT197_SCIFA5_SCK_MARK, PORT197_FN3, MSEL4CR_MSEL21_0,
  814. MSEL4CR_MSEL20_1), \
  815. PINMUX_DATA(MFG2_OUT2_MARK, PORT197_FN5), \
  816. PINMUX_DATA(TPU2TO1_MARK, PORT197_FN7),
  817. PINMUX_DATA(LCDD6_MARK, PORT198_FN1),
  818. PINMUX_DATA(LCDD7_MARK, PORT199_FN1), \
  819. PINMUX_DATA(TPU4TO1_MARK, PORT199_FN2), \
  820. PINMUX_DATA(MFG4_OUT2_MARK, PORT199_FN5),
  821. PINMUX_DATA(LCDD8_MARK, PORT200_FN1), \
  822. PINMUX_DATA(D16_MARK, PORT200_FN6),
  823. PINMUX_DATA(LCDD9_MARK, PORT201_FN1), \
  824. PINMUX_DATA(D17_MARK, PORT201_FN6),
  825. PINMUX_DATA(LCDD10_MARK, PORT202_FN1), \
  826. PINMUX_DATA(D18_MARK, PORT202_FN6),
  827. PINMUX_DATA(LCDD11_MARK, PORT203_FN1), \
  828. PINMUX_DATA(D19_MARK, PORT203_FN6),
  829. PINMUX_DATA(LCDD12_MARK, PORT204_FN1), \
  830. PINMUX_DATA(D20_MARK, PORT204_FN6),
  831. PINMUX_DATA(LCDD13_MARK, PORT205_FN1), \
  832. PINMUX_DATA(D21_MARK, PORT205_FN6),
  833. PINMUX_DATA(LCDD14_MARK, PORT206_FN1), \
  834. PINMUX_DATA(D22_MARK, PORT206_FN6),
  835. PINMUX_DATA(LCDD15_MARK, PORT207_FN1), \
  836. PINMUX_DATA(PORT207_MSIOF0L_SS1_MARK, PORT207_FN2, MSEL3CR_MSEL11_1), \
  837. PINMUX_DATA(D23_MARK, PORT207_FN6),
  838. PINMUX_DATA(LCDD16_MARK, PORT208_FN1), \
  839. PINMUX_DATA(PORT208_MSIOF0L_SS2_MARK, PORT208_FN2, MSEL3CR_MSEL11_1), \
  840. PINMUX_DATA(D24_MARK, PORT208_FN6),
  841. PINMUX_DATA(LCDD17_MARK, PORT209_FN1), \
  842. PINMUX_DATA(D25_MARK, PORT209_FN6),
  843. PINMUX_DATA(LCDD18_MARK, PORT210_FN1), \
  844. PINMUX_DATA(DREQ2_MARK, PORT210_FN2), \
  845. PINMUX_DATA(PORT210_MSIOF0L_SS1_MARK, PORT210_FN5, MSEL3CR_MSEL11_1), \
  846. PINMUX_DATA(D26_MARK, PORT210_FN6),
  847. PINMUX_DATA(LCDD19_MARK, PORT211_FN1), \
  848. PINMUX_DATA(PORT211_MSIOF0L_SS2_MARK, PORT211_FN5, MSEL3CR_MSEL11_1), \
  849. PINMUX_DATA(D27_MARK, PORT211_FN6),
  850. PINMUX_DATA(LCDD20_MARK, PORT212_FN1), \
  851. PINMUX_DATA(TS_SPSYNC1_MARK, PORT212_FN2), \
  852. PINMUX_DATA(MSIOF0L_MCK0_MARK, PORT212_FN5, MSEL3CR_MSEL11_1), \
  853. PINMUX_DATA(D28_MARK, PORT212_FN6),
  854. PINMUX_DATA(LCDD21_MARK, PORT213_FN1), \
  855. PINMUX_DATA(TS_SDAT1_MARK, PORT213_FN2), \
  856. PINMUX_DATA(MSIOF0L_MCK1_MARK, PORT213_FN5, MSEL3CR_MSEL11_1), \
  857. PINMUX_DATA(D29_MARK, PORT213_FN6),
  858. PINMUX_DATA(LCDD22_MARK, PORT214_FN1), \
  859. PINMUX_DATA(TS_SDEN1_MARK, PORT214_FN2), \
  860. PINMUX_DATA(MSIOF0L_RSCK_MARK, PORT214_FN5, MSEL3CR_MSEL11_1), \
  861. PINMUX_DATA(D30_MARK, PORT214_FN6),
  862. PINMUX_DATA(LCDD23_MARK, PORT215_FN1), \
  863. PINMUX_DATA(TS_SCK1_MARK, PORT215_FN2), \
  864. PINMUX_DATA(MSIOF0L_RSYNC_MARK, PORT215_FN5, MSEL3CR_MSEL11_1), \
  865. PINMUX_DATA(D31_MARK, PORT215_FN6),
  866. PINMUX_DATA(LCDDCK_MARK, PORT216_FN1), \
  867. PINMUX_DATA(LCDWR__MARK, PORT216_FN2),
  868. PINMUX_DATA(LCDRD__MARK, PORT217_FN1), \
  869. PINMUX_DATA(DACK2_MARK, PORT217_FN2), \
  870. PINMUX_DATA(PORT217_LCD2RS_MARK, PORT217_FN3), \
  871. PINMUX_DATA(MSIOF0L_TSYNC_MARK, PORT217_FN5, MSEL3CR_MSEL11_1), \
  872. PINMUX_DATA(VIO2_FIELD3_MARK, PORT217_FN6, MSEL4CR_MSEL27_1,
  873. MSEL4CR_MSEL26_1), \
  874. PINMUX_DATA(PORT217_LCD2DISP_MARK, PORT217_FN7),
  875. PINMUX_DATA(LCDHSYN_MARK, PORT218_FN1), \
  876. PINMUX_DATA(LCDCS__MARK, PORT218_FN2), \
  877. PINMUX_DATA(LCDCS2__MARK, PORT218_FN3), \
  878. PINMUX_DATA(DACK3_MARK, PORT218_FN4), \
  879. PINMUX_DATA(PORT218_VIO_CKOR_MARK, PORT218_FN5),
  880. PINMUX_DATA(LCDDISP_MARK, PORT219_FN1), \
  881. PINMUX_DATA(LCDRS_MARK, PORT219_FN2), \
  882. PINMUX_DATA(PORT219_LCD2WR__MARK, PORT219_FN3), \
  883. PINMUX_DATA(DREQ3_MARK, PORT219_FN4), \
  884. PINMUX_DATA(MSIOF0L_TSCK_MARK, PORT219_FN5, MSEL3CR_MSEL11_1), \
  885. PINMUX_DATA(VIO2_CLK3_MARK, PORT219_FN6, MSEL4CR_MSEL27_1,
  886. MSEL4CR_MSEL26_1), \
  887. PINMUX_DATA(LCD2DCK_2_MARK, PORT219_FN7),
  888. PINMUX_DATA(LCDVSYN_MARK, PORT220_FN1), \
  889. PINMUX_DATA(LCDVSYN2_MARK, PORT220_FN2),
  890. PINMUX_DATA(LCDLCLK_MARK, PORT221_FN1), \
  891. PINMUX_DATA(DREQ1_MARK, PORT221_FN2), \
  892. PINMUX_DATA(PORT221_LCD2CS__MARK, PORT221_FN3), \
  893. PINMUX_DATA(PWEN_MARK, PORT221_FN4), \
  894. PINMUX_DATA(MSIOF0L_RXD_MARK, PORT221_FN5, MSEL3CR_MSEL11_1), \
  895. PINMUX_DATA(VIO2_HD3_MARK, PORT221_FN6, MSEL4CR_MSEL27_1,
  896. MSEL4CR_MSEL26_1), \
  897. PINMUX_DATA(PORT221_LCD2HSYN_MARK, PORT221_FN7),
  898. PINMUX_DATA(LCDDON_MARK, PORT222_FN1), \
  899. PINMUX_DATA(LCDDON2_MARK, PORT222_FN2), \
  900. PINMUX_DATA(DACK1_MARK, PORT222_FN3), \
  901. PINMUX_DATA(OVCN_MARK, PORT222_FN4), \
  902. PINMUX_DATA(MSIOF0L_TXD_MARK, PORT222_FN5, MSEL3CR_MSEL11_1), \
  903. PINMUX_DATA(VIO2_VD3_MARK, PORT222_FN6, MSEL4CR_MSEL27_1,
  904. MSEL4CR_MSEL26_1), \
  905. PINMUX_DATA(PORT222_LCD2VSYN_MARK, PORT222_FN7, MSEL3CR_MSEL2_1),
  906. PINMUX_DATA(SCIFA1_TXD_MARK, PORT225_FN2), \
  907. PINMUX_DATA(OVCN2_MARK, PORT225_FN4),
  908. PINMUX_DATA(EXTLP_MARK, PORT226_FN1), \
  909. PINMUX_DATA(SCIFA1_SCK_MARK, PORT226_FN2), \
  910. PINMUX_DATA(PORT226_VIO_CKO2_MARK, PORT226_FN5),
  911. PINMUX_DATA(SCIFA1_RTS__MARK, PORT227_FN2), \
  912. PINMUX_DATA(IDIN_MARK, PORT227_FN4),
  913. PINMUX_DATA(SCIFA1_RXD_MARK, PORT228_FN2),
  914. PINMUX_DATA(SCIFA1_CTS__MARK, PORT229_FN2), \
  915. PINMUX_DATA(MFG1_IN1_MARK, PORT229_FN3),
  916. PINMUX_DATA(MSIOF1_TXD_MARK, PORT230_FN1), \
  917. PINMUX_DATA(SCIFA2_TXD2_MARK, PORT230_FN2, MSEL3CR_MSEL9_1),
  918. PINMUX_DATA(MSIOF1_TSYNC_MARK, PORT231_FN1), \
  919. PINMUX_DATA(SCIFA2_CTS2__MARK, PORT231_FN2, MSEL3CR_MSEL9_1),
  920. PINMUX_DATA(MSIOF1_TSCK_MARK, PORT232_FN1), \
  921. PINMUX_DATA(SCIFA2_SCK2_MARK, PORT232_FN2, MSEL3CR_MSEL9_1),
  922. PINMUX_DATA(MSIOF1_RXD_MARK, PORT233_FN1), \
  923. PINMUX_DATA(SCIFA2_RXD2_MARK, PORT233_FN2, MSEL3CR_MSEL9_1),
  924. PINMUX_DATA(MSIOF1_RSCK_MARK, PORT234_FN1), \
  925. PINMUX_DATA(SCIFA2_RTS2__MARK, PORT234_FN2, MSEL3CR_MSEL9_1), \
  926. PINMUX_DATA(VIO2_CLK2_MARK, PORT234_FN6, MSEL4CR_MSEL27_1,
  927. MSEL4CR_MSEL26_0), \
  928. PINMUX_DATA(LCD2D20_MARK, PORT234_FN7),
  929. PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT235_FN1), \
  930. PINMUX_DATA(MFG1_IN2_MARK, PORT235_FN3), \
  931. PINMUX_DATA(VIO2_VD2_MARK, PORT235_FN6, MSEL4CR_MSEL27_1,
  932. MSEL4CR_MSEL26_0), \
  933. PINMUX_DATA(LCD2D21_MARK, PORT235_FN7),
  934. PINMUX_DATA(MSIOF1_MCK0_MARK, PORT236_FN1), \
  935. PINMUX_DATA(PORT236_I2C_SDA2_MARK, PORT236_FN2, MSEL2CR_MSEL17_0,
  936. MSEL2CR_MSEL16_0),
  937. PINMUX_DATA(MSIOF1_MCK1_MARK, PORT237_FN1), \
  938. PINMUX_DATA(PORT237_I2C_SCL2_MARK, PORT237_FN2, MSEL2CR_MSEL17_0,
  939. MSEL2CR_MSEL16_0),
  940. PINMUX_DATA(MSIOF1_SS1_MARK, PORT238_FN1), \
  941. PINMUX_DATA(VIO2_FIELD2_MARK, PORT238_FN6, MSEL4CR_MSEL27_1,
  942. MSEL4CR_MSEL26_0), \
  943. PINMUX_DATA(LCD2D22_MARK, PORT238_FN7),
  944. PINMUX_DATA(MSIOF1_SS2_MARK, PORT239_FN1), \
  945. PINMUX_DATA(VIO2_HD2_MARK, PORT239_FN6, MSEL4CR_MSEL27_1,
  946. MSEL4CR_MSEL26_0), \
  947. PINMUX_DATA(LCD2D23_MARK, PORT239_FN7),
  948. PINMUX_DATA(SCIFA6_TXD_MARK, PORT240_FN1),
  949. PINMUX_DATA(PORT241_IRDA_OUT_MARK, PORT241_FN1, MSEL4CR_MSEL19_0), \
  950. PINMUX_DATA(PORT241_IROUT_MARK, PORT241_FN2), \
  951. PINMUX_DATA(MFG4_OUT1_MARK, PORT241_FN3), \
  952. PINMUX_DATA(TPU4TO0_MARK, PORT241_FN4),
  953. PINMUX_DATA(PORT242_IRDA_IN_MARK, PORT242_FN1, MSEL4CR_MSEL19_0), \
  954. PINMUX_DATA(MFG4_IN2_MARK, PORT242_FN3),
  955. PINMUX_DATA(PORT243_IRDA_FIRSEL_MARK, PORT243_FN1, MSEL4CR_MSEL19_0), \
  956. PINMUX_DATA(PORT243_VIO_CKO2_MARK, PORT243_FN2),
  957. PINMUX_DATA(PORT244_SCIFA5_CTS__MARK, PORT244_FN1, MSEL4CR_MSEL21_0,
  958. MSEL4CR_MSEL20_0), \
  959. PINMUX_DATA(MFG2_IN1_MARK, PORT244_FN2), \
  960. PINMUX_DATA(PORT244_SCIFB_CTS__MARK, PORT244_FN3, MSEL4CR_MSEL22_1), \
  961. PINMUX_DATA(MSIOF2R_RXD_MARK, PORT244_FN7, MSEL4CR_MSEL11_1),
  962. PINMUX_DATA(PORT245_SCIFA5_RTS__MARK, PORT245_FN1, MSEL4CR_MSEL21_0,
  963. MSEL4CR_MSEL20_0), \
  964. PINMUX_DATA(MFG2_IN2_MARK, PORT245_FN2), \
  965. PINMUX_DATA(PORT245_SCIFB_RTS__MARK, PORT245_FN3, MSEL4CR_MSEL22_1), \
  966. PINMUX_DATA(MSIOF2R_TXD_MARK, PORT245_FN7, MSEL4CR_MSEL11_1),
  967. PINMUX_DATA(PORT246_SCIFA5_RXD_MARK, PORT246_FN1, MSEL4CR_MSEL21_0,
  968. MSEL4CR_MSEL20_0), \
  969. PINMUX_DATA(MFG1_OUT1_MARK, PORT246_FN2), \
  970. PINMUX_DATA(PORT246_SCIFB_RXD_MARK, PORT246_FN3, MSEL4CR_MSEL22_1), \
  971. PINMUX_DATA(TPU1TO0_MARK, PORT246_FN4),
  972. PINMUX_DATA(PORT247_SCIFA5_TXD_MARK, PORT247_FN1, MSEL4CR_MSEL21_0,
  973. MSEL4CR_MSEL20_0), \
  974. PINMUX_DATA(MFG3_OUT2_MARK, PORT247_FN2), \
  975. PINMUX_DATA(PORT247_SCIFB_TXD_MARK, PORT247_FN3, MSEL4CR_MSEL22_1), \
  976. PINMUX_DATA(TPU3TO1_MARK, PORT247_FN4),
  977. PINMUX_DATA(PORT248_SCIFA5_SCK_MARK, PORT248_FN1, MSEL4CR_MSEL21_0,
  978. MSEL4CR_MSEL20_0), \
  979. PINMUX_DATA(MFG2_OUT1_MARK, PORT248_FN2), \
  980. PINMUX_DATA(PORT248_SCIFB_SCK_MARK, PORT248_FN3, MSEL4CR_MSEL22_1), \
  981. PINMUX_DATA(TPU2TO0_MARK, PORT248_FN4), \
  982. PINMUX_DATA(PORT248_I2C_SCL3_MARK, PORT248_FN5, MSEL2CR_MSEL19_0,
  983. MSEL2CR_MSEL18_0), \
  984. PINMUX_DATA(MSIOF2R_TSCK_MARK, PORT248_FN7, MSEL4CR_MSEL11_1),
  985. PINMUX_DATA(PORT249_IROUT_MARK, PORT249_FN1), \
  986. PINMUX_DATA(MFG4_IN1_MARK, PORT249_FN2), \
  987. PINMUX_DATA(PORT249_I2C_SDA3_MARK, PORT249_FN5, MSEL2CR_MSEL19_0,
  988. MSEL2CR_MSEL18_0), \
  989. PINMUX_DATA(MSIOF2R_TSYNC_MARK, PORT249_FN7, MSEL4CR_MSEL11_1),
  990. PINMUX_DATA(SDHICLK0_MARK, PORT250_FN1),
  991. PINMUX_DATA(SDHICD0_MARK, PORT251_FN1),
  992. PINMUX_DATA(SDHID0_0_MARK, PORT252_FN1),
  993. PINMUX_DATA(SDHID0_1_MARK, PORT253_FN1),
  994. PINMUX_DATA(SDHID0_2_MARK, PORT254_FN1),
  995. PINMUX_DATA(SDHID0_3_MARK, PORT255_FN1),
  996. PINMUX_DATA(SDHICMD0_MARK, PORT256_FN1),
  997. PINMUX_DATA(SDHIWP0_MARK, PORT257_FN1),
  998. PINMUX_DATA(SDHICLK1_MARK, PORT258_FN1),
  999. PINMUX_DATA(SDHID1_0_MARK, PORT259_FN1), \
  1000. PINMUX_DATA(TS_SPSYNC2_MARK, PORT259_FN3),
  1001. PINMUX_DATA(SDHID1_1_MARK, PORT260_FN1), \
  1002. PINMUX_DATA(TS_SDAT2_MARK, PORT260_FN3),
  1003. PINMUX_DATA(SDHID1_2_MARK, PORT261_FN1), \
  1004. PINMUX_DATA(TS_SDEN2_MARK, PORT261_FN3),
  1005. PINMUX_DATA(SDHID1_3_MARK, PORT262_FN1), \
  1006. PINMUX_DATA(TS_SCK2_MARK, PORT262_FN3),
  1007. PINMUX_DATA(SDHICMD1_MARK, PORT263_FN1),
  1008. PINMUX_DATA(SDHICLK2_MARK, PORT264_FN1),
  1009. PINMUX_DATA(SDHID2_0_MARK, PORT265_FN1), \
  1010. PINMUX_DATA(TS_SPSYNC4_MARK, PORT265_FN3),
  1011. PINMUX_DATA(SDHID2_1_MARK, PORT266_FN1), \
  1012. PINMUX_DATA(TS_SDAT4_MARK, PORT266_FN3),
  1013. PINMUX_DATA(SDHID2_2_MARK, PORT267_FN1), \
  1014. PINMUX_DATA(TS_SDEN4_MARK, PORT267_FN3),
  1015. PINMUX_DATA(SDHID2_3_MARK, PORT268_FN1), \
  1016. PINMUX_DATA(TS_SCK4_MARK, PORT268_FN3),
  1017. PINMUX_DATA(SDHICMD2_MARK, PORT269_FN1),
  1018. PINMUX_DATA(MMCCLK0_MARK, PORT270_FN1, MSEL4CR_MSEL15_0),
  1019. PINMUX_DATA(MMCD0_0_MARK, PORT271_FN1, MSEL4CR_MSEL15_0),
  1020. PINMUX_DATA(MMCD0_1_MARK, PORT272_FN1, MSEL4CR_MSEL15_0),
  1021. PINMUX_DATA(MMCD0_2_MARK, PORT273_FN1, MSEL4CR_MSEL15_0),
  1022. PINMUX_DATA(MMCD0_3_MARK, PORT274_FN1, MSEL4CR_MSEL15_0),
  1023. PINMUX_DATA(MMCD0_4_MARK, PORT275_FN1, MSEL4CR_MSEL15_0),
  1024. PINMUX_DATA(TS_SPSYNC5_MARK, PORT275_FN3),
  1025. PINMUX_DATA(MMCD0_5_MARK, PORT276_FN1, MSEL4CR_MSEL15_0),
  1026. PINMUX_DATA(TS_SDAT5_MARK, PORT276_FN3),
  1027. PINMUX_DATA(MMCD0_6_MARK, PORT277_FN1, MSEL4CR_MSEL15_0),
  1028. PINMUX_DATA(TS_SDEN5_MARK, PORT277_FN3),
  1029. PINMUX_DATA(MMCD0_7_MARK, PORT278_FN1, MSEL4CR_MSEL15_0),
  1030. PINMUX_DATA(TS_SCK5_MARK, PORT278_FN3),
  1031. PINMUX_DATA(MMCCMD0_MARK, PORT279_FN1, MSEL4CR_MSEL15_0),
  1032. PINMUX_DATA(RESETOUTS__MARK, PORT281_FN1), \
  1033. PINMUX_DATA(EXTAL2OUT_MARK, PORT281_FN2),
  1034. PINMUX_DATA(MCP_WAIT__MCP_FRB_MARK, PORT288_FN1),
  1035. PINMUX_DATA(MCP_CKO_MARK, PORT289_FN1), \
  1036. PINMUX_DATA(MMCCLK1_MARK, PORT289_FN2, MSEL4CR_MSEL15_1),
  1037. PINMUX_DATA(MCP_D15_MCP_NAF15_MARK, PORT290_FN1),
  1038. PINMUX_DATA(MCP_D14_MCP_NAF14_MARK, PORT291_FN1),
  1039. PINMUX_DATA(MCP_D13_MCP_NAF13_MARK, PORT292_FN1),
  1040. PINMUX_DATA(MCP_D12_MCP_NAF12_MARK, PORT293_FN1),
  1041. PINMUX_DATA(MCP_D11_MCP_NAF11_MARK, PORT294_FN1),
  1042. PINMUX_DATA(MCP_D10_MCP_NAF10_MARK, PORT295_FN1),
  1043. PINMUX_DATA(MCP_D9_MCP_NAF9_MARK, PORT296_FN1),
  1044. PINMUX_DATA(MCP_D8_MCP_NAF8_MARK, PORT297_FN1), \
  1045. PINMUX_DATA(MMCCMD1_MARK, PORT297_FN2, MSEL4CR_MSEL15_1),
  1046. PINMUX_DATA(MCP_D7_MCP_NAF7_MARK, PORT298_FN1), \
  1047. PINMUX_DATA(MMCD1_7_MARK, PORT298_FN2, MSEL4CR_MSEL15_1),
  1048. PINMUX_DATA(MCP_D6_MCP_NAF6_MARK, PORT299_FN1), \
  1049. PINMUX_DATA(MMCD1_6_MARK, PORT299_FN2, MSEL4CR_MSEL15_1),
  1050. PINMUX_DATA(MCP_D5_MCP_NAF5_MARK, PORT300_FN1), \
  1051. PINMUX_DATA(MMCD1_5_MARK, PORT300_FN2, MSEL4CR_MSEL15_1),
  1052. PINMUX_DATA(MCP_D4_MCP_NAF4_MARK, PORT301_FN1), \
  1053. PINMUX_DATA(MMCD1_4_MARK, PORT301_FN2, MSEL4CR_MSEL15_1),
  1054. PINMUX_DATA(MCP_D3_MCP_NAF3_MARK, PORT302_FN1), \
  1055. PINMUX_DATA(MMCD1_3_MARK, PORT302_FN2, MSEL4CR_MSEL15_1),
  1056. PINMUX_DATA(MCP_D2_MCP_NAF2_MARK, PORT303_FN1), \
  1057. PINMUX_DATA(MMCD1_2_MARK, PORT303_FN2, MSEL4CR_MSEL15_1),
  1058. PINMUX_DATA(MCP_D1_MCP_NAF1_MARK, PORT304_FN1), \
  1059. PINMUX_DATA(MMCD1_1_MARK, PORT304_FN2, MSEL4CR_MSEL15_1),
  1060. PINMUX_DATA(MCP_D0_MCP_NAF0_MARK, PORT305_FN1), \
  1061. PINMUX_DATA(MMCD1_0_MARK, PORT305_FN2, MSEL4CR_MSEL15_1),
  1062. PINMUX_DATA(MCP_NBRSTOUT__MARK, PORT306_FN1),
  1063. PINMUX_DATA(MCP_WE0__MCP_FWE_MARK, PORT309_FN1), \
  1064. PINMUX_DATA(MCP_RDWR_MCP_FWE_MARK, PORT309_FN2),
  1065. /* MSEL2 special cases */
  1066. PINMUX_DATA(TSIF2_TS_XX1_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,
  1067. MSEL2CR_MSEL12_0),
  1068. PINMUX_DATA(TSIF2_TS_XX2_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_0,
  1069. MSEL2CR_MSEL12_1),
  1070. PINMUX_DATA(TSIF2_TS_XX3_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,
  1071. MSEL2CR_MSEL12_0),
  1072. PINMUX_DATA(TSIF2_TS_XX4_MARK, MSEL2CR_MSEL14_0, MSEL2CR_MSEL13_1,
  1073. MSEL2CR_MSEL12_1),
  1074. PINMUX_DATA(TSIF2_TS_XX5_MARK, MSEL2CR_MSEL14_1, MSEL2CR_MSEL13_0,
  1075. MSEL2CR_MSEL12_0),
  1076. PINMUX_DATA(TSIF1_TS_XX1_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,
  1077. MSEL2CR_MSEL9_0),
  1078. PINMUX_DATA(TSIF1_TS_XX2_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_0,
  1079. MSEL2CR_MSEL9_1),
  1080. PINMUX_DATA(TSIF1_TS_XX3_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,
  1081. MSEL2CR_MSEL9_0),
  1082. PINMUX_DATA(TSIF1_TS_XX4_MARK, MSEL2CR_MSEL11_0, MSEL2CR_MSEL10_1,
  1083. MSEL2CR_MSEL9_1),
  1084. PINMUX_DATA(TSIF1_TS_XX5_MARK, MSEL2CR_MSEL11_1, MSEL2CR_MSEL10_0,
  1085. MSEL2CR_MSEL9_0),
  1086. PINMUX_DATA(TSIF0_TS_XX1_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,
  1087. MSEL2CR_MSEL6_0),
  1088. PINMUX_DATA(TSIF0_TS_XX2_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_0,
  1089. MSEL2CR_MSEL6_1),
  1090. PINMUX_DATA(TSIF0_TS_XX3_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,
  1091. MSEL2CR_MSEL6_0),
  1092. PINMUX_DATA(TSIF0_TS_XX4_MARK, MSEL2CR_MSEL8_0, MSEL2CR_MSEL7_1,
  1093. MSEL2CR_MSEL6_1),
  1094. PINMUX_DATA(TSIF0_TS_XX5_MARK, MSEL2CR_MSEL8_1, MSEL2CR_MSEL7_0,
  1095. MSEL2CR_MSEL6_0),
  1096. PINMUX_DATA(MST1_TS_XX1_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,
  1097. MSEL2CR_MSEL3_0),
  1098. PINMUX_DATA(MST1_TS_XX2_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_0,
  1099. MSEL2CR_MSEL3_1),
  1100. PINMUX_DATA(MST1_TS_XX3_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,
  1101. MSEL2CR_MSEL3_0),
  1102. PINMUX_DATA(MST1_TS_XX4_MARK, MSEL2CR_MSEL5_0, MSEL2CR_MSEL4_1,
  1103. MSEL2CR_MSEL3_1),
  1104. PINMUX_DATA(MST1_TS_XX5_MARK, MSEL2CR_MSEL5_1, MSEL2CR_MSEL4_0,
  1105. MSEL2CR_MSEL3_0),
  1106. PINMUX_DATA(MST0_TS_XX1_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,
  1107. MSEL2CR_MSEL0_0),
  1108. PINMUX_DATA(MST0_TS_XX2_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_0,
  1109. MSEL2CR_MSEL0_1),
  1110. PINMUX_DATA(MST0_TS_XX3_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,
  1111. MSEL2CR_MSEL0_0),
  1112. PINMUX_DATA(MST0_TS_XX4_MARK, MSEL2CR_MSEL2_0, MSEL2CR_MSEL1_1,
  1113. MSEL2CR_MSEL0_1),
  1114. PINMUX_DATA(MST0_TS_XX5_MARK, MSEL2CR_MSEL2_1, MSEL2CR_MSEL1_0,
  1115. MSEL2CR_MSEL0_0),
  1116. /* MSEL3 special cases */
  1117. PINMUX_DATA(SDHI0_VCCQ_MC0_ON_MARK, MSEL3CR_MSEL28_1),
  1118. PINMUX_DATA(SDHI0_VCCQ_MC0_OFF_MARK, MSEL3CR_MSEL28_0),
  1119. PINMUX_DATA(DEBUG_MON_VIO_MARK, MSEL3CR_MSEL15_0),
  1120. PINMUX_DATA(DEBUG_MON_LCDD_MARK, MSEL3CR_MSEL15_1),
  1121. PINMUX_DATA(LCDC_LCDC0_MARK, MSEL3CR_MSEL6_0),
  1122. PINMUX_DATA(LCDC_LCDC1_MARK, MSEL3CR_MSEL6_1),
  1123. /* MSEL4 special cases */
  1124. PINMUX_DATA(IRQ9_MEM_INT_MARK, MSEL4CR_MSEL29_0),
  1125. PINMUX_DATA(IRQ9_MCP_INT_MARK, MSEL4CR_MSEL29_1),
  1126. PINMUX_DATA(A11_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_0),
  1127. PINMUX_DATA(KEYOUT8_MARK, MSEL4CR_MSEL13_0, MSEL4CR_MSEL12_1),
  1128. PINMUX_DATA(TPU4TO3_MARK, MSEL4CR_MSEL13_1, MSEL4CR_MSEL12_0),
  1129. PINMUX_DATA(RESETA_N_PU_ON_MARK, MSEL4CR_MSEL4_0),
  1130. PINMUX_DATA(RESETA_N_PU_OFF_MARK, MSEL4CR_MSEL4_1),
  1131. PINMUX_DATA(EDBGREQ_PD_MARK, MSEL4CR_MSEL1_0),
  1132. PINMUX_DATA(EDBGREQ_PU_MARK, MSEL4CR_MSEL1_1),
  1133. };
  1134. #define SH73A0_PIN(pin, cfgs) \
  1135. { \
  1136. .name = __stringify(PORT##pin), \
  1137. .enum_id = PORT##pin##_DATA, \
  1138. .configs = cfgs, \
  1139. }
  1140. #define __I (SH_PFC_PIN_CFG_INPUT)
  1141. #define __O (SH_PFC_PIN_CFG_OUTPUT)
  1142. #define __IO (SH_PFC_PIN_CFG_INPUT | SH_PFC_PIN_CFG_OUTPUT)
  1143. #define __PD (SH_PFC_PIN_CFG_PULL_DOWN)
  1144. #define __PU (SH_PFC_PIN_CFG_PULL_UP)
  1145. #define __PUD (SH_PFC_PIN_CFG_PULL_DOWN | SH_PFC_PIN_CFG_PULL_UP)
  1146. #define SH73A0_PIN_I_PD(pin) SH73A0_PIN(pin, __I | __PD)
  1147. #define SH73A0_PIN_I_PU(pin) SH73A0_PIN(pin, __I | __PU)
  1148. #define SH73A0_PIN_I_PU_PD(pin) SH73A0_PIN(pin, __I | __PUD)
  1149. #define SH73A0_PIN_IO(pin) SH73A0_PIN(pin, __IO)
  1150. #define SH73A0_PIN_IO_PD(pin) SH73A0_PIN(pin, __IO | __PD)
  1151. #define SH73A0_PIN_IO_PU(pin) SH73A0_PIN(pin, __IO | __PU)
  1152. #define SH73A0_PIN_IO_PU_PD(pin) SH73A0_PIN(pin, __IO | __PUD)
  1153. #define SH73A0_PIN_O(pin) SH73A0_PIN(pin, __O)
  1154. static struct sh_pfc_pin pinmux_pins[] = {
  1155. /* Table 25-1 (I/O and Pull U/D) */
  1156. SH73A0_PIN_I_PD(0),
  1157. SH73A0_PIN_I_PU(1),
  1158. SH73A0_PIN_I_PU(2),
  1159. SH73A0_PIN_I_PU(3),
  1160. SH73A0_PIN_I_PU(4),
  1161. SH73A0_PIN_I_PU(5),
  1162. SH73A0_PIN_I_PU(6),
  1163. SH73A0_PIN_I_PU(7),
  1164. SH73A0_PIN_I_PU(8),
  1165. SH73A0_PIN_I_PD(9),
  1166. SH73A0_PIN_I_PD(10),
  1167. SH73A0_PIN_I_PU_PD(11),
  1168. SH73A0_PIN_IO_PU_PD(12),
  1169. SH73A0_PIN_IO_PU_PD(13),
  1170. SH73A0_PIN_IO_PU_PD(14),
  1171. SH73A0_PIN_IO_PU_PD(15),
  1172. SH73A0_PIN_IO_PD(16),
  1173. SH73A0_PIN_IO_PD(17),
  1174. SH73A0_PIN_IO_PU(18),
  1175. SH73A0_PIN_IO_PU(19),
  1176. SH73A0_PIN_O(20),
  1177. SH73A0_PIN_O(21),
  1178. SH73A0_PIN_O(22),
  1179. SH73A0_PIN_O(23),
  1180. SH73A0_PIN_O(24),
  1181. SH73A0_PIN_I_PD(25),
  1182. SH73A0_PIN_I_PD(26),
  1183. SH73A0_PIN_IO_PU(27),
  1184. SH73A0_PIN_IO_PU(28),
  1185. SH73A0_PIN_IO_PD(29),
  1186. SH73A0_PIN_IO_PD(30),
  1187. SH73A0_PIN_IO_PU(31),
  1188. SH73A0_PIN_IO_PD(32),
  1189. SH73A0_PIN_I_PU_PD(33),
  1190. SH73A0_PIN_IO_PD(34),
  1191. SH73A0_PIN_I_PU_PD(35),
  1192. SH73A0_PIN_IO_PD(36),
  1193. SH73A0_PIN_IO(37),
  1194. SH73A0_PIN_O(38),
  1195. SH73A0_PIN_I_PU(39),
  1196. SH73A0_PIN_I_PU_PD(40),
  1197. SH73A0_PIN_O(41),
  1198. SH73A0_PIN_IO_PD(42),
  1199. SH73A0_PIN_IO_PU_PD(43),
  1200. SH73A0_PIN_IO_PU_PD(44),
  1201. SH73A0_PIN_IO_PD(45),
  1202. SH73A0_PIN_IO_PD(46),
  1203. SH73A0_PIN_IO_PD(47),
  1204. SH73A0_PIN_I_PD(48),
  1205. SH73A0_PIN_IO_PU_PD(49),
  1206. SH73A0_PIN_IO_PD(50),
  1207. SH73A0_PIN_IO_PD(51),
  1208. SH73A0_PIN_O(52),
  1209. SH73A0_PIN_IO_PU_PD(53),
  1210. SH73A0_PIN_IO_PU_PD(54),
  1211. SH73A0_PIN_IO_PD(55),
  1212. SH73A0_PIN_I_PU_PD(56),
  1213. SH73A0_PIN_IO(57),
  1214. SH73A0_PIN_IO(58),
  1215. SH73A0_PIN_IO(59),
  1216. SH73A0_PIN_IO(60),
  1217. SH73A0_PIN_IO(61),
  1218. SH73A0_PIN_IO_PD(62),
  1219. SH73A0_PIN_IO_PD(63),
  1220. SH73A0_PIN_IO_PU_PD(64),
  1221. SH73A0_PIN_IO_PD(65),
  1222. SH73A0_PIN_IO_PU_PD(66),
  1223. SH73A0_PIN_IO_PU_PD(67),
  1224. SH73A0_PIN_IO_PU_PD(68),
  1225. SH73A0_PIN_IO_PU_PD(69),
  1226. SH73A0_PIN_IO_PU_PD(70),
  1227. SH73A0_PIN_IO_PU_PD(71),
  1228. SH73A0_PIN_IO_PU_PD(72),
  1229. SH73A0_PIN_I_PU_PD(73),
  1230. SH73A0_PIN_IO_PU(74),
  1231. SH73A0_PIN_IO_PU(75),
  1232. SH73A0_PIN_IO_PU(76),
  1233. SH73A0_PIN_IO_PU(77),
  1234. SH73A0_PIN_IO_PU(78),
  1235. SH73A0_PIN_IO_PU(79),
  1236. SH73A0_PIN_IO_PU(80),
  1237. SH73A0_PIN_IO_PU(81),
  1238. SH73A0_PIN_IO_PU(82),
  1239. SH73A0_PIN_IO_PU(83),
  1240. SH73A0_PIN_IO_PU(84),
  1241. SH73A0_PIN_IO_PU(85),
  1242. SH73A0_PIN_IO_PU(86),
  1243. SH73A0_PIN_IO_PU(87),
  1244. SH73A0_PIN_IO_PU(88),
  1245. SH73A0_PIN_IO_PU(89),
  1246. SH73A0_PIN_O(90),
  1247. SH73A0_PIN_IO_PU(91),
  1248. SH73A0_PIN_O(92),
  1249. SH73A0_PIN_IO_PU(93),
  1250. SH73A0_PIN_O(94),
  1251. SH73A0_PIN_I_PU_PD(95),
  1252. SH73A0_PIN_IO(96),
  1253. SH73A0_PIN_IO(97),
  1254. SH73A0_PIN_IO(98),
  1255. SH73A0_PIN_I_PU(99),
  1256. SH73A0_PIN_O(100),
  1257. SH73A0_PIN_O(101),
  1258. SH73A0_PIN_I_PU(102),
  1259. SH73A0_PIN_IO_PD(103),
  1260. SH73A0_PIN_I_PU_PD(104),
  1261. SH73A0_PIN_I_PD(105),
  1262. SH73A0_PIN_I_PD(106),
  1263. SH73A0_PIN_I_PU_PD(107),
  1264. SH73A0_PIN_I_PU_PD(108),
  1265. SH73A0_PIN_IO_PD(109),
  1266. SH73A0_PIN_IO_PD(110),
  1267. SH73A0_PIN_IO_PU_PD(111),
  1268. SH73A0_PIN_IO_PU_PD(112),
  1269. SH73A0_PIN_IO_PU_PD(113),
  1270. SH73A0_PIN_IO_PD(114),
  1271. SH73A0_PIN_IO_PU(115),
  1272. SH73A0_PIN_IO_PU(116),
  1273. SH73A0_PIN_IO_PU_PD(117),
  1274. SH73A0_PIN_IO_PU_PD(118),
  1275. SH73A0_PIN_IO_PD(128),
  1276. SH73A0_PIN_IO_PD(129),
  1277. SH73A0_PIN_IO_PU_PD(130),
  1278. SH73A0_PIN_IO_PD(131),
  1279. SH73A0_PIN_IO_PD(132),
  1280. SH73A0_PIN_IO_PD(133),
  1281. SH73A0_PIN_IO_PU_PD(134),
  1282. SH73A0_PIN_IO_PU_PD(135),
  1283. SH73A0_PIN_IO_PU_PD(136),
  1284. SH73A0_PIN_IO_PU_PD(137),
  1285. SH73A0_PIN_IO_PD(138),
  1286. SH73A0_PIN_IO_PD(139),
  1287. SH73A0_PIN_IO_PD(140),
  1288. SH73A0_PIN_IO_PD(141),
  1289. SH73A0_PIN_IO_PD(142),
  1290. SH73A0_PIN_IO_PD(143),
  1291. SH73A0_PIN_IO_PU_PD(144),
  1292. SH73A0_PIN_IO_PD(145),
  1293. SH73A0_PIN_IO_PU_PD(146),
  1294. SH73A0_PIN_IO_PU_PD(147),
  1295. SH73A0_PIN_IO_PU_PD(148),
  1296. SH73A0_PIN_IO_PU_PD(149),
  1297. SH73A0_PIN_I_PU_PD(150),
  1298. SH73A0_PIN_IO_PU_PD(151),
  1299. SH73A0_PIN_IO_PU_PD(152),
  1300. SH73A0_PIN_IO_PD(153),
  1301. SH73A0_PIN_IO_PD(154),
  1302. SH73A0_PIN_I_PU_PD(155),
  1303. SH73A0_PIN_IO_PU_PD(156),
  1304. SH73A0_PIN_I_PD(157),
  1305. SH73A0_PIN_IO_PD(158),
  1306. SH73A0_PIN_IO_PU_PD(159),
  1307. SH73A0_PIN_IO_PU_PD(160),
  1308. SH73A0_PIN_I_PU_PD(161),
  1309. SH73A0_PIN_I_PU_PD(162),
  1310. SH73A0_PIN_IO_PU_PD(163),
  1311. SH73A0_PIN_I_PU_PD(164),
  1312. SH73A0_PIN_IO_PD(192),
  1313. SH73A0_PIN_IO_PU_PD(193),
  1314. SH73A0_PIN_IO_PD(194),
  1315. SH73A0_PIN_IO_PU_PD(195),
  1316. SH73A0_PIN_IO_PD(196),
  1317. SH73A0_PIN_IO_PD(197),
  1318. SH73A0_PIN_IO_PD(198),
  1319. SH73A0_PIN_IO_PD(199),
  1320. SH73A0_PIN_IO_PU_PD(200),
  1321. SH73A0_PIN_IO_PU_PD(201),
  1322. SH73A0_PIN_IO_PU_PD(202),
  1323. SH73A0_PIN_IO_PU_PD(203),
  1324. SH73A0_PIN_IO_PU_PD(204),
  1325. SH73A0_PIN_IO_PU_PD(205),
  1326. SH73A0_PIN_IO_PU_PD(206),
  1327. SH73A0_PIN_IO_PD(207),
  1328. SH73A0_PIN_IO_PD(208),
  1329. SH73A0_PIN_IO_PD(209),
  1330. SH73A0_PIN_IO_PD(210),
  1331. SH73A0_PIN_IO_PD(211),
  1332. SH73A0_PIN_IO_PD(212),
  1333. SH73A0_PIN_IO_PD(213),
  1334. SH73A0_PIN_IO_PU_PD(214),
  1335. SH73A0_PIN_IO_PU_PD(215),
  1336. SH73A0_PIN_IO_PD(216),
  1337. SH73A0_PIN_IO_PD(217),
  1338. SH73A0_PIN_O(218),
  1339. SH73A0_PIN_IO_PD(219),
  1340. SH73A0_PIN_IO_PD(220),
  1341. SH73A0_PIN_IO_PU_PD(221),
  1342. SH73A0_PIN_IO_PU_PD(222),
  1343. SH73A0_PIN_I_PU_PD(223),
  1344. SH73A0_PIN_I_PU_PD(224),
  1345. SH73A0_PIN_IO_PU_PD(225),
  1346. SH73A0_PIN_O(226),
  1347. SH73A0_PIN_IO_PU_PD(227),
  1348. SH73A0_PIN_I_PU_PD(228),
  1349. SH73A0_PIN_I_PD(229),
  1350. SH73A0_PIN_IO(230),
  1351. SH73A0_PIN_IO_PU_PD(231),
  1352. SH73A0_PIN_IO_PU_PD(232),
  1353. SH73A0_PIN_I_PU_PD(233),
  1354. SH73A0_PIN_IO_PU_PD(234),
  1355. SH73A0_PIN_IO_PU_PD(235),
  1356. SH73A0_PIN_IO_PU_PD(236),
  1357. SH73A0_PIN_IO_PD(237),
  1358. SH73A0_PIN_IO_PU_PD(238),
  1359. SH73A0_PIN_IO_PU_PD(239),
  1360. SH73A0_PIN_IO_PU_PD(240),
  1361. SH73A0_PIN_O(241),
  1362. SH73A0_PIN_I_PD(242),
  1363. SH73A0_PIN_IO_PU_PD(243),
  1364. SH73A0_PIN_IO_PU_PD(244),
  1365. SH73A0_PIN_IO_PU_PD(245),
  1366. SH73A0_PIN_IO_PU_PD(246),
  1367. SH73A0_PIN_IO_PU_PD(247),
  1368. SH73A0_PIN_IO_PU_PD(248),
  1369. SH73A0_PIN_IO_PU_PD(249),
  1370. SH73A0_PIN_IO_PU_PD(250),
  1371. SH73A0_PIN_IO_PU_PD(251),
  1372. SH73A0_PIN_IO_PU_PD(252),
  1373. SH73A0_PIN_IO_PU_PD(253),
  1374. SH73A0_PIN_IO_PU_PD(254),
  1375. SH73A0_PIN_IO_PU_PD(255),
  1376. SH73A0_PIN_IO_PU_PD(256),
  1377. SH73A0_PIN_IO_PU_PD(257),
  1378. SH73A0_PIN_IO_PU_PD(258),
  1379. SH73A0_PIN_IO_PU_PD(259),
  1380. SH73A0_PIN_IO_PU_PD(260),
  1381. SH73A0_PIN_IO_PU_PD(261),
  1382. SH73A0_PIN_IO_PU_PD(262),
  1383. SH73A0_PIN_IO_PU_PD(263),
  1384. SH73A0_PIN_IO_PU_PD(264),
  1385. SH73A0_PIN_IO_PU_PD(265),
  1386. SH73A0_PIN_IO_PU_PD(266),
  1387. SH73A0_PIN_IO_PU_PD(267),
  1388. SH73A0_PIN_IO_PU_PD(268),
  1389. SH73A0_PIN_IO_PU_PD(269),
  1390. SH73A0_PIN_IO_PU_PD(270),
  1391. SH73A0_PIN_IO_PU_PD(271),
  1392. SH73A0_PIN_IO_PU_PD(272),
  1393. SH73A0_PIN_IO_PU_PD(273),
  1394. SH73A0_PIN_IO_PU_PD(274),
  1395. SH73A0_PIN_IO_PU_PD(275),
  1396. SH73A0_PIN_IO_PU_PD(276),
  1397. SH73A0_PIN_IO_PU_PD(277),
  1398. SH73A0_PIN_IO_PU_PD(278),
  1399. SH73A0_PIN_IO_PU_PD(279),
  1400. SH73A0_PIN_IO_PU_PD(280),
  1401. SH73A0_PIN_O(281),
  1402. SH73A0_PIN_O(282),
  1403. SH73A0_PIN_I_PU(288),
  1404. SH73A0_PIN_IO_PU_PD(289),
  1405. SH73A0_PIN_IO_PU_PD(290),
  1406. SH73A0_PIN_IO_PU_PD(291),
  1407. SH73A0_PIN_IO_PU_PD(292),
  1408. SH73A0_PIN_IO_PU_PD(293),
  1409. SH73A0_PIN_IO_PU_PD(294),
  1410. SH73A0_PIN_IO_PU_PD(295),
  1411. SH73A0_PIN_IO_PU_PD(296),
  1412. SH73A0_PIN_IO_PU_PD(297),
  1413. SH73A0_PIN_IO_PU_PD(298),
  1414. SH73A0_PIN_IO_PU_PD(299),
  1415. SH73A0_PIN_IO_PU_PD(300),
  1416. SH73A0_PIN_IO_PU_PD(301),
  1417. SH73A0_PIN_IO_PU_PD(302),
  1418. SH73A0_PIN_IO_PU_PD(303),
  1419. SH73A0_PIN_IO_PU_PD(304),
  1420. SH73A0_PIN_IO_PU_PD(305),
  1421. SH73A0_PIN_O(306),
  1422. SH73A0_PIN_O(307),
  1423. SH73A0_PIN_I_PU(308),
  1424. SH73A0_PIN_O(309),
  1425. };
  1426. static const struct pinmux_range pinmux_ranges[] = {
  1427. {.begin = 0, .end = 118,},
  1428. {.begin = 128, .end = 164,},
  1429. {.begin = 192, .end = 282,},
  1430. {.begin = 288, .end = 309,},
  1431. };
  1432. /* Pin numbers for pins without a corresponding GPIO port number are computed
  1433. * from the row and column numbers with a 1000 offset to avoid collisions with
  1434. * GPIO port numbers.
  1435. */
  1436. #define PIN_NUMBER(row, col) (1000+((row)-1)*34+(col)-1)
  1437. /* - BSC -------------------------------------------------------------------- */
  1438. static const unsigned int bsc_data_0_7_pins[] = {
  1439. /* D[0:7] */
  1440. 74, 75, 76, 77, 78, 79, 80, 81,
  1441. };
  1442. static const unsigned int bsc_data_0_7_mux[] = {
  1443. D0_NAF0_MARK, D1_NAF1_MARK, D2_NAF2_MARK, D3_NAF3_MARK,
  1444. D4_NAF4_MARK, D5_NAF5_MARK, D6_NAF6_MARK, D7_NAF7_MARK,
  1445. };
  1446. static const unsigned int bsc_data_8_15_pins[] = {
  1447. /* D[8:15] */
  1448. 82, 83, 84, 85, 86, 87, 88, 89,
  1449. };
  1450. static const unsigned int bsc_data_8_15_mux[] = {
  1451. D8_NAF8_MARK, D9_NAF9_MARK, D10_NAF10_MARK, D11_NAF11_MARK,
  1452. D12_NAF12_MARK, D13_NAF13_MARK, D14_NAF14_MARK, D15_NAF15_MARK,
  1453. };
  1454. static const unsigned int bsc_cs4_pins[] = {
  1455. /* CS */
  1456. 90,
  1457. };
  1458. static const unsigned int bsc_cs4_mux[] = {
  1459. CS4__MARK,
  1460. };
  1461. static const unsigned int bsc_cs5_a_pins[] = {
  1462. /* CS */
  1463. 91,
  1464. };
  1465. static const unsigned int bsc_cs5_a_mux[] = {
  1466. CS5A__MARK,
  1467. };
  1468. static const unsigned int bsc_cs5_b_pins[] = {
  1469. /* CS */
  1470. 92,
  1471. };
  1472. static const unsigned int bsc_cs5_b_mux[] = {
  1473. CS5B__MARK,
  1474. };
  1475. static const unsigned int bsc_cs6_a_pins[] = {
  1476. /* CS */
  1477. 94,
  1478. };
  1479. static const unsigned int bsc_cs6_a_mux[] = {
  1480. CS6A__MARK,
  1481. };
  1482. static const unsigned int bsc_cs6_b_pins[] = {
  1483. /* CS */
  1484. 93,
  1485. };
  1486. static const unsigned int bsc_cs6_b_mux[] = {
  1487. CS6B__MARK,
  1488. };
  1489. static const unsigned int bsc_rd_pins[] = {
  1490. /* RD */
  1491. 96,
  1492. };
  1493. static const unsigned int bsc_rd_mux[] = {
  1494. RD__FSC_MARK,
  1495. };
  1496. static const unsigned int bsc_rdwr_0_pins[] = {
  1497. /* RDWR */
  1498. 91,
  1499. };
  1500. static const unsigned int bsc_rdwr_0_mux[] = {
  1501. PORT91_RDWR_MARK,
  1502. };
  1503. static const unsigned int bsc_rdwr_1_pins[] = {
  1504. /* RDWR */
  1505. 97,
  1506. };
  1507. static const unsigned int bsc_rdwr_1_mux[] = {
  1508. RDWR_FWE_MARK,
  1509. };
  1510. static const unsigned int bsc_rdwr_2_pins[] = {
  1511. /* RDWR */
  1512. 149,
  1513. };
  1514. static const unsigned int bsc_rdwr_2_mux[] = {
  1515. PORT149_RDWR_MARK,
  1516. };
  1517. static const unsigned int bsc_we0_pins[] = {
  1518. /* WE0 */
  1519. 97,
  1520. };
  1521. static const unsigned int bsc_we0_mux[] = {
  1522. WE0__FWE_MARK,
  1523. };
  1524. static const unsigned int bsc_we1_pins[] = {
  1525. /* WE1 */
  1526. 98,
  1527. };
  1528. static const unsigned int bsc_we1_mux[] = {
  1529. WE1__MARK,
  1530. };
  1531. /* - FSIA ------------------------------------------------------------------- */
  1532. static const unsigned int fsia_mclk_in_pins[] = {
  1533. /* CK */
  1534. 49,
  1535. };
  1536. static const unsigned int fsia_mclk_in_mux[] = {
  1537. FSIACK_MARK,
  1538. };
  1539. static const unsigned int fsia_mclk_out_pins[] = {
  1540. /* OMC */
  1541. 49,
  1542. };
  1543. static const unsigned int fsia_mclk_out_mux[] = {
  1544. FSIAOMC_MARK,
  1545. };
  1546. static const unsigned int fsia_sclk_in_pins[] = {
  1547. /* ILR, IBT */
  1548. 50, 51,
  1549. };
  1550. static const unsigned int fsia_sclk_in_mux[] = {
  1551. FSIAILR_MARK, FSIAIBT_MARK,
  1552. };
  1553. static const unsigned int fsia_sclk_out_pins[] = {
  1554. /* OLR, OBT */
  1555. 50, 51,
  1556. };
  1557. static const unsigned int fsia_sclk_out_mux[] = {
  1558. FSIAOLR_MARK, FSIAOBT_MARK,
  1559. };
  1560. static const unsigned int fsia_data_in_pins[] = {
  1561. /* ISLD */
  1562. 55,
  1563. };
  1564. static const unsigned int fsia_data_in_mux[] = {
  1565. FSIAISLD_MARK,
  1566. };
  1567. static const unsigned int fsia_data_out_pins[] = {
  1568. /* OSLD */
  1569. 52,
  1570. };
  1571. static const unsigned int fsia_data_out_mux[] = {
  1572. FSIAOSLD_MARK,
  1573. };
  1574. static const unsigned int fsia_spdif_pins[] = {
  1575. /* SPDIF */
  1576. 53,
  1577. };
  1578. static const unsigned int fsia_spdif_mux[] = {
  1579. FSIASPDIF_MARK,
  1580. };
  1581. /* - FSIB ------------------------------------------------------------------- */
  1582. static const unsigned int fsib_mclk_in_pins[] = {
  1583. /* CK */
  1584. 54,
  1585. };
  1586. static const unsigned int fsib_mclk_in_mux[] = {
  1587. FSIBCK_MARK,
  1588. };
  1589. static const unsigned int fsib_mclk_out_pins[] = {
  1590. /* OMC */
  1591. 54,
  1592. };
  1593. static const unsigned int fsib_mclk_out_mux[] = {
  1594. FSIBOMC_MARK,
  1595. };
  1596. static const unsigned int fsib_sclk_in_pins[] = {
  1597. /* ILR, IBT */
  1598. 37, 36,
  1599. };
  1600. static const unsigned int fsib_sclk_in_mux[] = {
  1601. FSIBILR_MARK, FSIBIBT_MARK,
  1602. };
  1603. static const unsigned int fsib_sclk_out_pins[] = {
  1604. /* OLR, OBT */
  1605. 37, 36,
  1606. };
  1607. static const unsigned int fsib_sclk_out_mux[] = {
  1608. FSIBOLR_MARK, FSIBOBT_MARK,
  1609. };
  1610. static const unsigned int fsib_data_in_pins[] = {
  1611. /* ISLD */
  1612. 39,
  1613. };
  1614. static const unsigned int fsib_data_in_mux[] = {
  1615. FSIBISLD_MARK,
  1616. };
  1617. static const unsigned int fsib_data_out_pins[] = {
  1618. /* OSLD */
  1619. 38,
  1620. };
  1621. static const unsigned int fsib_data_out_mux[] = {
  1622. FSIBOSLD_MARK,
  1623. };
  1624. static const unsigned int fsib_spdif_pins[] = {
  1625. /* SPDIF */
  1626. 53,
  1627. };
  1628. static const unsigned int fsib_spdif_mux[] = {
  1629. FSIBSPDIF_MARK,
  1630. };
  1631. /* - FSIC ------------------------------------------------------------------- */
  1632. static const unsigned int fsic_mclk_in_pins[] = {
  1633. /* CK */
  1634. 54,
  1635. };
  1636. static const unsigned int fsic_mclk_in_mux[] = {
  1637. FSICCK_MARK,
  1638. };
  1639. static const unsigned int fsic_mclk_out_pins[] = {
  1640. /* OMC */
  1641. 54,
  1642. };
  1643. static const unsigned int fsic_mclk_out_mux[] = {
  1644. FSICOMC_MARK,
  1645. };
  1646. static const unsigned int fsic_sclk_in_pins[] = {
  1647. /* ILR, IBT */
  1648. 46, 45,
  1649. };
  1650. static const unsigned int fsic_sclk_in_mux[] = {
  1651. FSICILR_MARK, FSICIBT_MARK,
  1652. };
  1653. static const unsigned int fsic_sclk_out_pins[] = {
  1654. /* OLR, OBT */
  1655. 46, 45,
  1656. };
  1657. static const unsigned int fsic_sclk_out_mux[] = {
  1658. FSICOLR_MARK, FSICOBT_MARK,
  1659. };
  1660. static const unsigned int fsic_data_in_pins[] = {
  1661. /* ISLD */
  1662. 48,
  1663. };
  1664. static const unsigned int fsic_data_in_mux[] = {
  1665. FSICISLD_MARK,
  1666. };
  1667. static const unsigned int fsic_data_out_pins[] = {
  1668. /* OSLD, OSLDT1, OSLDT2, OSLDT3 */
  1669. 47, 44, 42, 16,
  1670. };
  1671. static const unsigned int fsic_data_out_mux[] = {
  1672. FSICOSLD_MARK, FSICOSLDT1_MARK, FSICOSLDT2_MARK, FSICOSLDT3_MARK,
  1673. };
  1674. static const unsigned int fsic_spdif_0_pins[] = {
  1675. /* SPDIF */
  1676. 53,
  1677. };
  1678. static const unsigned int fsic_spdif_0_mux[] = {
  1679. PORT53_FSICSPDIF_MARK,
  1680. };
  1681. static const unsigned int fsic_spdif_1_pins[] = {
  1682. /* SPDIF */
  1683. 47,
  1684. };
  1685. static const unsigned int fsic_spdif_1_mux[] = {
  1686. PORT47_FSICSPDIF_MARK,
  1687. };
  1688. /* - FSID ------------------------------------------------------------------- */
  1689. static const unsigned int fsid_sclk_in_pins[] = {
  1690. /* ILR, IBT */
  1691. 46, 45,
  1692. };
  1693. static const unsigned int fsid_sclk_in_mux[] = {
  1694. FSIDILR_MARK, FSIDIBT_MARK,
  1695. };
  1696. static const unsigned int fsid_sclk_out_pins[] = {
  1697. /* OLR, OBT */
  1698. 46, 45,
  1699. };
  1700. static const unsigned int fsid_sclk_out_mux[] = {
  1701. FSIDOLR_MARK, FSIDOBT_MARK,
  1702. };
  1703. static const unsigned int fsid_data_in_pins[] = {
  1704. /* ISLD */
  1705. 48,
  1706. };
  1707. static const unsigned int fsid_data_in_mux[] = {
  1708. FSIDISLD_MARK,
  1709. };
  1710. /* - I2C2 ------------------------------------------------------------------- */
  1711. static const unsigned int i2c2_0_pins[] = {
  1712. /* SCL, SDA */
  1713. 237, 236,
  1714. };
  1715. static const unsigned int i2c2_0_mux[] = {
  1716. PORT237_I2C_SCL2_MARK, PORT236_I2C_SDA2_MARK,
  1717. };
  1718. static const unsigned int i2c2_1_pins[] = {
  1719. /* SCL, SDA */
  1720. 27, 28,
  1721. };
  1722. static const unsigned int i2c2_1_mux[] = {
  1723. PORT27_I2C_SCL2_MARK, PORT28_I2C_SDA2_MARK,
  1724. };
  1725. static const unsigned int i2c2_2_pins[] = {
  1726. /* SCL, SDA */
  1727. 115, 116,
  1728. };
  1729. static const unsigned int i2c2_2_mux[] = {
  1730. PORT115_I2C_SCL2_MARK, PORT116_I2C_SDA2_MARK,
  1731. };
  1732. /* - I2C3 ------------------------------------------------------------------- */
  1733. static const unsigned int i2c3_0_pins[] = {
  1734. /* SCL, SDA */
  1735. 248, 249,
  1736. };
  1737. static const unsigned int i2c3_0_mux[] = {
  1738. PORT248_I2C_SCL3_MARK, PORT249_I2C_SDA3_MARK,
  1739. };
  1740. static const unsigned int i2c3_1_pins[] = {
  1741. /* SCL, SDA */
  1742. 27, 28,
  1743. };
  1744. static const unsigned int i2c3_1_mux[] = {
  1745. PORT27_I2C_SCL3_MARK, PORT28_I2C_SDA3_MARK,
  1746. };
  1747. static const unsigned int i2c3_2_pins[] = {
  1748. /* SCL, SDA */
  1749. 115, 116,
  1750. };
  1751. static const unsigned int i2c3_2_mux[] = {
  1752. PORT115_I2C_SCL3_MARK, PORT116_I2C_SDA3_MARK,
  1753. };
  1754. /* - IrDA ------------------------------------------------------------------- */
  1755. static const unsigned int irda_0_pins[] = {
  1756. /* OUT, IN, FIRSEL */
  1757. 241, 242, 243,
  1758. };
  1759. static const unsigned int irda_0_mux[] = {
  1760. PORT241_IRDA_OUT_MARK, PORT242_IRDA_IN_MARK, PORT243_IRDA_FIRSEL_MARK,
  1761. };
  1762. static const unsigned int irda_1_pins[] = {
  1763. /* OUT, IN, FIRSEL */
  1764. 49, 53, 54,
  1765. };
  1766. static const unsigned int irda_1_mux[] = {
  1767. PORT49_IRDA_OUT_MARK, PORT53_IRDA_IN_MARK, PORT54_IRDA_FIRSEL_MARK,
  1768. };
  1769. /* - KEYSC ------------------------------------------------------------------ */
  1770. static const unsigned int keysc_in5_pins[] = {
  1771. /* KEYIN[0:4] */
  1772. 66, 67, 68, 69, 70,
  1773. };
  1774. static const unsigned int keysc_in5_mux[] = {
  1775. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  1776. KEYIN4_MARK,
  1777. };
  1778. static const unsigned int keysc_in6_pins[] = {
  1779. /* KEYIN[0:5] */
  1780. 66, 67, 68, 69, 70, 71,
  1781. };
  1782. static const unsigned int keysc_in6_mux[] = {
  1783. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  1784. KEYIN4_MARK, KEYIN5_MARK,
  1785. };
  1786. static const unsigned int keysc_in7_pins[] = {
  1787. /* KEYIN[0:6] */
  1788. 66, 67, 68, 69, 70, 71, 72,
  1789. };
  1790. static const unsigned int keysc_in7_mux[] = {
  1791. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  1792. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK,
  1793. };
  1794. static const unsigned int keysc_in8_pins[] = {
  1795. /* KEYIN[0:7] */
  1796. 66, 67, 68, 69, 70, 71, 72, 73,
  1797. };
  1798. static const unsigned int keysc_in8_mux[] = {
  1799. KEYIN0_MARK, KEYIN1_MARK, KEYIN2_MARK, KEYIN3_MARK,
  1800. KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
  1801. };
  1802. static const unsigned int keysc_out04_pins[] = {
  1803. /* KEYOUT[0:4] */
  1804. 65, 64, 63, 62, 61,
  1805. };
  1806. static const unsigned int keysc_out04_mux[] = {
  1807. KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK, KEYOUT4_MARK,
  1808. };
  1809. static const unsigned int keysc_out5_pins[] = {
  1810. /* KEYOUT5 */
  1811. 60,
  1812. };
  1813. static const unsigned int keysc_out5_mux[] = {
  1814. KEYOUT5_MARK,
  1815. };
  1816. static const unsigned int keysc_out6_0_pins[] = {
  1817. /* KEYOUT6 */
  1818. 59,
  1819. };
  1820. static const unsigned int keysc_out6_0_mux[] = {
  1821. PORT59_KEYOUT6_MARK,
  1822. };
  1823. static const unsigned int keysc_out6_1_pins[] = {
  1824. /* KEYOUT6 */
  1825. 131,
  1826. };
  1827. static const unsigned int keysc_out6_1_mux[] = {
  1828. PORT131_KEYOUT6_MARK,
  1829. };
  1830. static const unsigned int keysc_out6_2_pins[] = {
  1831. /* KEYOUT6 */
  1832. 143,
  1833. };
  1834. static const unsigned int keysc_out6_2_mux[] = {
  1835. PORT143_KEYOUT6_MARK,
  1836. };
  1837. static const unsigned int keysc_out7_0_pins[] = {
  1838. /* KEYOUT7 */
  1839. 58,
  1840. };
  1841. static const unsigned int keysc_out7_0_mux[] = {
  1842. PORT58_KEYOUT7_MARK,
  1843. };
  1844. static const unsigned int keysc_out7_1_pins[] = {
  1845. /* KEYOUT7 */
  1846. 132,
  1847. };
  1848. static const unsigned int keysc_out7_1_mux[] = {
  1849. PORT132_KEYOUT7_MARK,
  1850. };
  1851. static const unsigned int keysc_out7_2_pins[] = {
  1852. /* KEYOUT7 */
  1853. 144,
  1854. };
  1855. static const unsigned int keysc_out7_2_mux[] = {
  1856. PORT144_KEYOUT7_MARK,
  1857. };
  1858. static const unsigned int keysc_out8_0_pins[] = {
  1859. /* KEYOUT8 */
  1860. PIN_NUMBER(6, 26),
  1861. };
  1862. static const unsigned int keysc_out8_0_mux[] = {
  1863. KEYOUT8_MARK,
  1864. };
  1865. static const unsigned int keysc_out8_1_pins[] = {
  1866. /* KEYOUT8 */
  1867. 136,
  1868. };
  1869. static const unsigned int keysc_out8_1_mux[] = {
  1870. PORT136_KEYOUT8_MARK,
  1871. };
  1872. static const unsigned int keysc_out8_2_pins[] = {
  1873. /* KEYOUT8 */
  1874. 138,
  1875. };
  1876. static const unsigned int keysc_out8_2_mux[] = {
  1877. PORT138_KEYOUT8_MARK,
  1878. };
  1879. static const unsigned int keysc_out9_0_pins[] = {
  1880. /* KEYOUT9 */
  1881. 137,
  1882. };
  1883. static const unsigned int keysc_out9_0_mux[] = {
  1884. PORT137_KEYOUT9_MARK,
  1885. };
  1886. static const unsigned int keysc_out9_1_pins[] = {
  1887. /* KEYOUT9 */
  1888. 139,
  1889. };
  1890. static const unsigned int keysc_out9_1_mux[] = {
  1891. PORT139_KEYOUT9_MARK,
  1892. };
  1893. static const unsigned int keysc_out9_2_pins[] = {
  1894. /* KEYOUT9 */
  1895. 149,
  1896. };
  1897. static const unsigned int keysc_out9_2_mux[] = {
  1898. PORT149_KEYOUT9_MARK,
  1899. };
  1900. static const unsigned int keysc_out10_0_pins[] = {
  1901. /* KEYOUT10 */
  1902. 132,
  1903. };
  1904. static const unsigned int keysc_out10_0_mux[] = {
  1905. PORT132_KEYOUT10_MARK,
  1906. };
  1907. static const unsigned int keysc_out10_1_pins[] = {
  1908. /* KEYOUT10 */
  1909. 142,
  1910. };
  1911. static const unsigned int keysc_out10_1_mux[] = {
  1912. PORT142_KEYOUT10_MARK,
  1913. };
  1914. static const unsigned int keysc_out11_0_pins[] = {
  1915. /* KEYOUT11 */
  1916. 131,
  1917. };
  1918. static const unsigned int keysc_out11_0_mux[] = {
  1919. PORT131_KEYOUT11_MARK,
  1920. };
  1921. static const unsigned int keysc_out11_1_pins[] = {
  1922. /* KEYOUT11 */
  1923. 143,
  1924. };
  1925. static const unsigned int keysc_out11_1_mux[] = {
  1926. PORT143_KEYOUT11_MARK,
  1927. };
  1928. /* - LCD -------------------------------------------------------------------- */
  1929. static const unsigned int lcd_data8_pins[] = {
  1930. /* D[0:7] */
  1931. 192, 193, 194, 195, 196, 197, 198, 199,
  1932. };
  1933. static const unsigned int lcd_data8_mux[] = {
  1934. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1935. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1936. };
  1937. static const unsigned int lcd_data9_pins[] = {
  1938. /* D[0:8] */
  1939. 192, 193, 194, 195, 196, 197, 198, 199,
  1940. 200,
  1941. };
  1942. static const unsigned int lcd_data9_mux[] = {
  1943. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1944. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1945. LCDD8_MARK,
  1946. };
  1947. static const unsigned int lcd_data12_pins[] = {
  1948. /* D[0:11] */
  1949. 192, 193, 194, 195, 196, 197, 198, 199,
  1950. 200, 201, 202, 203,
  1951. };
  1952. static const unsigned int lcd_data12_mux[] = {
  1953. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1954. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1955. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1956. };
  1957. static const unsigned int lcd_data16_pins[] = {
  1958. /* D[0:15] */
  1959. 192, 193, 194, 195, 196, 197, 198, 199,
  1960. 200, 201, 202, 203, 204, 205, 206, 207,
  1961. };
  1962. static const unsigned int lcd_data16_mux[] = {
  1963. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1964. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1965. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1966. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  1967. };
  1968. static const unsigned int lcd_data18_pins[] = {
  1969. /* D[0:17] */
  1970. 192, 193, 194, 195, 196, 197, 198, 199,
  1971. 200, 201, 202, 203, 204, 205, 206, 207,
  1972. 208, 209,
  1973. };
  1974. static const unsigned int lcd_data18_mux[] = {
  1975. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1976. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1977. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1978. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  1979. LCDD16_MARK, LCDD17_MARK,
  1980. };
  1981. static const unsigned int lcd_data24_pins[] = {
  1982. /* D[0:23] */
  1983. 192, 193, 194, 195, 196, 197, 198, 199,
  1984. 200, 201, 202, 203, 204, 205, 206, 207,
  1985. 208, 209, 210, 211, 212, 213, 214, 215
  1986. };
  1987. static const unsigned int lcd_data24_mux[] = {
  1988. LCDD0_MARK, LCDD1_MARK, LCDD2_MARK, LCDD3_MARK,
  1989. LCDD4_MARK, LCDD5_MARK, LCDD6_MARK, LCDD7_MARK,
  1990. LCDD8_MARK, LCDD9_MARK, LCDD10_MARK, LCDD11_MARK,
  1991. LCDD12_MARK, LCDD13_MARK, LCDD14_MARK, LCDD15_MARK,
  1992. LCDD16_MARK, LCDD17_MARK, LCDD18_MARK, LCDD19_MARK,
  1993. LCDD20_MARK, LCDD21_MARK, LCDD22_MARK, LCDD23_MARK,
  1994. };
  1995. static const unsigned int lcd_display_pins[] = {
  1996. /* DON */
  1997. 222,
  1998. };
  1999. static const unsigned int lcd_display_mux[] = {
  2000. LCDDON_MARK,
  2001. };
  2002. static const unsigned int lcd_lclk_pins[] = {
  2003. /* LCLK */
  2004. 221,
  2005. };
  2006. static const unsigned int lcd_lclk_mux[] = {
  2007. LCDLCLK_MARK,
  2008. };
  2009. static const unsigned int lcd_sync_pins[] = {
  2010. /* VSYN, HSYN, DCK, DISP */
  2011. 220, 218, 216, 219,
  2012. };
  2013. static const unsigned int lcd_sync_mux[] = {
  2014. LCDVSYN_MARK, LCDHSYN_MARK, LCDDCK_MARK, LCDDISP_MARK,
  2015. };
  2016. static const unsigned int lcd_sys_pins[] = {
  2017. /* CS, WR, RD, RS */
  2018. 218, 216, 217, 219,
  2019. };
  2020. static const unsigned int lcd_sys_mux[] = {
  2021. LCDCS__MARK, LCDWR__MARK, LCDRD__MARK, LCDRS_MARK,
  2022. };
  2023. /* - LCD2 ------------------------------------------------------------------- */
  2024. static const unsigned int lcd2_data8_pins[] = {
  2025. /* D[0:7] */
  2026. 128, 129, 142, 143, 144, 145, 138, 139,
  2027. };
  2028. static const unsigned int lcd2_data8_mux[] = {
  2029. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2030. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2031. };
  2032. static const unsigned int lcd2_data9_pins[] = {
  2033. /* D[0:8] */
  2034. 128, 129, 142, 143, 144, 145, 138, 139,
  2035. 140,
  2036. };
  2037. static const unsigned int lcd2_data9_mux[] = {
  2038. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2039. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2040. LCD2D8_MARK,
  2041. };
  2042. static const unsigned int lcd2_data12_pins[] = {
  2043. /* D[0:12] */
  2044. 128, 129, 142, 143, 144, 145, 138, 139,
  2045. 140, 141, 130, 131,
  2046. };
  2047. static const unsigned int lcd2_data12_mux[] = {
  2048. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2049. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2050. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2051. };
  2052. static const unsigned int lcd2_data16_pins[] = {
  2053. /* D[0:15] */
  2054. 128, 129, 142, 143, 144, 145, 138, 139,
  2055. 140, 141, 130, 131, 132, 133, 134, 135,
  2056. };
  2057. static const unsigned int lcd2_data16_mux[] = {
  2058. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2059. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2060. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2061. LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
  2062. };
  2063. static const unsigned int lcd2_data18_pins[] = {
  2064. /* D[0:17] */
  2065. 128, 129, 142, 143, 144, 145, 138, 139,
  2066. 140, 141, 130, 131, 132, 133, 134, 135,
  2067. 136, 137,
  2068. };
  2069. static const unsigned int lcd2_data18_mux[] = {
  2070. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2071. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2072. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2073. LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
  2074. LCD2D16_MARK, LCD2D17_MARK,
  2075. };
  2076. static const unsigned int lcd2_data24_pins[] = {
  2077. /* D[0:23] */
  2078. 128, 129, 142, 143, 144, 145, 138, 139,
  2079. 140, 141, 130, 131, 132, 133, 134, 135,
  2080. 136, 137, 146, 147, 234, 235, 238, 239
  2081. };
  2082. static const unsigned int lcd2_data24_mux[] = {
  2083. LCD2D0_MARK, LCD2D1_MARK, LCD2D2_MARK, LCD2D3_MARK,
  2084. LCD2D4_MARK, LCD2D5_MARK, LCD2D6_MARK, LCD2D7_MARK,
  2085. LCD2D8_MARK, LCD2D9_MARK, LCD2D10_MARK, LCD2D11_MARK,
  2086. LCD2D12_MARK, LCD2D13_MARK, LCD2D14_MARK, LCD2D15_MARK,
  2087. LCD2D16_MARK, LCD2D17_MARK, LCD2D18_MARK, LCD2D19_MARK,
  2088. LCD2D20_MARK, LCD2D21_MARK, LCD2D22_MARK, LCD2D23_MARK,
  2089. };
  2090. static const unsigned int lcd2_sync_0_pins[] = {
  2091. /* VSYN, HSYN, DCK, DISP */
  2092. 128, 129, 146, 145,
  2093. };
  2094. static const unsigned int lcd2_sync_0_mux[] = {
  2095. PORT128_LCD2VSYN_MARK, PORT129_LCD2HSYN_MARK,
  2096. LCD2DCK_MARK, PORT145_LCD2DISP_MARK,
  2097. };
  2098. static const unsigned int lcd2_sync_1_pins[] = {
  2099. /* VSYN, HSYN, DCK, DISP */
  2100. 222, 221, 219, 217,
  2101. };
  2102. static const unsigned int lcd2_sync_1_mux[] = {
  2103. PORT222_LCD2VSYN_MARK, PORT221_LCD2HSYN_MARK,
  2104. LCD2DCK_2_MARK, PORT217_LCD2DISP_MARK,
  2105. };
  2106. static const unsigned int lcd2_sys_0_pins[] = {
  2107. /* CS, WR, RD, RS */
  2108. 129, 146, 147, 145,
  2109. };
  2110. static const unsigned int lcd2_sys_0_mux[] = {
  2111. PORT129_LCD2CS__MARK, PORT146_LCD2WR__MARK,
  2112. LCD2RD__MARK, PORT145_LCD2RS_MARK,
  2113. };
  2114. static const unsigned int lcd2_sys_1_pins[] = {
  2115. /* CS, WR, RD, RS */
  2116. 221, 219, 147, 217,
  2117. };
  2118. static const unsigned int lcd2_sys_1_mux[] = {
  2119. PORT221_LCD2CS__MARK, PORT219_LCD2WR__MARK,
  2120. LCD2RD__MARK, PORT217_LCD2RS_MARK,
  2121. };
  2122. /* - MMCIF ------------------------------------------------------------------ */
  2123. static const unsigned int mmc0_data1_0_pins[] = {
  2124. /* D[0] */
  2125. 271,
  2126. };
  2127. static const unsigned int mmc0_data1_0_mux[] = {
  2128. MMCD0_0_MARK,
  2129. };
  2130. static const unsigned int mmc0_data4_0_pins[] = {
  2131. /* D[0:3] */
  2132. 271, 272, 273, 274,
  2133. };
  2134. static const unsigned int mmc0_data4_0_mux[] = {
  2135. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  2136. };
  2137. static const unsigned int mmc0_data8_0_pins[] = {
  2138. /* D[0:7] */
  2139. 271, 272, 273, 274, 275, 276, 277, 278,
  2140. };
  2141. static const unsigned int mmc0_data8_0_mux[] = {
  2142. MMCD0_0_MARK, MMCD0_1_MARK, MMCD0_2_MARK, MMCD0_3_MARK,
  2143. MMCD0_4_MARK, MMCD0_5_MARK, MMCD0_6_MARK, MMCD0_7_MARK,
  2144. };
  2145. static const unsigned int mmc0_ctrl_0_pins[] = {
  2146. /* CMD, CLK */
  2147. 279, 270,
  2148. };
  2149. static const unsigned int mmc0_ctrl_0_mux[] = {
  2150. MMCCMD0_MARK, MMCCLK0_MARK,
  2151. };
  2152. static const unsigned int mmc0_data1_1_pins[] = {
  2153. /* D[0] */
  2154. 305,
  2155. };
  2156. static const unsigned int mmc0_data1_1_mux[] = {
  2157. MMCD1_0_MARK,
  2158. };
  2159. static const unsigned int mmc0_data4_1_pins[] = {
  2160. /* D[0:3] */
  2161. 305, 304, 303, 302,
  2162. };
  2163. static const unsigned int mmc0_data4_1_mux[] = {
  2164. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  2165. };
  2166. static const unsigned int mmc0_data8_1_pins[] = {
  2167. /* D[0:7] */
  2168. 305, 304, 303, 302, 301, 300, 299, 298,
  2169. };
  2170. static const unsigned int mmc0_data8_1_mux[] = {
  2171. MMCD1_0_MARK, MMCD1_1_MARK, MMCD1_2_MARK, MMCD1_3_MARK,
  2172. MMCD1_4_MARK, MMCD1_5_MARK, MMCD1_6_MARK, MMCD1_7_MARK,
  2173. };
  2174. static const unsigned int mmc0_ctrl_1_pins[] = {
  2175. /* CMD, CLK */
  2176. 297, 289,
  2177. };
  2178. static const unsigned int mmc0_ctrl_1_mux[] = {
  2179. MMCCMD1_MARK, MMCCLK1_MARK,
  2180. };
  2181. /* - SCIFA0 ----------------------------------------------------------------- */
  2182. static const unsigned int scifa0_data_pins[] = {
  2183. /* RXD, TXD */
  2184. 43, 17,
  2185. };
  2186. static const unsigned int scifa0_data_mux[] = {
  2187. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2188. };
  2189. static const unsigned int scifa0_clk_pins[] = {
  2190. /* SCK */
  2191. 16,
  2192. };
  2193. static const unsigned int scifa0_clk_mux[] = {
  2194. SCIFA0_SCK_MARK,
  2195. };
  2196. static const unsigned int scifa0_ctrl_pins[] = {
  2197. /* RTS, CTS */
  2198. 42, 44,
  2199. };
  2200. static const unsigned int scifa0_ctrl_mux[] = {
  2201. SCIFA0_RTS__MARK, SCIFA0_CTS__MARK,
  2202. };
  2203. /* - SCIFA1 ----------------------------------------------------------------- */
  2204. static const unsigned int scifa1_data_pins[] = {
  2205. /* RXD, TXD */
  2206. 228, 225,
  2207. };
  2208. static const unsigned int scifa1_data_mux[] = {
  2209. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2210. };
  2211. static const unsigned int scifa1_clk_pins[] = {
  2212. /* SCK */
  2213. 226,
  2214. };
  2215. static const unsigned int scifa1_clk_mux[] = {
  2216. SCIFA1_SCK_MARK,
  2217. };
  2218. static const unsigned int scifa1_ctrl_pins[] = {
  2219. /* RTS, CTS */
  2220. 227, 229,
  2221. };
  2222. static const unsigned int scifa1_ctrl_mux[] = {
  2223. SCIFA1_RTS__MARK, SCIFA1_CTS__MARK,
  2224. };
  2225. /* - SCIFA2 ----------------------------------------------------------------- */
  2226. static const unsigned int scifa2_data_0_pins[] = {
  2227. /* RXD, TXD */
  2228. 155, 154,
  2229. };
  2230. static const unsigned int scifa2_data_0_mux[] = {
  2231. SCIFA2_RXD1_MARK, SCIFA2_TXD1_MARK,
  2232. };
  2233. static const unsigned int scifa2_clk_0_pins[] = {
  2234. /* SCK */
  2235. 158,
  2236. };
  2237. static const unsigned int scifa2_clk_0_mux[] = {
  2238. SCIFA2_SCK1_MARK,
  2239. };
  2240. static const unsigned int scifa2_ctrl_0_pins[] = {
  2241. /* RTS, CTS */
  2242. 156, 157,
  2243. };
  2244. static const unsigned int scifa2_ctrl_0_mux[] = {
  2245. SCIFA2_RTS1__MARK, SCIFA2_CTS1__MARK,
  2246. };
  2247. static const unsigned int scifa2_data_1_pins[] = {
  2248. /* RXD, TXD */
  2249. 233, 230,
  2250. };
  2251. static const unsigned int scifa2_data_1_mux[] = {
  2252. SCIFA2_RXD2_MARK, SCIFA2_TXD2_MARK,
  2253. };
  2254. static const unsigned int scifa2_clk_1_pins[] = {
  2255. /* SCK */
  2256. 232,
  2257. };
  2258. static const unsigned int scifa2_clk_1_mux[] = {
  2259. SCIFA2_SCK2_MARK,
  2260. };
  2261. static const unsigned int scifa2_ctrl_1_pins[] = {
  2262. /* RTS, CTS */
  2263. 234, 231,
  2264. };
  2265. static const unsigned int scifa2_ctrl_1_mux[] = {
  2266. SCIFA2_RTS2__MARK, SCIFA2_CTS2__MARK,
  2267. };
  2268. /* - SCIFA3 ----------------------------------------------------------------- */
  2269. static const unsigned int scifa3_data_pins[] = {
  2270. /* RXD, TXD */
  2271. 108, 110,
  2272. };
  2273. static const unsigned int scifa3_data_mux[] = {
  2274. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  2275. };
  2276. static const unsigned int scifa3_ctrl_pins[] = {
  2277. /* RTS, CTS */
  2278. 109, 107,
  2279. };
  2280. static const unsigned int scifa3_ctrl_mux[] = {
  2281. SCIFA3_RTS__MARK, SCIFA3_CTS__MARK,
  2282. };
  2283. /* - SCIFA4 ----------------------------------------------------------------- */
  2284. static const unsigned int scifa4_data_pins[] = {
  2285. /* RXD, TXD */
  2286. 33, 32,
  2287. };
  2288. static const unsigned int scifa4_data_mux[] = {
  2289. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  2290. };
  2291. static const unsigned int scifa4_ctrl_pins[] = {
  2292. /* RTS, CTS */
  2293. 34, 35,
  2294. };
  2295. static const unsigned int scifa4_ctrl_mux[] = {
  2296. SCIFA4_RTS__MARK, SCIFA4_CTS__MARK,
  2297. };
  2298. /* - SCIFA5 ----------------------------------------------------------------- */
  2299. static const unsigned int scifa5_data_0_pins[] = {
  2300. /* RXD, TXD */
  2301. 246, 247,
  2302. };
  2303. static const unsigned int scifa5_data_0_mux[] = {
  2304. PORT246_SCIFA5_RXD_MARK, PORT247_SCIFA5_TXD_MARK,
  2305. };
  2306. static const unsigned int scifa5_clk_0_pins[] = {
  2307. /* SCK */
  2308. 248,
  2309. };
  2310. static const unsigned int scifa5_clk_0_mux[] = {
  2311. PORT248_SCIFA5_SCK_MARK,
  2312. };
  2313. static const unsigned int scifa5_ctrl_0_pins[] = {
  2314. /* RTS, CTS */
  2315. 245, 244,
  2316. };
  2317. static const unsigned int scifa5_ctrl_0_mux[] = {
  2318. PORT245_SCIFA5_RTS__MARK, PORT244_SCIFA5_CTS__MARK,
  2319. };
  2320. static const unsigned int scifa5_data_1_pins[] = {
  2321. /* RXD, TXD */
  2322. 195, 196,
  2323. };
  2324. static const unsigned int scifa5_data_1_mux[] = {
  2325. PORT195_SCIFA5_RXD_MARK, PORT196_SCIFA5_TXD_MARK,
  2326. };
  2327. static const unsigned int scifa5_clk_1_pins[] = {
  2328. /* SCK */
  2329. 197,
  2330. };
  2331. static const unsigned int scifa5_clk_1_mux[] = {
  2332. PORT197_SCIFA5_SCK_MARK,
  2333. };
  2334. static const unsigned int scifa5_ctrl_1_pins[] = {
  2335. /* RTS, CTS */
  2336. 194, 193,
  2337. };
  2338. static const unsigned int scifa5_ctrl_1_mux[] = {
  2339. PORT194_SCIFA5_RTS__MARK, PORT193_SCIFA5_CTS__MARK,
  2340. };
  2341. static const unsigned int scifa5_data_2_pins[] = {
  2342. /* RXD, TXD */
  2343. 162, 160,
  2344. };
  2345. static const unsigned int scifa5_data_2_mux[] = {
  2346. PORT162_SCIFA5_RXD_MARK, PORT160_SCIFA5_TXD_MARK,
  2347. };
  2348. static const unsigned int scifa5_clk_2_pins[] = {
  2349. /* SCK */
  2350. 159,
  2351. };
  2352. static const unsigned int scifa5_clk_2_mux[] = {
  2353. PORT159_SCIFA5_SCK_MARK,
  2354. };
  2355. static const unsigned int scifa5_ctrl_2_pins[] = {
  2356. /* RTS, CTS */
  2357. 163, 161,
  2358. };
  2359. static const unsigned int scifa5_ctrl_2_mux[] = {
  2360. PORT163_SCIFA5_RTS__MARK, PORT161_SCIFA5_CTS__MARK,
  2361. };
  2362. /* - SCIFA6 ----------------------------------------------------------------- */
  2363. static const unsigned int scifa6_pins[] = {
  2364. /* TXD */
  2365. 240,
  2366. };
  2367. static const unsigned int scifa6_mux[] = {
  2368. SCIFA6_TXD_MARK,
  2369. };
  2370. /* - SCIFA7 ----------------------------------------------------------------- */
  2371. static const unsigned int scifa7_data_pins[] = {
  2372. /* RXD, TXD */
  2373. 12, 18,
  2374. };
  2375. static const unsigned int scifa7_data_mux[] = {
  2376. SCIFA7_RXD_MARK, SCIFA7_TXD_MARK,
  2377. };
  2378. static const unsigned int scifa7_ctrl_pins[] = {
  2379. /* RTS, CTS */
  2380. 19, 13,
  2381. };
  2382. static const unsigned int scifa7_ctrl_mux[] = {
  2383. SCIFA7_RTS__MARK, SCIFA7_CTS__MARK,
  2384. };
  2385. /* - SCIFB ------------------------------------------------------------------ */
  2386. static const unsigned int scifb_data_0_pins[] = {
  2387. /* RXD, TXD */
  2388. 162, 160,
  2389. };
  2390. static const unsigned int scifb_data_0_mux[] = {
  2391. PORT162_SCIFB_RXD_MARK, PORT160_SCIFB_TXD_MARK,
  2392. };
  2393. static const unsigned int scifb_clk_0_pins[] = {
  2394. /* SCK */
  2395. 159,
  2396. };
  2397. static const unsigned int scifb_clk_0_mux[] = {
  2398. PORT159_SCIFB_SCK_MARK,
  2399. };
  2400. static const unsigned int scifb_ctrl_0_pins[] = {
  2401. /* RTS, CTS */
  2402. 163, 161,
  2403. };
  2404. static const unsigned int scifb_ctrl_0_mux[] = {
  2405. PORT163_SCIFB_RTS__MARK, PORT161_SCIFB_CTS__MARK,
  2406. };
  2407. static const unsigned int scifb_data_1_pins[] = {
  2408. /* RXD, TXD */
  2409. 246, 247,
  2410. };
  2411. static const unsigned int scifb_data_1_mux[] = {
  2412. PORT246_SCIFB_RXD_MARK, PORT247_SCIFB_TXD_MARK,
  2413. };
  2414. static const unsigned int scifb_clk_1_pins[] = {
  2415. /* SCK */
  2416. 248,
  2417. };
  2418. static const unsigned int scifb_clk_1_mux[] = {
  2419. PORT248_SCIFB_SCK_MARK,
  2420. };
  2421. static const unsigned int scifb_ctrl_1_pins[] = {
  2422. /* RTS, CTS */
  2423. 245, 244,
  2424. };
  2425. static const unsigned int scifb_ctrl_1_mux[] = {
  2426. PORT245_SCIFB_RTS__MARK, PORT244_SCIFB_CTS__MARK,
  2427. };
  2428. /* - SDHI0 ------------------------------------------------------------------ */
  2429. static const unsigned int sdhi0_data1_pins[] = {
  2430. /* D0 */
  2431. 252,
  2432. };
  2433. static const unsigned int sdhi0_data1_mux[] = {
  2434. SDHID0_0_MARK,
  2435. };
  2436. static const unsigned int sdhi0_data4_pins[] = {
  2437. /* D[0:3] */
  2438. 252, 253, 254, 255,
  2439. };
  2440. static const unsigned int sdhi0_data4_mux[] = {
  2441. SDHID0_0_MARK, SDHID0_1_MARK, SDHID0_2_MARK, SDHID0_3_MARK,
  2442. };
  2443. static const unsigned int sdhi0_ctrl_pins[] = {
  2444. /* CMD, CLK */
  2445. 256, 250,
  2446. };
  2447. static const unsigned int sdhi0_ctrl_mux[] = {
  2448. SDHICMD0_MARK, SDHICLK0_MARK,
  2449. };
  2450. static const unsigned int sdhi0_cd_pins[] = {
  2451. /* CD */
  2452. 251,
  2453. };
  2454. static const unsigned int sdhi0_cd_mux[] = {
  2455. SDHICD0_MARK,
  2456. };
  2457. static const unsigned int sdhi0_wp_pins[] = {
  2458. /* WP */
  2459. 257,
  2460. };
  2461. static const unsigned int sdhi0_wp_mux[] = {
  2462. SDHIWP0_MARK,
  2463. };
  2464. /* - SDHI1 ------------------------------------------------------------------ */
  2465. static const unsigned int sdhi1_data1_pins[] = {
  2466. /* D0 */
  2467. 259,
  2468. };
  2469. static const unsigned int sdhi1_data1_mux[] = {
  2470. SDHID1_0_MARK,
  2471. };
  2472. static const unsigned int sdhi1_data4_pins[] = {
  2473. /* D[0:3] */
  2474. 259, 260, 261, 262,
  2475. };
  2476. static const unsigned int sdhi1_data4_mux[] = {
  2477. SDHID1_0_MARK, SDHID1_1_MARK, SDHID1_2_MARK, SDHID1_3_MARK,
  2478. };
  2479. static const unsigned int sdhi1_ctrl_pins[] = {
  2480. /* CMD, CLK */
  2481. 263, 258,
  2482. };
  2483. static const unsigned int sdhi1_ctrl_mux[] = {
  2484. SDHICMD1_MARK, SDHICLK1_MARK,
  2485. };
  2486. /* - SDHI2 ------------------------------------------------------------------ */
  2487. static const unsigned int sdhi2_data1_pins[] = {
  2488. /* D0 */
  2489. 265,
  2490. };
  2491. static const unsigned int sdhi2_data1_mux[] = {
  2492. SDHID2_0_MARK,
  2493. };
  2494. static const unsigned int sdhi2_data4_pins[] = {
  2495. /* D[0:3] */
  2496. 265, 266, 267, 268,
  2497. };
  2498. static const unsigned int sdhi2_data4_mux[] = {
  2499. SDHID2_0_MARK, SDHID2_1_MARK, SDHID2_2_MARK, SDHID2_3_MARK,
  2500. };
  2501. static const unsigned int sdhi2_ctrl_pins[] = {
  2502. /* CMD, CLK */
  2503. 269, 264,
  2504. };
  2505. static const unsigned int sdhi2_ctrl_mux[] = {
  2506. SDHICMD2_MARK, SDHICLK2_MARK,
  2507. };
  2508. /* - TPU0 ------------------------------------------------------------------- */
  2509. static const unsigned int tpu0_to0_pins[] = {
  2510. /* TO */
  2511. 55,
  2512. };
  2513. static const unsigned int tpu0_to0_mux[] = {
  2514. TPU0TO0_MARK,
  2515. };
  2516. static const unsigned int tpu0_to1_pins[] = {
  2517. /* TO */
  2518. 59,
  2519. };
  2520. static const unsigned int tpu0_to1_mux[] = {
  2521. TPU0TO1_MARK,
  2522. };
  2523. static const unsigned int tpu0_to2_pins[] = {
  2524. /* TO */
  2525. 140,
  2526. };
  2527. static const unsigned int tpu0_to2_mux[] = {
  2528. TPU0TO2_MARK,
  2529. };
  2530. static const unsigned int tpu0_to3_pins[] = {
  2531. /* TO */
  2532. 141,
  2533. };
  2534. static const unsigned int tpu0_to3_mux[] = {
  2535. TPU0TO3_MARK,
  2536. };
  2537. /* - TPU1 ------------------------------------------------------------------- */
  2538. static const unsigned int tpu1_to0_pins[] = {
  2539. /* TO */
  2540. 246,
  2541. };
  2542. static const unsigned int tpu1_to0_mux[] = {
  2543. TPU1TO0_MARK,
  2544. };
  2545. static const unsigned int tpu1_to1_0_pins[] = {
  2546. /* TO */
  2547. 28,
  2548. };
  2549. static const unsigned int tpu1_to1_0_mux[] = {
  2550. PORT28_TPU1TO1_MARK,
  2551. };
  2552. static const unsigned int tpu1_to1_1_pins[] = {
  2553. /* TO */
  2554. 29,
  2555. };
  2556. static const unsigned int tpu1_to1_1_mux[] = {
  2557. PORT29_TPU1TO1_MARK,
  2558. };
  2559. static const unsigned int tpu1_to2_pins[] = {
  2560. /* TO */
  2561. 153,
  2562. };
  2563. static const unsigned int tpu1_to2_mux[] = {
  2564. TPU1TO2_MARK,
  2565. };
  2566. static const unsigned int tpu1_to3_pins[] = {
  2567. /* TO */
  2568. 145,
  2569. };
  2570. static const unsigned int tpu1_to3_mux[] = {
  2571. TPU1TO3_MARK,
  2572. };
  2573. /* - TPU2 ------------------------------------------------------------------- */
  2574. static const unsigned int tpu2_to0_pins[] = {
  2575. /* TO */
  2576. 248,
  2577. };
  2578. static const unsigned int tpu2_to0_mux[] = {
  2579. TPU2TO0_MARK,
  2580. };
  2581. static const unsigned int tpu2_to1_pins[] = {
  2582. /* TO */
  2583. 197,
  2584. };
  2585. static const unsigned int tpu2_to1_mux[] = {
  2586. TPU2TO1_MARK,
  2587. };
  2588. static const unsigned int tpu2_to2_pins[] = {
  2589. /* TO */
  2590. 50,
  2591. };
  2592. static const unsigned int tpu2_to2_mux[] = {
  2593. TPU2TO2_MARK,
  2594. };
  2595. static const unsigned int tpu2_to3_pins[] = {
  2596. /* TO */
  2597. 51,
  2598. };
  2599. static const unsigned int tpu2_to3_mux[] = {
  2600. TPU2TO3_MARK,
  2601. };
  2602. /* - TPU3 ------------------------------------------------------------------- */
  2603. static const unsigned int tpu3_to0_pins[] = {
  2604. /* TO */
  2605. 163,
  2606. };
  2607. static const unsigned int tpu3_to0_mux[] = {
  2608. TPU3TO0_MARK,
  2609. };
  2610. static const unsigned int tpu3_to1_pins[] = {
  2611. /* TO */
  2612. 247,
  2613. };
  2614. static const unsigned int tpu3_to1_mux[] = {
  2615. TPU3TO1_MARK,
  2616. };
  2617. static const unsigned int tpu3_to2_pins[] = {
  2618. /* TO */
  2619. 54,
  2620. };
  2621. static const unsigned int tpu3_to2_mux[] = {
  2622. TPU3TO2_MARK,
  2623. };
  2624. static const unsigned int tpu3_to3_pins[] = {
  2625. /* TO */
  2626. 53,
  2627. };
  2628. static const unsigned int tpu3_to3_mux[] = {
  2629. TPU3TO3_MARK,
  2630. };
  2631. /* - TPU4 ------------------------------------------------------------------- */
  2632. static const unsigned int tpu4_to0_pins[] = {
  2633. /* TO */
  2634. 241,
  2635. };
  2636. static const unsigned int tpu4_to0_mux[] = {
  2637. TPU4TO0_MARK,
  2638. };
  2639. static const unsigned int tpu4_to1_pins[] = {
  2640. /* TO */
  2641. 199,
  2642. };
  2643. static const unsigned int tpu4_to1_mux[] = {
  2644. TPU4TO1_MARK,
  2645. };
  2646. static const unsigned int tpu4_to2_pins[] = {
  2647. /* TO */
  2648. 58,
  2649. };
  2650. static const unsigned int tpu4_to2_mux[] = {
  2651. TPU4TO2_MARK,
  2652. };
  2653. static const unsigned int tpu4_to3_pins[] = {
  2654. /* TO */
  2655. };
  2656. static const unsigned int tpu4_to3_mux[] = {
  2657. TPU4TO3_MARK,
  2658. };
  2659. /* - USB -------------------------------------------------------------------- */
  2660. static const unsigned int usb_vbus_pins[] = {
  2661. /* VBUS */
  2662. 0,
  2663. };
  2664. static const unsigned int usb_vbus_mux[] = {
  2665. VBUS_0_MARK,
  2666. };
  2667. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2668. SH_PFC_PIN_GROUP(bsc_data_0_7),
  2669. SH_PFC_PIN_GROUP(bsc_data_8_15),
  2670. SH_PFC_PIN_GROUP(bsc_cs4),
  2671. SH_PFC_PIN_GROUP(bsc_cs5_a),
  2672. SH_PFC_PIN_GROUP(bsc_cs5_b),
  2673. SH_PFC_PIN_GROUP(bsc_cs6_a),
  2674. SH_PFC_PIN_GROUP(bsc_cs6_b),
  2675. SH_PFC_PIN_GROUP(bsc_rd),
  2676. SH_PFC_PIN_GROUP(bsc_rdwr_0),
  2677. SH_PFC_PIN_GROUP(bsc_rdwr_1),
  2678. SH_PFC_PIN_GROUP(bsc_rdwr_2),
  2679. SH_PFC_PIN_GROUP(bsc_we0),
  2680. SH_PFC_PIN_GROUP(bsc_we1),
  2681. SH_PFC_PIN_GROUP(fsia_mclk_in),
  2682. SH_PFC_PIN_GROUP(fsia_mclk_out),
  2683. SH_PFC_PIN_GROUP(fsia_sclk_in),
  2684. SH_PFC_PIN_GROUP(fsia_sclk_out),
  2685. SH_PFC_PIN_GROUP(fsia_data_in),
  2686. SH_PFC_PIN_GROUP(fsia_data_out),
  2687. SH_PFC_PIN_GROUP(fsia_spdif),
  2688. SH_PFC_PIN_GROUP(fsib_mclk_in),
  2689. SH_PFC_PIN_GROUP(fsib_mclk_out),
  2690. SH_PFC_PIN_GROUP(fsib_sclk_in),
  2691. SH_PFC_PIN_GROUP(fsib_sclk_out),
  2692. SH_PFC_PIN_GROUP(fsib_data_in),
  2693. SH_PFC_PIN_GROUP(fsib_data_out),
  2694. SH_PFC_PIN_GROUP(fsib_spdif),
  2695. SH_PFC_PIN_GROUP(fsic_mclk_in),
  2696. SH_PFC_PIN_GROUP(fsic_mclk_out),
  2697. SH_PFC_PIN_GROUP(fsic_sclk_in),
  2698. SH_PFC_PIN_GROUP(fsic_sclk_out),
  2699. SH_PFC_PIN_GROUP(fsic_data_in),
  2700. SH_PFC_PIN_GROUP(fsic_data_out),
  2701. SH_PFC_PIN_GROUP(fsic_spdif_0),
  2702. SH_PFC_PIN_GROUP(fsic_spdif_1),
  2703. SH_PFC_PIN_GROUP(fsid_sclk_in),
  2704. SH_PFC_PIN_GROUP(fsid_sclk_out),
  2705. SH_PFC_PIN_GROUP(fsid_data_in),
  2706. SH_PFC_PIN_GROUP(i2c2_0),
  2707. SH_PFC_PIN_GROUP(i2c2_1),
  2708. SH_PFC_PIN_GROUP(i2c2_2),
  2709. SH_PFC_PIN_GROUP(i2c3_0),
  2710. SH_PFC_PIN_GROUP(i2c3_1),
  2711. SH_PFC_PIN_GROUP(i2c3_2),
  2712. SH_PFC_PIN_GROUP(irda_0),
  2713. SH_PFC_PIN_GROUP(irda_1),
  2714. SH_PFC_PIN_GROUP(keysc_in5),
  2715. SH_PFC_PIN_GROUP(keysc_in6),
  2716. SH_PFC_PIN_GROUP(keysc_in7),
  2717. SH_PFC_PIN_GROUP(keysc_in8),
  2718. SH_PFC_PIN_GROUP(keysc_out04),
  2719. SH_PFC_PIN_GROUP(keysc_out5),
  2720. SH_PFC_PIN_GROUP(keysc_out6_0),
  2721. SH_PFC_PIN_GROUP(keysc_out6_1),
  2722. SH_PFC_PIN_GROUP(keysc_out6_2),
  2723. SH_PFC_PIN_GROUP(keysc_out7_0),
  2724. SH_PFC_PIN_GROUP(keysc_out7_1),
  2725. SH_PFC_PIN_GROUP(keysc_out7_2),
  2726. SH_PFC_PIN_GROUP(keysc_out8_0),
  2727. SH_PFC_PIN_GROUP(keysc_out8_1),
  2728. SH_PFC_PIN_GROUP(keysc_out8_2),
  2729. SH_PFC_PIN_GROUP(keysc_out9_0),
  2730. SH_PFC_PIN_GROUP(keysc_out9_1),
  2731. SH_PFC_PIN_GROUP(keysc_out9_2),
  2732. SH_PFC_PIN_GROUP(keysc_out10_0),
  2733. SH_PFC_PIN_GROUP(keysc_out10_1),
  2734. SH_PFC_PIN_GROUP(keysc_out11_0),
  2735. SH_PFC_PIN_GROUP(keysc_out11_1),
  2736. SH_PFC_PIN_GROUP(lcd_data8),
  2737. SH_PFC_PIN_GROUP(lcd_data9),
  2738. SH_PFC_PIN_GROUP(lcd_data12),
  2739. SH_PFC_PIN_GROUP(lcd_data16),
  2740. SH_PFC_PIN_GROUP(lcd_data18),
  2741. SH_PFC_PIN_GROUP(lcd_data24),
  2742. SH_PFC_PIN_GROUP(lcd_display),
  2743. SH_PFC_PIN_GROUP(lcd_lclk),
  2744. SH_PFC_PIN_GROUP(lcd_sync),
  2745. SH_PFC_PIN_GROUP(lcd_sys),
  2746. SH_PFC_PIN_GROUP(lcd2_data8),
  2747. SH_PFC_PIN_GROUP(lcd2_data9),
  2748. SH_PFC_PIN_GROUP(lcd2_data12),
  2749. SH_PFC_PIN_GROUP(lcd2_data16),
  2750. SH_PFC_PIN_GROUP(lcd2_data18),
  2751. SH_PFC_PIN_GROUP(lcd2_data24),
  2752. SH_PFC_PIN_GROUP(lcd2_sync_0),
  2753. SH_PFC_PIN_GROUP(lcd2_sync_1),
  2754. SH_PFC_PIN_GROUP(lcd2_sys_0),
  2755. SH_PFC_PIN_GROUP(lcd2_sys_1),
  2756. SH_PFC_PIN_GROUP(mmc0_data1_0),
  2757. SH_PFC_PIN_GROUP(mmc0_data4_0),
  2758. SH_PFC_PIN_GROUP(mmc0_data8_0),
  2759. SH_PFC_PIN_GROUP(mmc0_ctrl_0),
  2760. SH_PFC_PIN_GROUP(mmc0_data1_1),
  2761. SH_PFC_PIN_GROUP(mmc0_data4_1),
  2762. SH_PFC_PIN_GROUP(mmc0_data8_1),
  2763. SH_PFC_PIN_GROUP(mmc0_ctrl_1),
  2764. SH_PFC_PIN_GROUP(scifa0_data),
  2765. SH_PFC_PIN_GROUP(scifa0_clk),
  2766. SH_PFC_PIN_GROUP(scifa0_ctrl),
  2767. SH_PFC_PIN_GROUP(scifa1_data),
  2768. SH_PFC_PIN_GROUP(scifa1_clk),
  2769. SH_PFC_PIN_GROUP(scifa1_ctrl),
  2770. SH_PFC_PIN_GROUP(scifa2_data_0),
  2771. SH_PFC_PIN_GROUP(scifa2_clk_0),
  2772. SH_PFC_PIN_GROUP(scifa2_ctrl_0),
  2773. SH_PFC_PIN_GROUP(scifa2_data_1),
  2774. SH_PFC_PIN_GROUP(scifa2_clk_1),
  2775. SH_PFC_PIN_GROUP(scifa2_ctrl_1),
  2776. SH_PFC_PIN_GROUP(scifa3_data),
  2777. SH_PFC_PIN_GROUP(scifa3_ctrl),
  2778. SH_PFC_PIN_GROUP(scifa4_data),
  2779. SH_PFC_PIN_GROUP(scifa4_ctrl),
  2780. SH_PFC_PIN_GROUP(scifa5_data_0),
  2781. SH_PFC_PIN_GROUP(scifa5_clk_0),
  2782. SH_PFC_PIN_GROUP(scifa5_ctrl_0),
  2783. SH_PFC_PIN_GROUP(scifa5_data_1),
  2784. SH_PFC_PIN_GROUP(scifa5_clk_1),
  2785. SH_PFC_PIN_GROUP(scifa5_ctrl_1),
  2786. SH_PFC_PIN_GROUP(scifa5_data_2),
  2787. SH_PFC_PIN_GROUP(scifa5_clk_2),
  2788. SH_PFC_PIN_GROUP(scifa5_ctrl_2),
  2789. SH_PFC_PIN_GROUP(scifa6),
  2790. SH_PFC_PIN_GROUP(scifa7_data),
  2791. SH_PFC_PIN_GROUP(scifa7_ctrl),
  2792. SH_PFC_PIN_GROUP(scifb_data_0),
  2793. SH_PFC_PIN_GROUP(scifb_clk_0),
  2794. SH_PFC_PIN_GROUP(scifb_ctrl_0),
  2795. SH_PFC_PIN_GROUP(scifb_data_1),
  2796. SH_PFC_PIN_GROUP(scifb_clk_1),
  2797. SH_PFC_PIN_GROUP(scifb_ctrl_1),
  2798. SH_PFC_PIN_GROUP(sdhi0_data1),
  2799. SH_PFC_PIN_GROUP(sdhi0_data4),
  2800. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2801. SH_PFC_PIN_GROUP(sdhi0_cd),
  2802. SH_PFC_PIN_GROUP(sdhi0_wp),
  2803. SH_PFC_PIN_GROUP(sdhi1_data1),
  2804. SH_PFC_PIN_GROUP(sdhi1_data4),
  2805. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2806. SH_PFC_PIN_GROUP(sdhi2_data1),
  2807. SH_PFC_PIN_GROUP(sdhi2_data4),
  2808. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2809. SH_PFC_PIN_GROUP(tpu0_to0),
  2810. SH_PFC_PIN_GROUP(tpu0_to1),
  2811. SH_PFC_PIN_GROUP(tpu0_to2),
  2812. SH_PFC_PIN_GROUP(tpu0_to3),
  2813. SH_PFC_PIN_GROUP(tpu1_to0),
  2814. SH_PFC_PIN_GROUP(tpu1_to1_0),
  2815. SH_PFC_PIN_GROUP(tpu1_to1_1),
  2816. SH_PFC_PIN_GROUP(tpu1_to2),
  2817. SH_PFC_PIN_GROUP(tpu1_to3),
  2818. SH_PFC_PIN_GROUP(tpu2_to0),
  2819. SH_PFC_PIN_GROUP(tpu2_to1),
  2820. SH_PFC_PIN_GROUP(tpu2_to2),
  2821. SH_PFC_PIN_GROUP(tpu2_to3),
  2822. SH_PFC_PIN_GROUP(tpu3_to0),
  2823. SH_PFC_PIN_GROUP(tpu3_to1),
  2824. SH_PFC_PIN_GROUP(tpu3_to2),
  2825. SH_PFC_PIN_GROUP(tpu3_to3),
  2826. SH_PFC_PIN_GROUP(tpu4_to0),
  2827. SH_PFC_PIN_GROUP(tpu4_to1),
  2828. SH_PFC_PIN_GROUP(tpu4_to2),
  2829. SH_PFC_PIN_GROUP(tpu4_to3),
  2830. SH_PFC_PIN_GROUP(usb_vbus),
  2831. };
  2832. static const char * const bsc_groups[] = {
  2833. "bsc_data_0_7",
  2834. "bsc_data_8_15",
  2835. "bsc_cs4",
  2836. "bsc_cs5_a",
  2837. "bsc_cs5_b",
  2838. "bsc_cs6_a",
  2839. "bsc_cs6_b",
  2840. "bsc_rd",
  2841. "bsc_rdwr_0",
  2842. "bsc_rdwr_1",
  2843. "bsc_rdwr_2",
  2844. "bsc_we0",
  2845. "bsc_we1",
  2846. };
  2847. static const char * const fsia_groups[] = {
  2848. "fsia_mclk_in",
  2849. "fsia_mclk_out",
  2850. "fsia_sclk_in",
  2851. "fsia_sclk_out",
  2852. "fsia_data_in",
  2853. "fsia_data_out",
  2854. "fsia_spdif",
  2855. };
  2856. static const char * const fsib_groups[] = {
  2857. "fsib_mclk_in",
  2858. "fsib_mclk_out",
  2859. "fsib_sclk_in",
  2860. "fsib_sclk_out",
  2861. "fsib_data_in",
  2862. "fsib_data_out",
  2863. "fsib_spdif",
  2864. };
  2865. static const char * const fsic_groups[] = {
  2866. "fsic_mclk_in",
  2867. "fsic_mclk_out",
  2868. "fsic_sclk_in",
  2869. "fsic_sclk_out",
  2870. "fsic_data_in",
  2871. "fsic_data_out",
  2872. "fsic_spdif",
  2873. };
  2874. static const char * const fsid_groups[] = {
  2875. "fsid_sclk_in",
  2876. "fsid_sclk_out",
  2877. "fsid_data_in",
  2878. };
  2879. static const char * const i2c2_groups[] = {
  2880. "i2c2_0",
  2881. "i2c2_1",
  2882. "i2c2_2",
  2883. };
  2884. static const char * const i2c3_groups[] = {
  2885. "i2c3_0",
  2886. "i2c3_1",
  2887. "i2c3_2",
  2888. };
  2889. static const char * const irda_groups[] = {
  2890. "irda_0",
  2891. "irda_1",
  2892. };
  2893. static const char * const keysc_groups[] = {
  2894. "keysc_in5",
  2895. "keysc_in6",
  2896. "keysc_in7",
  2897. "keysc_in8",
  2898. "keysc_out04",
  2899. "keysc_out5",
  2900. "keysc_out6_0",
  2901. "keysc_out6_1",
  2902. "keysc_out6_2",
  2903. "keysc_out7_0",
  2904. "keysc_out7_1",
  2905. "keysc_out7_2",
  2906. "keysc_out8_0",
  2907. "keysc_out8_1",
  2908. "keysc_out8_2",
  2909. "keysc_out9_0",
  2910. "keysc_out9_1",
  2911. "keysc_out9_2",
  2912. "keysc_out10_0",
  2913. "keysc_out10_1",
  2914. "keysc_out11_0",
  2915. "keysc_out11_1",
  2916. };
  2917. static const char * const lcd_groups[] = {
  2918. "lcd_data8",
  2919. "lcd_data9",
  2920. "lcd_data12",
  2921. "lcd_data16",
  2922. "lcd_data18",
  2923. "lcd_data24",
  2924. "lcd_display",
  2925. "lcd_lclk",
  2926. "lcd_sync",
  2927. "lcd_sys",
  2928. };
  2929. static const char * const lcd2_groups[] = {
  2930. "lcd2_data8",
  2931. "lcd2_data9",
  2932. "lcd2_data12",
  2933. "lcd2_data16",
  2934. "lcd2_data18",
  2935. "lcd2_data24",
  2936. "lcd2_sync_0",
  2937. "lcd2_sync_1",
  2938. "lcd2_sys_0",
  2939. "lcd2_sys_1",
  2940. };
  2941. static const char * const mmc0_groups[] = {
  2942. "mmc0_data1_0",
  2943. "mmc0_data4_0",
  2944. "mmc0_data8_0",
  2945. "mmc0_ctrl_0",
  2946. "mmc0_data1_1",
  2947. "mmc0_data4_1",
  2948. "mmc0_data8_1",
  2949. "mmc0_ctrl_1",
  2950. };
  2951. static const char * const scifa0_groups[] = {
  2952. "scifa0_data",
  2953. "scifa0_clk",
  2954. "scifa0_ctrl",
  2955. };
  2956. static const char * const scifa1_groups[] = {
  2957. "scifa1_data",
  2958. "scifa1_clk",
  2959. "scifa1_ctrl",
  2960. };
  2961. static const char * const scifa2_groups[] = {
  2962. "scifa2_data_0",
  2963. "scifa2_clk_0",
  2964. "scifa2_ctrl_0",
  2965. "scifa2_data_1",
  2966. "scifa2_clk_1",
  2967. "scifa2_ctrl_1",
  2968. };
  2969. static const char * const scifa3_groups[] = {
  2970. "scifa3_data",
  2971. "scifa3_ctrl",
  2972. };
  2973. static const char * const scifa4_groups[] = {
  2974. "scifa4_data",
  2975. "scifa4_ctrl",
  2976. };
  2977. static const char * const scifa5_groups[] = {
  2978. "scifa5_data_0",
  2979. "scifa5_clk_0",
  2980. "scifa5_ctrl_0",
  2981. "scifa5_data_1",
  2982. "scifa5_clk_1",
  2983. "scifa5_ctrl_1",
  2984. "scifa5_data_2",
  2985. "scifa5_clk_2",
  2986. "scifa5_ctrl_2",
  2987. };
  2988. static const char * const scifa6_groups[] = {
  2989. "scifa6",
  2990. };
  2991. static const char * const scifa7_groups[] = {
  2992. "scifa7_data",
  2993. "scifa7_ctrl",
  2994. };
  2995. static const char * const scifb_groups[] = {
  2996. "scifb_data_0",
  2997. "scifb_clk_0",
  2998. "scifb_ctrl_0",
  2999. "scifb_data_1",
  3000. "scifb_clk_1",
  3001. "scifb_ctrl_1",
  3002. };
  3003. static const char * const sdhi0_groups[] = {
  3004. "sdhi0_data1",
  3005. "sdhi0_data4",
  3006. "sdhi0_ctrl",
  3007. "sdhi0_cd",
  3008. "sdhi0_wp",
  3009. };
  3010. static const char * const sdhi1_groups[] = {
  3011. "sdhi1_data1",
  3012. "sdhi1_data4",
  3013. "sdhi1_ctrl",
  3014. };
  3015. static const char * const sdhi2_groups[] = {
  3016. "sdhi2_data1",
  3017. "sdhi2_data4",
  3018. "sdhi2_ctrl",
  3019. };
  3020. static const char * const usb_groups[] = {
  3021. "usb_vbus",
  3022. };
  3023. static const char * const tpu0_groups[] = {
  3024. "tpu0_to0",
  3025. "tpu0_to1",
  3026. "tpu0_to2",
  3027. "tpu0_to3",
  3028. };
  3029. static const char * const tpu1_groups[] = {
  3030. "tpu1_to0",
  3031. "tpu1_to1_0",
  3032. "tpu1_to1_1",
  3033. "tpu1_to2",
  3034. "tpu1_to3",
  3035. };
  3036. static const char * const tpu2_groups[] = {
  3037. "tpu2_to0",
  3038. "tpu2_to1",
  3039. "tpu2_to2",
  3040. "tpu2_to3",
  3041. };
  3042. static const char * const tpu3_groups[] = {
  3043. "tpu3_to0",
  3044. "tpu3_to1",
  3045. "tpu3_to2",
  3046. "tpu3_to3",
  3047. };
  3048. static const char * const tpu4_groups[] = {
  3049. "tpu4_to0",
  3050. "tpu4_to1",
  3051. "tpu4_to2",
  3052. "tpu4_to3",
  3053. };
  3054. static const struct sh_pfc_function pinmux_functions[] = {
  3055. SH_PFC_FUNCTION(bsc),
  3056. SH_PFC_FUNCTION(fsia),
  3057. SH_PFC_FUNCTION(fsib),
  3058. SH_PFC_FUNCTION(fsic),
  3059. SH_PFC_FUNCTION(fsid),
  3060. SH_PFC_FUNCTION(i2c2),
  3061. SH_PFC_FUNCTION(i2c3),
  3062. SH_PFC_FUNCTION(irda),
  3063. SH_PFC_FUNCTION(keysc),
  3064. SH_PFC_FUNCTION(lcd),
  3065. SH_PFC_FUNCTION(lcd2),
  3066. SH_PFC_FUNCTION(mmc0),
  3067. SH_PFC_FUNCTION(scifa0),
  3068. SH_PFC_FUNCTION(scifa1),
  3069. SH_PFC_FUNCTION(scifa2),
  3070. SH_PFC_FUNCTION(scifa3),
  3071. SH_PFC_FUNCTION(scifa4),
  3072. SH_PFC_FUNCTION(scifa5),
  3073. SH_PFC_FUNCTION(scifa6),
  3074. SH_PFC_FUNCTION(scifa7),
  3075. SH_PFC_FUNCTION(scifb),
  3076. SH_PFC_FUNCTION(sdhi0),
  3077. SH_PFC_FUNCTION(sdhi1),
  3078. SH_PFC_FUNCTION(sdhi2),
  3079. SH_PFC_FUNCTION(tpu0),
  3080. SH_PFC_FUNCTION(tpu1),
  3081. SH_PFC_FUNCTION(tpu2),
  3082. SH_PFC_FUNCTION(tpu3),
  3083. SH_PFC_FUNCTION(tpu4),
  3084. SH_PFC_FUNCTION(usb),
  3085. };
  3086. #undef PORTCR
  3087. #define PORTCR(nr, reg) \
  3088. { \
  3089. PINMUX_CFG_REG("PORT" nr "CR", reg, 8, 4) { \
  3090. _PCRH(PORT##nr##_IN, 0, 0, PORT##nr##_OUT), \
  3091. PORT##nr##_FN0, PORT##nr##_FN1, \
  3092. PORT##nr##_FN2, PORT##nr##_FN3, \
  3093. PORT##nr##_FN4, PORT##nr##_FN5, \
  3094. PORT##nr##_FN6, PORT##nr##_FN7 } \
  3095. }
  3096. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  3097. PORTCR(0, 0xe6050000), /* PORT0CR */
  3098. PORTCR(1, 0xe6050001), /* PORT1CR */
  3099. PORTCR(2, 0xe6050002), /* PORT2CR */
  3100. PORTCR(3, 0xe6050003), /* PORT3CR */
  3101. PORTCR(4, 0xe6050004), /* PORT4CR */
  3102. PORTCR(5, 0xe6050005), /* PORT5CR */
  3103. PORTCR(6, 0xe6050006), /* PORT6CR */
  3104. PORTCR(7, 0xe6050007), /* PORT7CR */
  3105. PORTCR(8, 0xe6050008), /* PORT8CR */
  3106. PORTCR(9, 0xe6050009), /* PORT9CR */
  3107. PORTCR(10, 0xe605000a), /* PORT10CR */
  3108. PORTCR(11, 0xe605000b), /* PORT11CR */
  3109. PORTCR(12, 0xe605000c), /* PORT12CR */
  3110. PORTCR(13, 0xe605000d), /* PORT13CR */
  3111. PORTCR(14, 0xe605000e), /* PORT14CR */
  3112. PORTCR(15, 0xe605000f), /* PORT15CR */
  3113. PORTCR(16, 0xe6050010), /* PORT16CR */
  3114. PORTCR(17, 0xe6050011), /* PORT17CR */
  3115. PORTCR(18, 0xe6050012), /* PORT18CR */
  3116. PORTCR(19, 0xe6050013), /* PORT19CR */
  3117. PORTCR(20, 0xe6050014), /* PORT20CR */
  3118. PORTCR(21, 0xe6050015), /* PORT21CR */
  3119. PORTCR(22, 0xe6050016), /* PORT22CR */
  3120. PORTCR(23, 0xe6050017), /* PORT23CR */
  3121. PORTCR(24, 0xe6050018), /* PORT24CR */
  3122. PORTCR(25, 0xe6050019), /* PORT25CR */
  3123. PORTCR(26, 0xe605001a), /* PORT26CR */
  3124. PORTCR(27, 0xe605001b), /* PORT27CR */
  3125. PORTCR(28, 0xe605001c), /* PORT28CR */
  3126. PORTCR(29, 0xe605001d), /* PORT29CR */
  3127. PORTCR(30, 0xe605001e), /* PORT30CR */
  3128. PORTCR(31, 0xe605001f), /* PORT31CR */
  3129. PORTCR(32, 0xe6051020), /* PORT32CR */
  3130. PORTCR(33, 0xe6051021), /* PORT33CR */
  3131. PORTCR(34, 0xe6051022), /* PORT34CR */
  3132. PORTCR(35, 0xe6051023), /* PORT35CR */
  3133. PORTCR(36, 0xe6051024), /* PORT36CR */
  3134. PORTCR(37, 0xe6051025), /* PORT37CR */
  3135. PORTCR(38, 0xe6051026), /* PORT38CR */
  3136. PORTCR(39, 0xe6051027), /* PORT39CR */
  3137. PORTCR(40, 0xe6051028), /* PORT40CR */
  3138. PORTCR(41, 0xe6051029), /* PORT41CR */
  3139. PORTCR(42, 0xe605102a), /* PORT42CR */
  3140. PORTCR(43, 0xe605102b), /* PORT43CR */
  3141. PORTCR(44, 0xe605102c), /* PORT44CR */
  3142. PORTCR(45, 0xe605102d), /* PORT45CR */
  3143. PORTCR(46, 0xe605102e), /* PORT46CR */
  3144. PORTCR(47, 0xe605102f), /* PORT47CR */
  3145. PORTCR(48, 0xe6051030), /* PORT48CR */
  3146. PORTCR(49, 0xe6051031), /* PORT49CR */
  3147. PORTCR(50, 0xe6051032), /* PORT50CR */
  3148. PORTCR(51, 0xe6051033), /* PORT51CR */
  3149. PORTCR(52, 0xe6051034), /* PORT52CR */
  3150. PORTCR(53, 0xe6051035), /* PORT53CR */
  3151. PORTCR(54, 0xe6051036), /* PORT54CR */
  3152. PORTCR(55, 0xe6051037), /* PORT55CR */
  3153. PORTCR(56, 0xe6051038), /* PORT56CR */
  3154. PORTCR(57, 0xe6051039), /* PORT57CR */
  3155. PORTCR(58, 0xe605103a), /* PORT58CR */
  3156. PORTCR(59, 0xe605103b), /* PORT59CR */
  3157. PORTCR(60, 0xe605103c), /* PORT60CR */
  3158. PORTCR(61, 0xe605103d), /* PORT61CR */
  3159. PORTCR(62, 0xe605103e), /* PORT62CR */
  3160. PORTCR(63, 0xe605103f), /* PORT63CR */
  3161. PORTCR(64, 0xe6051040), /* PORT64CR */
  3162. PORTCR(65, 0xe6051041), /* PORT65CR */
  3163. PORTCR(66, 0xe6051042), /* PORT66CR */
  3164. PORTCR(67, 0xe6051043), /* PORT67CR */
  3165. PORTCR(68, 0xe6051044), /* PORT68CR */
  3166. PORTCR(69, 0xe6051045), /* PORT69CR */
  3167. PORTCR(70, 0xe6051046), /* PORT70CR */
  3168. PORTCR(71, 0xe6051047), /* PORT71CR */
  3169. PORTCR(72, 0xe6051048), /* PORT72CR */
  3170. PORTCR(73, 0xe6051049), /* PORT73CR */
  3171. PORTCR(74, 0xe605104a), /* PORT74CR */
  3172. PORTCR(75, 0xe605104b), /* PORT75CR */
  3173. PORTCR(76, 0xe605104c), /* PORT76CR */
  3174. PORTCR(77, 0xe605104d), /* PORT77CR */
  3175. PORTCR(78, 0xe605104e), /* PORT78CR */
  3176. PORTCR(79, 0xe605104f), /* PORT79CR */
  3177. PORTCR(80, 0xe6051050), /* PORT80CR */
  3178. PORTCR(81, 0xe6051051), /* PORT81CR */
  3179. PORTCR(82, 0xe6051052), /* PORT82CR */
  3180. PORTCR(83, 0xe6051053), /* PORT83CR */
  3181. PORTCR(84, 0xe6051054), /* PORT84CR */
  3182. PORTCR(85, 0xe6051055), /* PORT85CR */
  3183. PORTCR(86, 0xe6051056), /* PORT86CR */
  3184. PORTCR(87, 0xe6051057), /* PORT87CR */
  3185. PORTCR(88, 0xe6051058), /* PORT88CR */
  3186. PORTCR(89, 0xe6051059), /* PORT89CR */
  3187. PORTCR(90, 0xe605105a), /* PORT90CR */
  3188. PORTCR(91, 0xe605105b), /* PORT91CR */
  3189. PORTCR(92, 0xe605105c), /* PORT92CR */
  3190. PORTCR(93, 0xe605105d), /* PORT93CR */
  3191. PORTCR(94, 0xe605105e), /* PORT94CR */
  3192. PORTCR(95, 0xe605105f), /* PORT95CR */
  3193. PORTCR(96, 0xe6052060), /* PORT96CR */
  3194. PORTCR(97, 0xe6052061), /* PORT97CR */
  3195. PORTCR(98, 0xe6052062), /* PORT98CR */
  3196. PORTCR(99, 0xe6052063), /* PORT99CR */
  3197. PORTCR(100, 0xe6052064), /* PORT100CR */
  3198. PORTCR(101, 0xe6052065), /* PORT101CR */
  3199. PORTCR(102, 0xe6052066), /* PORT102CR */
  3200. PORTCR(103, 0xe6052067), /* PORT103CR */
  3201. PORTCR(104, 0xe6052068), /* PORT104CR */
  3202. PORTCR(105, 0xe6052069), /* PORT105CR */
  3203. PORTCR(106, 0xe605206a), /* PORT106CR */
  3204. PORTCR(107, 0xe605206b), /* PORT107CR */
  3205. PORTCR(108, 0xe605206c), /* PORT108CR */
  3206. PORTCR(109, 0xe605206d), /* PORT109CR */
  3207. PORTCR(110, 0xe605206e), /* PORT110CR */
  3208. PORTCR(111, 0xe605206f), /* PORT111CR */
  3209. PORTCR(112, 0xe6052070), /* PORT112CR */
  3210. PORTCR(113, 0xe6052071), /* PORT113CR */
  3211. PORTCR(114, 0xe6052072), /* PORT114CR */
  3212. PORTCR(115, 0xe6052073), /* PORT115CR */
  3213. PORTCR(116, 0xe6052074), /* PORT116CR */
  3214. PORTCR(117, 0xe6052075), /* PORT117CR */
  3215. PORTCR(118, 0xe6052076), /* PORT118CR */
  3216. PORTCR(128, 0xe6052080), /* PORT128CR */
  3217. PORTCR(129, 0xe6052081), /* PORT129CR */
  3218. PORTCR(130, 0xe6052082), /* PORT130CR */
  3219. PORTCR(131, 0xe6052083), /* PORT131CR */
  3220. PORTCR(132, 0xe6052084), /* PORT132CR */
  3221. PORTCR(133, 0xe6052085), /* PORT133CR */
  3222. PORTCR(134, 0xe6052086), /* PORT134CR */
  3223. PORTCR(135, 0xe6052087), /* PORT135CR */
  3224. PORTCR(136, 0xe6052088), /* PORT136CR */
  3225. PORTCR(137, 0xe6052089), /* PORT137CR */
  3226. PORTCR(138, 0xe605208a), /* PORT138CR */
  3227. PORTCR(139, 0xe605208b), /* PORT139CR */
  3228. PORTCR(140, 0xe605208c), /* PORT140CR */
  3229. PORTCR(141, 0xe605208d), /* PORT141CR */
  3230. PORTCR(142, 0xe605208e), /* PORT142CR */
  3231. PORTCR(143, 0xe605208f), /* PORT143CR */
  3232. PORTCR(144, 0xe6052090), /* PORT144CR */
  3233. PORTCR(145, 0xe6052091), /* PORT145CR */
  3234. PORTCR(146, 0xe6052092), /* PORT146CR */
  3235. PORTCR(147, 0xe6052093), /* PORT147CR */
  3236. PORTCR(148, 0xe6052094), /* PORT148CR */
  3237. PORTCR(149, 0xe6052095), /* PORT149CR */
  3238. PORTCR(150, 0xe6052096), /* PORT150CR */
  3239. PORTCR(151, 0xe6052097), /* PORT151CR */
  3240. PORTCR(152, 0xe6052098), /* PORT152CR */
  3241. PORTCR(153, 0xe6052099), /* PORT153CR */
  3242. PORTCR(154, 0xe605209a), /* PORT154CR */
  3243. PORTCR(155, 0xe605209b), /* PORT155CR */
  3244. PORTCR(156, 0xe605209c), /* PORT156CR */
  3245. PORTCR(157, 0xe605209d), /* PORT157CR */
  3246. PORTCR(158, 0xe605209e), /* PORT158CR */
  3247. PORTCR(159, 0xe605209f), /* PORT159CR */
  3248. PORTCR(160, 0xe60520a0), /* PORT160CR */
  3249. PORTCR(161, 0xe60520a1), /* PORT161CR */
  3250. PORTCR(162, 0xe60520a2), /* PORT162CR */
  3251. PORTCR(163, 0xe60520a3), /* PORT163CR */
  3252. PORTCR(164, 0xe60520a4), /* PORT164CR */
  3253. PORTCR(192, 0xe60520c0), /* PORT192CR */
  3254. PORTCR(193, 0xe60520c1), /* PORT193CR */
  3255. PORTCR(194, 0xe60520c2), /* PORT194CR */
  3256. PORTCR(195, 0xe60520c3), /* PORT195CR */
  3257. PORTCR(196, 0xe60520c4), /* PORT196CR */
  3258. PORTCR(197, 0xe60520c5), /* PORT197CR */
  3259. PORTCR(198, 0xe60520c6), /* PORT198CR */
  3260. PORTCR(199, 0xe60520c7), /* PORT199CR */
  3261. PORTCR(200, 0xe60520c8), /* PORT200CR */
  3262. PORTCR(201, 0xe60520c9), /* PORT201CR */
  3263. PORTCR(202, 0xe60520ca), /* PORT202CR */
  3264. PORTCR(203, 0xe60520cb), /* PORT203CR */
  3265. PORTCR(204, 0xe60520cc), /* PORT204CR */
  3266. PORTCR(205, 0xe60520cd), /* PORT205CR */
  3267. PORTCR(206, 0xe60520ce), /* PORT206CR */
  3268. PORTCR(207, 0xe60520cf), /* PORT207CR */
  3269. PORTCR(208, 0xe60520d0), /* PORT208CR */
  3270. PORTCR(209, 0xe60520d1), /* PORT209CR */
  3271. PORTCR(210, 0xe60520d2), /* PORT210CR */
  3272. PORTCR(211, 0xe60520d3), /* PORT211CR */
  3273. PORTCR(212, 0xe60520d4), /* PORT212CR */
  3274. PORTCR(213, 0xe60520d5), /* PORT213CR */
  3275. PORTCR(214, 0xe60520d6), /* PORT214CR */
  3276. PORTCR(215, 0xe60520d7), /* PORT215CR */
  3277. PORTCR(216, 0xe60520d8), /* PORT216CR */
  3278. PORTCR(217, 0xe60520d9), /* PORT217CR */
  3279. PORTCR(218, 0xe60520da), /* PORT218CR */
  3280. PORTCR(219, 0xe60520db), /* PORT219CR */
  3281. PORTCR(220, 0xe60520dc), /* PORT220CR */
  3282. PORTCR(221, 0xe60520dd), /* PORT221CR */
  3283. PORTCR(222, 0xe60520de), /* PORT222CR */
  3284. PORTCR(223, 0xe60520df), /* PORT223CR */
  3285. PORTCR(224, 0xe60530e0), /* PORT224CR */
  3286. PORTCR(225, 0xe60530e1), /* PORT225CR */
  3287. PORTCR(226, 0xe60530e2), /* PORT226CR */
  3288. PORTCR(227, 0xe60530e3), /* PORT227CR */
  3289. PORTCR(228, 0xe60530e4), /* PORT228CR */
  3290. PORTCR(229, 0xe60530e5), /* PORT229CR */
  3291. PORTCR(230, 0xe60530e6), /* PORT230CR */
  3292. PORTCR(231, 0xe60530e7), /* PORT231CR */
  3293. PORTCR(232, 0xe60530e8), /* PORT232CR */
  3294. PORTCR(233, 0xe60530e9), /* PORT233CR */
  3295. PORTCR(234, 0xe60530ea), /* PORT234CR */
  3296. PORTCR(235, 0xe60530eb), /* PORT235CR */
  3297. PORTCR(236, 0xe60530ec), /* PORT236CR */
  3298. PORTCR(237, 0xe60530ed), /* PORT237CR */
  3299. PORTCR(238, 0xe60530ee), /* PORT238CR */
  3300. PORTCR(239, 0xe60530ef), /* PORT239CR */
  3301. PORTCR(240, 0xe60530f0), /* PORT240CR */
  3302. PORTCR(241, 0xe60530f1), /* PORT241CR */
  3303. PORTCR(242, 0xe60530f2), /* PORT242CR */
  3304. PORTCR(243, 0xe60530f3), /* PORT243CR */
  3305. PORTCR(244, 0xe60530f4), /* PORT244CR */
  3306. PORTCR(245, 0xe60530f5), /* PORT245CR */
  3307. PORTCR(246, 0xe60530f6), /* PORT246CR */
  3308. PORTCR(247, 0xe60530f7), /* PORT247CR */
  3309. PORTCR(248, 0xe60530f8), /* PORT248CR */
  3310. PORTCR(249, 0xe60530f9), /* PORT249CR */
  3311. PORTCR(250, 0xe60530fa), /* PORT250CR */
  3312. PORTCR(251, 0xe60530fb), /* PORT251CR */
  3313. PORTCR(252, 0xe60530fc), /* PORT252CR */
  3314. PORTCR(253, 0xe60530fd), /* PORT253CR */
  3315. PORTCR(254, 0xe60530fe), /* PORT254CR */
  3316. PORTCR(255, 0xe60530ff), /* PORT255CR */
  3317. PORTCR(256, 0xe6053100), /* PORT256CR */
  3318. PORTCR(257, 0xe6053101), /* PORT257CR */
  3319. PORTCR(258, 0xe6053102), /* PORT258CR */
  3320. PORTCR(259, 0xe6053103), /* PORT259CR */
  3321. PORTCR(260, 0xe6053104), /* PORT260CR */
  3322. PORTCR(261, 0xe6053105), /* PORT261CR */
  3323. PORTCR(262, 0xe6053106), /* PORT262CR */
  3324. PORTCR(263, 0xe6053107), /* PORT263CR */
  3325. PORTCR(264, 0xe6053108), /* PORT264CR */
  3326. PORTCR(265, 0xe6053109), /* PORT265CR */
  3327. PORTCR(266, 0xe605310a), /* PORT266CR */
  3328. PORTCR(267, 0xe605310b), /* PORT267CR */
  3329. PORTCR(268, 0xe605310c), /* PORT268CR */
  3330. PORTCR(269, 0xe605310d), /* PORT269CR */
  3331. PORTCR(270, 0xe605310e), /* PORT270CR */
  3332. PORTCR(271, 0xe605310f), /* PORT271CR */
  3333. PORTCR(272, 0xe6053110), /* PORT272CR */
  3334. PORTCR(273, 0xe6053111), /* PORT273CR */
  3335. PORTCR(274, 0xe6053112), /* PORT274CR */
  3336. PORTCR(275, 0xe6053113), /* PORT275CR */
  3337. PORTCR(276, 0xe6053114), /* PORT276CR */
  3338. PORTCR(277, 0xe6053115), /* PORT277CR */
  3339. PORTCR(278, 0xe6053116), /* PORT278CR */
  3340. PORTCR(279, 0xe6053117), /* PORT279CR */
  3341. PORTCR(280, 0xe6053118), /* PORT280CR */
  3342. PORTCR(281, 0xe6053119), /* PORT281CR */
  3343. PORTCR(282, 0xe605311a), /* PORT282CR */
  3344. PORTCR(288, 0xe6052120), /* PORT288CR */
  3345. PORTCR(289, 0xe6052121), /* PORT289CR */
  3346. PORTCR(290, 0xe6052122), /* PORT290CR */
  3347. PORTCR(291, 0xe6052123), /* PORT291CR */
  3348. PORTCR(292, 0xe6052124), /* PORT292CR */
  3349. PORTCR(293, 0xe6052125), /* PORT293CR */
  3350. PORTCR(294, 0xe6052126), /* PORT294CR */
  3351. PORTCR(295, 0xe6052127), /* PORT295CR */
  3352. PORTCR(296, 0xe6052128), /* PORT296CR */
  3353. PORTCR(297, 0xe6052129), /* PORT297CR */
  3354. PORTCR(298, 0xe605212a), /* PORT298CR */
  3355. PORTCR(299, 0xe605212b), /* PORT299CR */
  3356. PORTCR(300, 0xe605212c), /* PORT300CR */
  3357. PORTCR(301, 0xe605212d), /* PORT301CR */
  3358. PORTCR(302, 0xe605212e), /* PORT302CR */
  3359. PORTCR(303, 0xe605212f), /* PORT303CR */
  3360. PORTCR(304, 0xe6052130), /* PORT304CR */
  3361. PORTCR(305, 0xe6052131), /* PORT305CR */
  3362. PORTCR(306, 0xe6052132), /* PORT306CR */
  3363. PORTCR(307, 0xe6052133), /* PORT307CR */
  3364. PORTCR(308, 0xe6052134), /* PORT308CR */
  3365. PORTCR(309, 0xe6052135), /* PORT309CR */
  3366. { PINMUX_CFG_REG("MSEL2CR", 0xe605801c, 32, 1) {
  3367. 0, 0,
  3368. 0, 0,
  3369. 0, 0,
  3370. 0, 0,
  3371. 0, 0,
  3372. 0, 0,
  3373. 0, 0,
  3374. 0, 0,
  3375. 0, 0,
  3376. 0, 0,
  3377. 0, 0,
  3378. 0, 0,
  3379. MSEL2CR_MSEL19_0, MSEL2CR_MSEL19_1,
  3380. MSEL2CR_MSEL18_0, MSEL2CR_MSEL18_1,
  3381. MSEL2CR_MSEL17_0, MSEL2CR_MSEL17_1,
  3382. MSEL2CR_MSEL16_0, MSEL2CR_MSEL16_1,
  3383. 0, 0,
  3384. MSEL2CR_MSEL14_0, MSEL2CR_MSEL14_1,
  3385. MSEL2CR_MSEL13_0, MSEL2CR_MSEL13_1,
  3386. MSEL2CR_MSEL12_0, MSEL2CR_MSEL12_1,
  3387. MSEL2CR_MSEL11_0, MSEL2CR_MSEL11_1,
  3388. MSEL2CR_MSEL10_0, MSEL2CR_MSEL10_1,
  3389. MSEL2CR_MSEL9_0, MSEL2CR_MSEL9_1,
  3390. MSEL2CR_MSEL8_0, MSEL2CR_MSEL8_1,
  3391. MSEL2CR_MSEL7_0, MSEL2CR_MSEL7_1,
  3392. MSEL2CR_MSEL6_0, MSEL2CR_MSEL6_1,
  3393. MSEL2CR_MSEL5_0, MSEL2CR_MSEL5_1,
  3394. MSEL2CR_MSEL4_0, MSEL2CR_MSEL4_1,
  3395. MSEL2CR_MSEL3_0, MSEL2CR_MSEL3_1,
  3396. MSEL2CR_MSEL2_0, MSEL2CR_MSEL2_1,
  3397. MSEL2CR_MSEL1_0, MSEL2CR_MSEL1_1,
  3398. MSEL2CR_MSEL0_0, MSEL2CR_MSEL0_1,
  3399. }
  3400. },
  3401. { PINMUX_CFG_REG("MSEL3CR", 0xe6058020, 32, 1) {
  3402. 0, 0,
  3403. 0, 0,
  3404. 0, 0,
  3405. MSEL3CR_MSEL28_0, MSEL3CR_MSEL28_1,
  3406. 0, 0,
  3407. 0, 0,
  3408. 0, 0,
  3409. 0, 0,
  3410. 0, 0,
  3411. 0, 0,
  3412. 0, 0,
  3413. 0, 0,
  3414. 0, 0,
  3415. 0, 0,
  3416. 0, 0,
  3417. 0, 0,
  3418. MSEL3CR_MSEL15_0, MSEL3CR_MSEL15_1,
  3419. 0, 0,
  3420. 0, 0,
  3421. 0, 0,
  3422. MSEL3CR_MSEL11_0, MSEL3CR_MSEL11_1,
  3423. 0, 0,
  3424. MSEL3CR_MSEL9_0, MSEL3CR_MSEL9_1,
  3425. 0, 0,
  3426. 0, 0,
  3427. MSEL3CR_MSEL6_0, MSEL3CR_MSEL6_1,
  3428. 0, 0,
  3429. 0, 0,
  3430. 0, 0,
  3431. MSEL3CR_MSEL2_0, MSEL3CR_MSEL2_1,
  3432. 0, 0,
  3433. 0, 0,
  3434. }
  3435. },
  3436. { PINMUX_CFG_REG("MSEL4CR", 0xe6058024, 32, 1) {
  3437. 0, 0,
  3438. 0, 0,
  3439. MSEL4CR_MSEL29_0, MSEL4CR_MSEL29_1,
  3440. 0, 0,
  3441. MSEL4CR_MSEL27_0, MSEL4CR_MSEL27_1,
  3442. MSEL4CR_MSEL26_0, MSEL4CR_MSEL26_1,
  3443. 0, 0,
  3444. 0, 0,
  3445. 0, 0,
  3446. MSEL4CR_MSEL22_0, MSEL4CR_MSEL22_1,
  3447. MSEL4CR_MSEL21_0, MSEL4CR_MSEL21_1,
  3448. MSEL4CR_MSEL20_0, MSEL4CR_MSEL20_1,
  3449. MSEL4CR_MSEL19_0, MSEL4CR_MSEL19_1,
  3450. 0, 0,
  3451. 0, 0,
  3452. 0, 0,
  3453. MSEL4CR_MSEL15_0, MSEL4CR_MSEL15_1,
  3454. 0, 0,
  3455. MSEL4CR_MSEL13_0, MSEL4CR_MSEL13_1,
  3456. MSEL4CR_MSEL12_0, MSEL4CR_MSEL12_1,
  3457. MSEL4CR_MSEL11_0, MSEL4CR_MSEL11_1,
  3458. MSEL4CR_MSEL10_0, MSEL4CR_MSEL10_1,
  3459. MSEL4CR_MSEL9_0, MSEL4CR_MSEL9_1,
  3460. MSEL4CR_MSEL8_0, MSEL4CR_MSEL8_1,
  3461. MSEL4CR_MSEL7_0, MSEL4CR_MSEL7_1,
  3462. 0, 0,
  3463. 0, 0,
  3464. MSEL4CR_MSEL4_0, MSEL4CR_MSEL4_1,
  3465. 0, 0,
  3466. 0, 0,
  3467. MSEL4CR_MSEL1_0, MSEL4CR_MSEL1_1,
  3468. 0, 0,
  3469. }
  3470. },
  3471. { },
  3472. };
  3473. static const struct pinmux_data_reg pinmux_data_regs[] = {
  3474. { PINMUX_DATA_REG("PORTL031_000DR", 0xe6054000, 32) {
  3475. PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA,
  3476. PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA,
  3477. PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA,
  3478. PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA,
  3479. PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA,
  3480. PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA,
  3481. PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA,
  3482. PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA }
  3483. },
  3484. { PINMUX_DATA_REG("PORTD063_032DR", 0xe6055000, 32) {
  3485. PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA,
  3486. PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA,
  3487. PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA,
  3488. PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA,
  3489. PORT47_DATA, PORT46_DATA, PORT45_DATA, PORT44_DATA,
  3490. PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA,
  3491. PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA,
  3492. PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA }
  3493. },
  3494. { PINMUX_DATA_REG("PORTD095_064DR", 0xe6055004, 32) {
  3495. PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA,
  3496. PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA,
  3497. PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA,
  3498. PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA,
  3499. PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA,
  3500. PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA,
  3501. PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA,
  3502. PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA }
  3503. },
  3504. { PINMUX_DATA_REG("PORTR127_096DR", 0xe6056000, 32) {
  3505. 0, 0, 0, 0,
  3506. 0, 0, 0, 0,
  3507. 0, PORT118_DATA, PORT117_DATA, PORT116_DATA,
  3508. PORT115_DATA, PORT114_DATA, PORT113_DATA, PORT112_DATA,
  3509. PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA,
  3510. PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA,
  3511. PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA,
  3512. PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA }
  3513. },
  3514. { PINMUX_DATA_REG("PORTR159_128DR", 0xe6056004, 32) {
  3515. PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA,
  3516. PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA,
  3517. PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA,
  3518. PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA,
  3519. PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA,
  3520. PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA,
  3521. PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA,
  3522. PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA }
  3523. },
  3524. { PINMUX_DATA_REG("PORTR191_160DR", 0xe6056008, 32) {
  3525. 0, 0, 0, 0,
  3526. 0, 0, 0, 0,
  3527. 0, 0, 0, 0,
  3528. 0, 0, 0, 0,
  3529. 0, 0, 0, 0,
  3530. 0, 0, 0, 0,
  3531. 0, 0, 0, PORT164_DATA,
  3532. PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA }
  3533. },
  3534. { PINMUX_DATA_REG("PORTR223_192DR", 0xe605600C, 32) {
  3535. PORT223_DATA, PORT222_DATA, PORT221_DATA, PORT220_DATA,
  3536. PORT219_DATA, PORT218_DATA, PORT217_DATA, PORT216_DATA,
  3537. PORT215_DATA, PORT214_DATA, PORT213_DATA, PORT212_DATA,
  3538. PORT211_DATA, PORT210_DATA, PORT209_DATA, PORT208_DATA,
  3539. PORT207_DATA, PORT206_DATA, PORT205_DATA, PORT204_DATA,
  3540. PORT203_DATA, PORT202_DATA, PORT201_DATA, PORT200_DATA,
  3541. PORT199_DATA, PORT198_DATA, PORT197_DATA, PORT196_DATA,
  3542. PORT195_DATA, PORT194_DATA, PORT193_DATA, PORT192_DATA }
  3543. },
  3544. { PINMUX_DATA_REG("PORTU255_224DR", 0xe6057000, 32) {
  3545. PORT255_DATA, PORT254_DATA, PORT253_DATA, PORT252_DATA,
  3546. PORT251_DATA, PORT250_DATA, PORT249_DATA, PORT248_DATA,
  3547. PORT247_DATA, PORT246_DATA, PORT245_DATA, PORT244_DATA,
  3548. PORT243_DATA, PORT242_DATA, PORT241_DATA, PORT240_DATA,
  3549. PORT239_DATA, PORT238_DATA, PORT237_DATA, PORT236_DATA,
  3550. PORT235_DATA, PORT234_DATA, PORT233_DATA, PORT232_DATA,
  3551. PORT231_DATA, PORT230_DATA, PORT229_DATA, PORT228_DATA,
  3552. PORT227_DATA, PORT226_DATA, PORT225_DATA, PORT224_DATA }
  3553. },
  3554. { PINMUX_DATA_REG("PORTU287_256DR", 0xe6057004, 32) {
  3555. 0, 0, 0, 0,
  3556. 0, PORT282_DATA, PORT281_DATA, PORT280_DATA,
  3557. PORT279_DATA, PORT278_DATA, PORT277_DATA, PORT276_DATA,
  3558. PORT275_DATA, PORT274_DATA, PORT273_DATA, PORT272_DATA,
  3559. PORT271_DATA, PORT270_DATA, PORT269_DATA, PORT268_DATA,
  3560. PORT267_DATA, PORT266_DATA, PORT265_DATA, PORT264_DATA,
  3561. PORT263_DATA, PORT262_DATA, PORT261_DATA, PORT260_DATA,
  3562. PORT259_DATA, PORT258_DATA, PORT257_DATA, PORT256_DATA }
  3563. },
  3564. { PINMUX_DATA_REG("PORTR319_288DR", 0xe6056010, 32) {
  3565. 0, 0, 0, 0,
  3566. 0, 0, 0, 0,
  3567. 0, 0, PORT309_DATA, PORT308_DATA,
  3568. PORT307_DATA, PORT306_DATA, PORT305_DATA, PORT304_DATA,
  3569. PORT303_DATA, PORT302_DATA, PORT301_DATA, PORT300_DATA,
  3570. PORT299_DATA, PORT298_DATA, PORT297_DATA, PORT296_DATA,
  3571. PORT295_DATA, PORT294_DATA, PORT293_DATA, PORT292_DATA,
  3572. PORT291_DATA, PORT290_DATA, PORT289_DATA, PORT288_DATA }
  3573. },
  3574. { },
  3575. };
  3576. /* External IRQ pins mapped at IRQPIN_BASE */
  3577. #define EXT_IRQ16L(n) irq_pin(n)
  3578. #define EXT_IRQ16H(n) irq_pin(n)
  3579. static const struct pinmux_irq pinmux_irqs[] = {
  3580. PINMUX_IRQ(EXT_IRQ16H(19), 9),
  3581. PINMUX_IRQ(EXT_IRQ16L(1), 10),
  3582. PINMUX_IRQ(EXT_IRQ16L(0), 11),
  3583. PINMUX_IRQ(EXT_IRQ16H(18), 13),
  3584. PINMUX_IRQ(EXT_IRQ16H(20), 14),
  3585. PINMUX_IRQ(EXT_IRQ16H(21), 15),
  3586. PINMUX_IRQ(EXT_IRQ16H(31), 26),
  3587. PINMUX_IRQ(EXT_IRQ16H(30), 27),
  3588. PINMUX_IRQ(EXT_IRQ16H(29), 28),
  3589. PINMUX_IRQ(EXT_IRQ16H(22), 40),
  3590. PINMUX_IRQ(EXT_IRQ16H(23), 53),
  3591. PINMUX_IRQ(EXT_IRQ16L(10), 54),
  3592. PINMUX_IRQ(EXT_IRQ16L(9), 56),
  3593. PINMUX_IRQ(EXT_IRQ16H(26), 115),
  3594. PINMUX_IRQ(EXT_IRQ16H(27), 116),
  3595. PINMUX_IRQ(EXT_IRQ16H(28), 117),
  3596. PINMUX_IRQ(EXT_IRQ16H(24), 118),
  3597. PINMUX_IRQ(EXT_IRQ16L(6), 147),
  3598. PINMUX_IRQ(EXT_IRQ16L(2), 149),
  3599. PINMUX_IRQ(EXT_IRQ16L(7), 150),
  3600. PINMUX_IRQ(EXT_IRQ16L(12), 156),
  3601. PINMUX_IRQ(EXT_IRQ16L(4), 159),
  3602. PINMUX_IRQ(EXT_IRQ16H(25), 164),
  3603. PINMUX_IRQ(EXT_IRQ16L(8), 223),
  3604. PINMUX_IRQ(EXT_IRQ16L(3), 224),
  3605. PINMUX_IRQ(EXT_IRQ16L(5), 227),
  3606. PINMUX_IRQ(EXT_IRQ16H(17), 234),
  3607. PINMUX_IRQ(EXT_IRQ16L(11), 238),
  3608. PINMUX_IRQ(EXT_IRQ16L(13), 239),
  3609. PINMUX_IRQ(EXT_IRQ16H(16), 249),
  3610. PINMUX_IRQ(EXT_IRQ16L(14), 251),
  3611. PINMUX_IRQ(EXT_IRQ16L(9), 308),
  3612. };
  3613. /* -----------------------------------------------------------------------------
  3614. * VCCQ MC0 regulator
  3615. */
  3616. static void sh73a0_vccq_mc0_endisable(struct regulator_dev *reg, bool enable)
  3617. {
  3618. struct sh_pfc *pfc = reg->reg_data;
  3619. void __iomem *addr = pfc->window[1].virt + 4;
  3620. unsigned long flags;
  3621. u32 value;
  3622. spin_lock_irqsave(&pfc->lock, flags);
  3623. value = ioread32(addr);
  3624. if (enable)
  3625. value |= BIT(28);
  3626. else
  3627. value &= ~BIT(28);
  3628. iowrite32(value, addr);
  3629. spin_unlock_irqrestore(&pfc->lock, flags);
  3630. }
  3631. static int sh73a0_vccq_mc0_enable(struct regulator_dev *reg)
  3632. {
  3633. sh73a0_vccq_mc0_endisable(reg, true);
  3634. return 0;
  3635. }
  3636. static int sh73a0_vccq_mc0_disable(struct regulator_dev *reg)
  3637. {
  3638. sh73a0_vccq_mc0_endisable(reg, false);
  3639. return 0;
  3640. }
  3641. static int sh73a0_vccq_mc0_is_enabled(struct regulator_dev *reg)
  3642. {
  3643. struct sh_pfc *pfc = reg->reg_data;
  3644. void __iomem *addr = pfc->window[1].virt + 4;
  3645. unsigned long flags;
  3646. u32 value;
  3647. spin_lock_irqsave(&pfc->lock, flags);
  3648. value = ioread32(addr);
  3649. spin_unlock_irqrestore(&pfc->lock, flags);
  3650. return !!(value & BIT(28));
  3651. }
  3652. static int sh73a0_vccq_mc0_get_voltage(struct regulator_dev *reg)
  3653. {
  3654. return 3300000;
  3655. }
  3656. static struct regulator_ops sh73a0_vccq_mc0_ops = {
  3657. .enable = sh73a0_vccq_mc0_enable,
  3658. .disable = sh73a0_vccq_mc0_disable,
  3659. .is_enabled = sh73a0_vccq_mc0_is_enabled,
  3660. .get_voltage = sh73a0_vccq_mc0_get_voltage,
  3661. };
  3662. static const struct regulator_desc sh73a0_vccq_mc0_desc = {
  3663. .owner = THIS_MODULE,
  3664. .name = "vccq_mc0",
  3665. .type = REGULATOR_VOLTAGE,
  3666. .ops = &sh73a0_vccq_mc0_ops,
  3667. };
  3668. static struct regulator_consumer_supply sh73a0_vccq_mc0_consumers[] = {
  3669. REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.0"),
  3670. };
  3671. static const struct regulator_init_data sh73a0_vccq_mc0_init_data = {
  3672. .constraints = {
  3673. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  3674. },
  3675. .num_consumer_supplies = ARRAY_SIZE(sh73a0_vccq_mc0_consumers),
  3676. .consumer_supplies = sh73a0_vccq_mc0_consumers,
  3677. };
  3678. /* -----------------------------------------------------------------------------
  3679. * Pin bias
  3680. */
  3681. #define PORTnCR_PULMD_OFF (0 << 6)
  3682. #define PORTnCR_PULMD_DOWN (2 << 6)
  3683. #define PORTnCR_PULMD_UP (3 << 6)
  3684. #define PORTnCR_PULMD_MASK (3 << 6)
  3685. static const unsigned int sh73a0_portcr_offsets[] = {
  3686. 0x00000000, 0x00001000, 0x00001000, 0x00002000, 0x00002000,
  3687. 0x00002000, 0x00002000, 0x00003000, 0x00003000, 0x00002000,
  3688. };
  3689. static unsigned int sh73a0_pinmux_get_bias(struct sh_pfc *pfc, unsigned int pin)
  3690. {
  3691. void __iomem *addr = pfc->window->virt
  3692. + sh73a0_portcr_offsets[pin >> 5] + pin;
  3693. u32 value = ioread8(addr) & PORTnCR_PULMD_MASK;
  3694. switch (value) {
  3695. case PORTnCR_PULMD_UP:
  3696. return PIN_CONFIG_BIAS_PULL_UP;
  3697. case PORTnCR_PULMD_DOWN:
  3698. return PIN_CONFIG_BIAS_PULL_DOWN;
  3699. case PORTnCR_PULMD_OFF:
  3700. default:
  3701. return PIN_CONFIG_BIAS_DISABLE;
  3702. }
  3703. }
  3704. static void sh73a0_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  3705. unsigned int bias)
  3706. {
  3707. void __iomem *addr = pfc->window->virt
  3708. + sh73a0_portcr_offsets[pin >> 5] + pin;
  3709. u32 value = ioread8(addr) & ~PORTnCR_PULMD_MASK;
  3710. switch (bias) {
  3711. case PIN_CONFIG_BIAS_PULL_UP:
  3712. value |= PORTnCR_PULMD_UP;
  3713. break;
  3714. case PIN_CONFIG_BIAS_PULL_DOWN:
  3715. value |= PORTnCR_PULMD_DOWN;
  3716. break;
  3717. }
  3718. iowrite8(value, addr);
  3719. }
  3720. /* -----------------------------------------------------------------------------
  3721. * SoC information
  3722. */
  3723. struct sh73a0_pinmux_data {
  3724. struct regulator_dev *vccq_mc0;
  3725. };
  3726. static int sh73a0_pinmux_soc_init(struct sh_pfc *pfc)
  3727. {
  3728. struct sh73a0_pinmux_data *data;
  3729. struct regulator_config cfg = { };
  3730. int ret;
  3731. data = devm_kzalloc(pfc->dev, sizeof(*data), GFP_KERNEL);
  3732. if (data == NULL)
  3733. return -ENOMEM;
  3734. cfg.dev = pfc->dev;
  3735. cfg.init_data = &sh73a0_vccq_mc0_init_data;
  3736. cfg.driver_data = pfc;
  3737. data->vccq_mc0 = regulator_register(&sh73a0_vccq_mc0_desc, &cfg);
  3738. if (IS_ERR(data->vccq_mc0)) {
  3739. ret = PTR_ERR(data->vccq_mc0);
  3740. dev_err(pfc->dev, "Failed to register VCCQ MC0 regulator: %d\n",
  3741. ret);
  3742. return ret;
  3743. }
  3744. pfc->soc_data = data;
  3745. return 0;
  3746. }
  3747. static void sh73a0_pinmux_soc_exit(struct sh_pfc *pfc)
  3748. {
  3749. struct sh73a0_pinmux_data *data = pfc->soc_data;
  3750. regulator_unregister(data->vccq_mc0);
  3751. }
  3752. static const struct sh_pfc_soc_operations sh73a0_pinmux_ops = {
  3753. .init = sh73a0_pinmux_soc_init,
  3754. .exit = sh73a0_pinmux_soc_exit,
  3755. .get_bias = sh73a0_pinmux_get_bias,
  3756. .set_bias = sh73a0_pinmux_set_bias,
  3757. };
  3758. const struct sh_pfc_soc_info sh73a0_pinmux_info = {
  3759. .name = "sh73a0_pfc",
  3760. .ops = &sh73a0_pinmux_ops,
  3761. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  3762. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  3763. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3764. .pins = pinmux_pins,
  3765. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3766. .ranges = pinmux_ranges,
  3767. .nr_ranges = ARRAY_SIZE(pinmux_ranges),
  3768. .groups = pinmux_groups,
  3769. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3770. .functions = pinmux_functions,
  3771. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3772. .cfg_regs = pinmux_config_regs,
  3773. .data_regs = pinmux_data_regs,
  3774. .gpio_data = pinmux_data,
  3775. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  3776. .gpio_irq = pinmux_irqs,
  3777. .gpio_irq_size = ARRAY_SIZE(pinmux_irqs),
  3778. };