hd64572.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
  3. *
  4. * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: HD64572 SCA-II User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from card->rambase:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from card->rambase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/types.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/uaccess.h>
  45. #include "hd64572.h"
  46. #define NAPI_WEIGHT 16
  47. #define get_msci(port) (port->chan ? MSCI1_OFFSET : MSCI0_OFFSET)
  48. #define get_dmac_rx(port) (port->chan ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  49. #define get_dmac_tx(port) (port->chan ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  50. #define sca_in(reg, card) readb(card->scabase + (reg))
  51. #define sca_out(value, reg, card) writeb(value, card->scabase + (reg))
  52. #define sca_inw(reg, card) readw(card->scabase + (reg))
  53. #define sca_outw(value, reg, card) writew(value, card->scabase + (reg))
  54. #define sca_inl(reg, card) readl(card->scabase + (reg))
  55. #define sca_outl(value, reg, card) writel(value, card->scabase + (reg))
  56. static int sca_poll(struct napi_struct *napi, int budget);
  57. static inline port_t* dev_to_port(struct net_device *dev)
  58. {
  59. return dev_to_hdlc(dev)->priv;
  60. }
  61. static inline void enable_intr(port_t *port)
  62. {
  63. /* enable DMIB and MSCI RXINTA interrupts */
  64. sca_outl(sca_inl(IER0, port->card) |
  65. (port->chan ? 0x08002200 : 0x00080022), IER0, port->card);
  66. }
  67. static inline void disable_intr(port_t *port)
  68. {
  69. sca_outl(sca_inl(IER0, port->card) &
  70. (port->chan ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
  71. }
  72. static inline u16 next_desc(port_t *port, u16 desc, int transmit)
  73. {
  74. return (desc + 1) % (transmit ? port->card->tx_ring_buffers
  75. : port->card->rx_ring_buffers);
  76. }
  77. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  78. {
  79. u16 rx_buffs = port->card->rx_ring_buffers;
  80. u16 tx_buffs = port->card->tx_ring_buffers;
  81. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  82. return port->chan * (rx_buffs + tx_buffs) + transmit * rx_buffs + desc;
  83. }
  84. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  85. {
  86. /* Descriptor offset always fits in 16 bytes */
  87. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  88. }
  89. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  90. int transmit)
  91. {
  92. return (pkt_desc __iomem *)(port->card->rambase +
  93. desc_offset(port, desc, transmit));
  94. }
  95. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  96. {
  97. return port->card->buff_offset +
  98. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  99. }
  100. static inline void sca_set_carrier(port_t *port)
  101. {
  102. if (!(sca_in(get_msci(port) + ST3, port->card) & ST3_DCD)) {
  103. #ifdef DEBUG_LINK
  104. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  105. port->netdev.name);
  106. #endif
  107. netif_carrier_on(port->netdev);
  108. } else {
  109. #ifdef DEBUG_LINK
  110. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  111. port->netdev.name);
  112. #endif
  113. netif_carrier_off(port->netdev);
  114. }
  115. }
  116. static void sca_init_port(port_t *port)
  117. {
  118. card_t *card = port->card;
  119. int transmit, i;
  120. port->rxin = 0;
  121. port->txin = 0;
  122. port->txlast = 0;
  123. for (transmit = 0; transmit < 2; transmit++) {
  124. u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
  125. u16 buffs = transmit ? card->tx_ring_buffers
  126. : card->rx_ring_buffers;
  127. for (i = 0; i < buffs; i++) {
  128. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  129. u16 chain_off = desc_offset(port, i + 1, transmit);
  130. u32 buff_off = buffer_offset(port, i, transmit);
  131. writel(chain_off, &desc->cp);
  132. writel(buff_off, &desc->bp);
  133. writew(0, &desc->len);
  134. writeb(0, &desc->stat);
  135. }
  136. /* DMA disable - to halt state */
  137. sca_out(0, transmit ? DSR_TX(port->chan) :
  138. DSR_RX(port->chan), card);
  139. /* software ABORT - to initial state */
  140. sca_out(DCR_ABORT, transmit ? DCR_TX(port->chan) :
  141. DCR_RX(port->chan), card);
  142. /* current desc addr */
  143. sca_outl(desc_offset(port, 0, transmit), dmac + CDAL, card);
  144. if (!transmit)
  145. sca_outl(desc_offset(port, buffs - 1, transmit),
  146. dmac + EDAL, card);
  147. else
  148. sca_outl(desc_offset(port, 0, transmit), dmac + EDAL,
  149. card);
  150. /* clear frame end interrupt counter */
  151. sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(port->chan) :
  152. DCR_RX(port->chan), card);
  153. if (!transmit) { /* Receive */
  154. /* set buffer length */
  155. sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
  156. /* Chain mode, Multi-frame */
  157. sca_out(0x14, DMR_RX(port->chan), card);
  158. sca_out(DIR_EOME, DIR_RX(port->chan), card);
  159. /* DMA enable */
  160. sca_out(DSR_DE, DSR_RX(port->chan), card);
  161. } else { /* Transmit */
  162. /* Chain mode, Multi-frame */
  163. sca_out(0x14, DMR_TX(port->chan), card);
  164. /* enable underflow interrupts */
  165. sca_out(DIR_EOME, DIR_TX(port->chan), card);
  166. }
  167. }
  168. sca_set_carrier(port);
  169. netif_napi_add(port->netdev, &port->napi, sca_poll, NAPI_WEIGHT);
  170. }
  171. /* MSCI interrupt service */
  172. static inline void sca_msci_intr(port_t *port)
  173. {
  174. u16 msci = get_msci(port);
  175. card_t* card = port->card;
  176. if (sca_in(msci + ST1, card) & ST1_CDCD) {
  177. /* Reset MSCI CDCD status bit */
  178. sca_out(ST1_CDCD, msci + ST1, card);
  179. sca_set_carrier(port);
  180. }
  181. }
  182. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  183. u16 rxin)
  184. {
  185. struct net_device *dev = port->netdev;
  186. struct sk_buff *skb;
  187. u16 len;
  188. u32 buff;
  189. len = readw(&desc->len);
  190. skb = dev_alloc_skb(len);
  191. if (!skb) {
  192. dev->stats.rx_dropped++;
  193. return;
  194. }
  195. buff = buffer_offset(port, rxin, 0);
  196. memcpy_fromio(skb->data, card->rambase + buff, len);
  197. skb_put(skb, len);
  198. #ifdef DEBUG_PKT
  199. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  200. debug_frame(skb);
  201. #endif
  202. dev->stats.rx_packets++;
  203. dev->stats.rx_bytes += skb->len;
  204. skb->protocol = hdlc_type_trans(skb, dev);
  205. netif_receive_skb(skb);
  206. }
  207. /* Receive DMA service */
  208. static inline int sca_rx_done(port_t *port, int budget)
  209. {
  210. struct net_device *dev = port->netdev;
  211. u16 dmac = get_dmac_rx(port);
  212. card_t *card = port->card;
  213. u8 stat = sca_in(DSR_RX(port->chan), card); /* read DMA Status */
  214. int received = 0;
  215. /* Reset DSR status bits */
  216. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  217. DSR_RX(port->chan), card);
  218. if (stat & DSR_BOF)
  219. /* Dropped one or more frames */
  220. dev->stats.rx_over_errors++;
  221. while (received < budget) {
  222. u32 desc_off = desc_offset(port, port->rxin, 0);
  223. pkt_desc __iomem *desc;
  224. u32 cda = sca_inl(dmac + CDAL, card);
  225. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  226. break; /* No frame received */
  227. desc = desc_address(port, port->rxin, 0);
  228. stat = readb(&desc->stat);
  229. if (!(stat & ST_RX_EOM))
  230. port->rxpart = 1; /* partial frame received */
  231. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  232. dev->stats.rx_errors++;
  233. if (stat & ST_RX_OVERRUN)
  234. dev->stats.rx_fifo_errors++;
  235. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  236. ST_RX_RESBIT)) || port->rxpart)
  237. dev->stats.rx_frame_errors++;
  238. else if (stat & ST_RX_CRC)
  239. dev->stats.rx_crc_errors++;
  240. if (stat & ST_RX_EOM)
  241. port->rxpart = 0; /* received last fragment */
  242. } else {
  243. sca_rx(card, port, desc, port->rxin);
  244. received++;
  245. }
  246. /* Set new error descriptor address */
  247. sca_outl(desc_off, dmac + EDAL, card);
  248. port->rxin = next_desc(port, port->rxin, 0);
  249. }
  250. /* make sure RX DMA is enabled */
  251. sca_out(DSR_DE, DSR_RX(port->chan), card);
  252. return received;
  253. }
  254. /* Transmit DMA service */
  255. static inline void sca_tx_done(port_t *port)
  256. {
  257. struct net_device *dev = port->netdev;
  258. card_t* card = port->card;
  259. u8 stat;
  260. spin_lock(&port->lock);
  261. stat = sca_in(DSR_TX(port->chan), card); /* read DMA Status */
  262. /* Reset DSR status bits */
  263. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  264. DSR_TX(port->chan), card);
  265. while (1) {
  266. pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
  267. u8 stat = readb(&desc->stat);
  268. if (!(stat & ST_TX_OWNRSHP))
  269. break; /* not yet transmitted */
  270. if (stat & ST_TX_UNDRRUN) {
  271. dev->stats.tx_errors++;
  272. dev->stats.tx_fifo_errors++;
  273. } else {
  274. dev->stats.tx_packets++;
  275. dev->stats.tx_bytes += readw(&desc->len);
  276. }
  277. writeb(0, &desc->stat); /* Free descriptor */
  278. port->txlast = next_desc(port, port->txlast, 1);
  279. }
  280. netif_wake_queue(dev);
  281. spin_unlock(&port->lock);
  282. }
  283. static int sca_poll(struct napi_struct *napi, int budget)
  284. {
  285. port_t *port = container_of(napi, port_t, napi);
  286. u32 isr0 = sca_inl(ISR0, port->card);
  287. int received = 0;
  288. if (isr0 & (port->chan ? 0x08000000 : 0x00080000))
  289. sca_msci_intr(port);
  290. if (isr0 & (port->chan ? 0x00002000 : 0x00000020))
  291. sca_tx_done(port);
  292. if (isr0 & (port->chan ? 0x00000200 : 0x00000002))
  293. received = sca_rx_done(port, budget);
  294. if (received < budget) {
  295. netif_rx_complete(port->netdev, napi);
  296. enable_intr(port);
  297. }
  298. return received;
  299. }
  300. static irqreturn_t sca_intr(int irq, void *dev_id)
  301. {
  302. card_t *card = dev_id;
  303. u32 isr0 = sca_inl(ISR0, card);
  304. int i, handled = 0;
  305. for (i = 0; i < 2; i++) {
  306. port_t *port = get_port(card, i);
  307. if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
  308. handled = 1;
  309. disable_intr(port);
  310. netif_rx_schedule(port->netdev, &port->napi);
  311. }
  312. }
  313. return IRQ_RETVAL(handled);
  314. }
  315. static void sca_set_port(port_t *port)
  316. {
  317. card_t* card = port->card;
  318. u16 msci = get_msci(port);
  319. u8 md2 = sca_in(msci + MD2, card);
  320. unsigned int tmc, br = 10, brv = 1024;
  321. if (port->settings.clock_rate > 0) {
  322. /* Try lower br for better accuracy*/
  323. do {
  324. br--;
  325. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  326. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  327. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  328. }while (br > 1 && tmc <= 128);
  329. if (tmc < 1) {
  330. tmc = 1;
  331. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  332. brv = 1;
  333. } else if (tmc > 255)
  334. tmc = 256; /* tmc=0 means 256 - low baud rates */
  335. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  336. } else {
  337. br = 9; /* Minimum clock rate */
  338. tmc = 256; /* 8bit = 0 */
  339. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  340. }
  341. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  342. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  343. port->tmc = tmc;
  344. /* baud divisor - time constant*/
  345. sca_out(port->tmc, msci + TMCR, card);
  346. sca_out(port->tmc, msci + TMCT, card);
  347. /* Set BRG bits */
  348. sca_out(port->rxs, msci + RXS, card);
  349. sca_out(port->txs, msci + TXS, card);
  350. if (port->settings.loopback)
  351. md2 |= MD2_LOOPBACK;
  352. else
  353. md2 &= ~MD2_LOOPBACK;
  354. sca_out(md2, msci + MD2, card);
  355. }
  356. static void sca_open(struct net_device *dev)
  357. {
  358. port_t *port = dev_to_port(dev);
  359. card_t* card = port->card;
  360. u16 msci = get_msci(port);
  361. u8 md0, md2;
  362. switch(port->encoding) {
  363. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  364. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  365. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  366. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  367. default: md2 = MD2_MANCHESTER;
  368. }
  369. if (port->settings.loopback)
  370. md2 |= MD2_LOOPBACK;
  371. switch(port->parity) {
  372. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  373. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  374. case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
  375. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  376. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  377. }
  378. sca_out(CMD_RESET, msci + CMD, card);
  379. sca_out(md0, msci + MD0, card);
  380. sca_out(0x00, msci + MD1, card); /* no address field check */
  381. sca_out(md2, msci + MD2, card);
  382. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  383. /* Skip the rest of underrun frame */
  384. sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
  385. sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
  386. sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
  387. sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
  388. sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
  389. sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
  390. /* We're using the following interrupts:
  391. - RXINTA (DCD changes only)
  392. - DMIB (EOM - single frame transfer complete)
  393. */
  394. sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
  395. sca_out(port->tmc, msci + TMCR, card);
  396. sca_out(port->tmc, msci + TMCT, card);
  397. sca_out(port->rxs, msci + RXS, card);
  398. sca_out(port->txs, msci + TXS, card);
  399. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  400. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  401. sca_set_carrier(port);
  402. enable_intr(port);
  403. napi_enable(&port->napi);
  404. netif_start_queue(dev);
  405. }
  406. static void sca_close(struct net_device *dev)
  407. {
  408. port_t *port = dev_to_port(dev);
  409. /* reset channel */
  410. sca_out(CMD_RESET, get_msci(port) + CMD, port->card);
  411. disable_intr(port);
  412. napi_disable(&port->napi);
  413. netif_stop_queue(dev);
  414. }
  415. static int sca_attach(struct net_device *dev, unsigned short encoding,
  416. unsigned short parity)
  417. {
  418. if (encoding != ENCODING_NRZ &&
  419. encoding != ENCODING_NRZI &&
  420. encoding != ENCODING_FM_MARK &&
  421. encoding != ENCODING_FM_SPACE &&
  422. encoding != ENCODING_MANCHESTER)
  423. return -EINVAL;
  424. if (parity != PARITY_NONE &&
  425. parity != PARITY_CRC16_PR0 &&
  426. parity != PARITY_CRC16_PR1 &&
  427. parity != PARITY_CRC32_PR1_CCITT &&
  428. parity != PARITY_CRC16_PR1_CCITT)
  429. return -EINVAL;
  430. dev_to_port(dev)->encoding = encoding;
  431. dev_to_port(dev)->parity = parity;
  432. return 0;
  433. }
  434. #ifdef DEBUG_RINGS
  435. static void sca_dump_rings(struct net_device *dev)
  436. {
  437. port_t *port = dev_to_port(dev);
  438. card_t *card = port->card;
  439. u16 cnt;
  440. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  441. sca_inl(get_dmac_rx(port) + CDAL, card),
  442. sca_inl(get_dmac_rx(port) + EDAL, card),
  443. sca_in(DSR_RX(port->chan), card), port->rxin,
  444. sca_in(DSR_RX(port->chan), card) & DSR_DE ? "" : "in");
  445. for (cnt = 0; cnt < port->card->rx_ring_buffers; cnt++)
  446. printk(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  447. printk("\n" KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  448. "last=%u %sactive",
  449. sca_inl(get_dmac_tx(port) + CDAL, card),
  450. sca_inl(get_dmac_tx(port) + EDAL, card),
  451. sca_in(DSR_TX(port->chan), card), port->txin, port->txlast,
  452. sca_in(DSR_TX(port->chan), card) & DSR_DE ? "" : "in");
  453. for (cnt = 0; cnt < port->card->tx_ring_buffers; cnt++)
  454. printk(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  455. printk("\n");
  456. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
  457. " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
  458. sca_in(get_msci(port) + MD0, card),
  459. sca_in(get_msci(port) + MD1, card),
  460. sca_in(get_msci(port) + MD2, card),
  461. sca_in(get_msci(port) + ST0, card),
  462. sca_in(get_msci(port) + ST1, card),
  463. sca_in(get_msci(port) + ST2, card),
  464. sca_in(get_msci(port) + ST3, card),
  465. sca_in(get_msci(port) + ST4, card),
  466. sca_in(get_msci(port) + FST, card),
  467. sca_in(get_msci(port) + CST0, card),
  468. sca_in(get_msci(port) + CST1, card));
  469. printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
  470. sca_inl(ISR0, card), sca_inl(ISR1, card));
  471. }
  472. #endif /* DEBUG_RINGS */
  473. static int sca_xmit(struct sk_buff *skb, struct net_device *dev)
  474. {
  475. port_t *port = dev_to_port(dev);
  476. card_t *card = port->card;
  477. pkt_desc __iomem *desc;
  478. u32 buff, len;
  479. spin_lock_irq(&port->lock);
  480. desc = desc_address(port, port->txin + 1, 1);
  481. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  482. #ifdef DEBUG_PKT
  483. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  484. debug_frame(skb);
  485. #endif
  486. desc = desc_address(port, port->txin, 1);
  487. buff = buffer_offset(port, port->txin, 1);
  488. len = skb->len;
  489. memcpy_toio(card->rambase + buff, skb->data, len);
  490. writew(len, &desc->len);
  491. writeb(ST_TX_EOM, &desc->stat);
  492. dev->trans_start = jiffies;
  493. port->txin = next_desc(port, port->txin, 1);
  494. sca_outl(desc_offset(port, port->txin, 1),
  495. get_dmac_tx(port) + EDAL, card);
  496. sca_out(DSR_DE, DSR_TX(port->chan), card); /* Enable TX DMA */
  497. desc = desc_address(port, port->txin + 1, 1);
  498. if (readb(&desc->stat)) /* allow 1 packet gap */
  499. netif_stop_queue(dev);
  500. spin_unlock_irq(&port->lock);
  501. dev_kfree_skb(skb);
  502. return 0;
  503. }
  504. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  505. u32 ramsize)
  506. {
  507. /* Round RAM size to 32 bits, fill from end to start */
  508. u32 i = ramsize &= ~3;
  509. do {
  510. i -= 4;
  511. writel(i ^ 0x12345678, rambase + i);
  512. } while (i > 0);
  513. for (i = 0; i < ramsize ; i += 4) {
  514. if (readl(rambase + i) != (i ^ 0x12345678))
  515. break;
  516. }
  517. return i;
  518. }
  519. static void __devinit sca_init(card_t *card, int wait_states)
  520. {
  521. sca_out(wait_states, WCRL, card); /* Wait Control */
  522. sca_out(wait_states, WCRM, card);
  523. sca_out(wait_states, WCRH, card);
  524. sca_out(0, DMER, card); /* DMA Master disable */
  525. sca_out(0x03, PCR, card); /* DMA priority */
  526. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  527. sca_out(0, DSR_TX(0), card);
  528. sca_out(0, DSR_RX(1), card);
  529. sca_out(0, DSR_TX(1), card);
  530. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  531. }