ide-dma.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * linux/drivers/ide/ide-dma.c Version 4.10 June 9, 2000
  3. *
  4. * Copyright (c) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * May be copied or modified under the terms of the GNU General Public License
  6. */
  7. /*
  8. * Special Thanks to Mark for his Six years of work.
  9. *
  10. * Copyright (c) 1995-1998 Mark Lord
  11. * May be copied or modified under the terms of the GNU General Public License
  12. */
  13. /*
  14. * This module provides support for the bus-master IDE DMA functions
  15. * of various PCI chipsets, including the Intel PIIX (i82371FB for
  16. * the 430 FX chipset), the PIIX3 (i82371SB for the 430 HX/VX and
  17. * 440 chipsets), and the PIIX4 (i82371AB for the 430 TX chipset)
  18. * ("PIIX" stands for "PCI ISA IDE Xcellerator").
  19. *
  20. * Pretty much the same code works for other IDE PCI bus-mastering chipsets.
  21. *
  22. * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
  23. *
  24. * By default, DMA support is prepared for use, but is currently enabled only
  25. * for drives which already have DMA enabled (UltraDMA or mode 2 multi/single),
  26. * or which are recognized as "good" (see table below). Drives with only mode0
  27. * or mode1 (multi/single) DMA should also work with this chipset/driver
  28. * (eg. MC2112A) but are not enabled by default.
  29. *
  30. * Use "hdparm -i" to view modes supported by a given drive.
  31. *
  32. * The hdparm-3.5 (or later) utility can be used for manually enabling/disabling
  33. * DMA support, but must be (re-)compiled against this kernel version or later.
  34. *
  35. * To enable DMA, use "hdparm -d1 /dev/hd?" on a per-drive basis after booting.
  36. * If problems arise, ide.c will disable DMA operation after a few retries.
  37. * This error recovery mechanism works and has been extremely well exercised.
  38. *
  39. * IDE drives, depending on their vintage, may support several different modes
  40. * of DMA operation. The boot-time modes are indicated with a "*" in
  41. * the "hdparm -i" listing, and can be changed with *knowledgeable* use of
  42. * the "hdparm -X" feature. There is seldom a need to do this, as drives
  43. * normally power-up with their "best" PIO/DMA modes enabled.
  44. *
  45. * Testing has been done with a rather extensive number of drives,
  46. * with Quantum & Western Digital models generally outperforming the pack,
  47. * and Fujitsu & Conner (and some Seagate which are really Conner) drives
  48. * showing more lackluster throughput.
  49. *
  50. * Keep an eye on /var/adm/messages for "DMA disabled" messages.
  51. *
  52. * Some people have reported trouble with Intel Zappa motherboards.
  53. * This can be fixed by upgrading the AMI BIOS to version 1.00.04.BS0,
  54. * available from ftp://ftp.intel.com/pub/bios/10004bs0.exe
  55. * (thanks to Glen Morrell <glen@spin.Stanford.edu> for researching this).
  56. *
  57. * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
  58. * fixing the problem with the BIOS on some Acer motherboards.
  59. *
  60. * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
  61. * "TX" chipset compatibility and for providing patches for the "TX" chipset.
  62. *
  63. * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
  64. * at generic DMA -- his patches were referred to when preparing this code.
  65. *
  66. * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
  67. * for supplying a Promise UDMA board & WD UDMA drive for this work!
  68. *
  69. * And, yes, Intel Zappa boards really *do* use both PIIX IDE ports.
  70. *
  71. * ATA-66/100 and recovery functions, I forgot the rest......
  72. *
  73. */
  74. #include <linux/module.h>
  75. #include <linux/types.h>
  76. #include <linux/kernel.h>
  77. #include <linux/timer.h>
  78. #include <linux/mm.h>
  79. #include <linux/interrupt.h>
  80. #include <linux/pci.h>
  81. #include <linux/init.h>
  82. #include <linux/ide.h>
  83. #include <linux/delay.h>
  84. #include <linux/scatterlist.h>
  85. #include <asm/io.h>
  86. #include <asm/irq.h>
  87. static const struct drive_list_entry drive_whitelist [] = {
  88. { "Micropolis 2112A" , NULL },
  89. { "CONNER CTMA 4000" , NULL },
  90. { "CONNER CTT8000-A" , NULL },
  91. { "ST34342A" , NULL },
  92. { NULL , NULL }
  93. };
  94. static const struct drive_list_entry drive_blacklist [] = {
  95. { "WDC AC11000H" , NULL },
  96. { "WDC AC22100H" , NULL },
  97. { "WDC AC32500H" , NULL },
  98. { "WDC AC33100H" , NULL },
  99. { "WDC AC31600H" , NULL },
  100. { "WDC AC32100H" , "24.09P07" },
  101. { "WDC AC23200L" , "21.10N21" },
  102. { "Compaq CRD-8241B" , NULL },
  103. { "CRD-8400B" , NULL },
  104. { "CRD-8480B", NULL },
  105. { "CRD-8482B", NULL },
  106. { "CRD-84" , NULL },
  107. { "SanDisk SDP3B" , NULL },
  108. { "SanDisk SDP3B-64" , NULL },
  109. { "SANYO CD-ROM CRD" , NULL },
  110. { "HITACHI CDR-8" , NULL },
  111. { "HITACHI CDR-8335" , NULL },
  112. { "HITACHI CDR-8435" , NULL },
  113. { "Toshiba CD-ROM XM-6202B" , NULL },
  114. { "TOSHIBA CD-ROM XM-1702BC", NULL },
  115. { "CD-532E-A" , NULL },
  116. { "E-IDE CD-ROM CR-840", NULL },
  117. { "CD-ROM Drive/F5A", NULL },
  118. { "WPI CDD-820", NULL },
  119. { "SAMSUNG CD-ROM SC-148C", NULL },
  120. { "SAMSUNG CD-ROM SC", NULL },
  121. { "ATAPI CD-ROM DRIVE 40X MAXIMUM", NULL },
  122. { "_NEC DV5800A", NULL },
  123. { "SAMSUNG CD-ROM SN-124", "N001" },
  124. { "Seagate STT20000A", NULL },
  125. { "CD-ROM CDR_U200", "1.09" },
  126. { NULL , NULL }
  127. };
  128. /**
  129. * ide_dma_intr - IDE DMA interrupt handler
  130. * @drive: the drive the interrupt is for
  131. *
  132. * Handle an interrupt completing a read/write DMA transfer on an
  133. * IDE device
  134. */
  135. ide_startstop_t ide_dma_intr (ide_drive_t *drive)
  136. {
  137. u8 stat = 0, dma_stat = 0;
  138. dma_stat = HWIF(drive)->ide_dma_end(drive);
  139. stat = HWIF(drive)->INB(IDE_STATUS_REG); /* get drive status */
  140. if (OK_STAT(stat,DRIVE_READY,drive->bad_wstat|DRQ_STAT)) {
  141. if (!dma_stat) {
  142. struct request *rq = HWGROUP(drive)->rq;
  143. if (rq->rq_disk) {
  144. ide_driver_t *drv;
  145. drv = *(ide_driver_t **)rq->rq_disk->private_data;
  146. drv->end_request(drive, 1, rq->nr_sectors);
  147. } else
  148. ide_end_request(drive, 1, rq->nr_sectors);
  149. return ide_stopped;
  150. }
  151. printk(KERN_ERR "%s: dma_intr: bad DMA status (dma_stat=%x)\n",
  152. drive->name, dma_stat);
  153. }
  154. return ide_error(drive, "dma_intr", stat);
  155. }
  156. EXPORT_SYMBOL_GPL(ide_dma_intr);
  157. static int ide_dma_good_drive(ide_drive_t *drive)
  158. {
  159. return ide_in_drive_list(drive->id, drive_whitelist);
  160. }
  161. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  162. /**
  163. * ide_build_sglist - map IDE scatter gather for DMA I/O
  164. * @drive: the drive to build the DMA table for
  165. * @rq: the request holding the sg list
  166. *
  167. * Perform the PCI mapping magic necessary to access the source or
  168. * target buffers of a request via PCI DMA. The lower layers of the
  169. * kernel provide the necessary cache management so that we can
  170. * operate in a portable fashion
  171. */
  172. int ide_build_sglist(ide_drive_t *drive, struct request *rq)
  173. {
  174. ide_hwif_t *hwif = HWIF(drive);
  175. struct scatterlist *sg = hwif->sg_table;
  176. BUG_ON((rq->cmd_type == REQ_TYPE_ATA_TASKFILE) && rq->nr_sectors > 256);
  177. ide_map_sg(drive, rq);
  178. if (rq_data_dir(rq) == READ)
  179. hwif->sg_dma_direction = PCI_DMA_FROMDEVICE;
  180. else
  181. hwif->sg_dma_direction = PCI_DMA_TODEVICE;
  182. return pci_map_sg(hwif->pci_dev, sg, hwif->sg_nents, hwif->sg_dma_direction);
  183. }
  184. EXPORT_SYMBOL_GPL(ide_build_sglist);
  185. /**
  186. * ide_build_dmatable - build IDE DMA table
  187. *
  188. * ide_build_dmatable() prepares a dma request. We map the command
  189. * to get the pci bus addresses of the buffers and then build up
  190. * the PRD table that the IDE layer wants to be fed. The code
  191. * knows about the 64K wrap bug in the CS5530.
  192. *
  193. * Returns the number of built PRD entries if all went okay,
  194. * returns 0 otherwise.
  195. *
  196. * May also be invoked from trm290.c
  197. */
  198. int ide_build_dmatable (ide_drive_t *drive, struct request *rq)
  199. {
  200. ide_hwif_t *hwif = HWIF(drive);
  201. unsigned int *table = hwif->dmatable_cpu;
  202. unsigned int is_trm290 = (hwif->chipset == ide_trm290) ? 1 : 0;
  203. unsigned int count = 0;
  204. int i;
  205. struct scatterlist *sg;
  206. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  207. if (!i)
  208. return 0;
  209. sg = hwif->sg_table;
  210. while (i) {
  211. u32 cur_addr;
  212. u32 cur_len;
  213. cur_addr = sg_dma_address(sg);
  214. cur_len = sg_dma_len(sg);
  215. /*
  216. * Fill in the dma table, without crossing any 64kB boundaries.
  217. * Most hardware requires 16-bit alignment of all blocks,
  218. * but the trm290 requires 32-bit alignment.
  219. */
  220. while (cur_len) {
  221. if (count++ >= PRD_ENTRIES) {
  222. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  223. goto use_pio_instead;
  224. } else {
  225. u32 xcount, bcount = 0x10000 - (cur_addr & 0xffff);
  226. if (bcount > cur_len)
  227. bcount = cur_len;
  228. *table++ = cpu_to_le32(cur_addr);
  229. xcount = bcount & 0xffff;
  230. if (is_trm290)
  231. xcount = ((xcount >> 2) - 1) << 16;
  232. if (xcount == 0x0000) {
  233. /*
  234. * Most chipsets correctly interpret a length of 0x0000 as 64KB,
  235. * but at least one (e.g. CS5530) misinterprets it as zero (!).
  236. * So here we break the 64KB entry into two 32KB entries instead.
  237. */
  238. if (count++ >= PRD_ENTRIES) {
  239. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  240. goto use_pio_instead;
  241. }
  242. *table++ = cpu_to_le32(0x8000);
  243. *table++ = cpu_to_le32(cur_addr + 0x8000);
  244. xcount = 0x8000;
  245. }
  246. *table++ = cpu_to_le32(xcount);
  247. cur_addr += bcount;
  248. cur_len -= bcount;
  249. }
  250. }
  251. sg = sg_next(sg);
  252. i--;
  253. }
  254. if (count) {
  255. if (!is_trm290)
  256. *--table |= cpu_to_le32(0x80000000);
  257. return count;
  258. }
  259. printk(KERN_ERR "%s: empty DMA table?\n", drive->name);
  260. use_pio_instead:
  261. pci_unmap_sg(hwif->pci_dev,
  262. hwif->sg_table,
  263. hwif->sg_nents,
  264. hwif->sg_dma_direction);
  265. return 0; /* revert to PIO for this request */
  266. }
  267. EXPORT_SYMBOL_GPL(ide_build_dmatable);
  268. /**
  269. * ide_destroy_dmatable - clean up DMA mapping
  270. * @drive: The drive to unmap
  271. *
  272. * Teardown mappings after DMA has completed. This must be called
  273. * after the completion of each use of ide_build_dmatable and before
  274. * the next use of ide_build_dmatable. Failure to do so will cause
  275. * an oops as only one mapping can be live for each target at a given
  276. * time.
  277. */
  278. void ide_destroy_dmatable (ide_drive_t *drive)
  279. {
  280. struct pci_dev *dev = HWIF(drive)->pci_dev;
  281. struct scatterlist *sg = HWIF(drive)->sg_table;
  282. int nents = HWIF(drive)->sg_nents;
  283. pci_unmap_sg(dev, sg, nents, HWIF(drive)->sg_dma_direction);
  284. }
  285. EXPORT_SYMBOL_GPL(ide_destroy_dmatable);
  286. /**
  287. * config_drive_for_dma - attempt to activate IDE DMA
  288. * @drive: the drive to place in DMA mode
  289. *
  290. * If the drive supports at least mode 2 DMA or UDMA of any kind
  291. * then attempt to place it into DMA mode. Drives that are known to
  292. * support DMA but predate the DMA properties or that are known
  293. * to have DMA handling bugs are also set up appropriately based
  294. * on the good/bad drive lists.
  295. */
  296. static int config_drive_for_dma (ide_drive_t *drive)
  297. {
  298. ide_hwif_t *hwif = drive->hwif;
  299. struct hd_driveid *id = drive->id;
  300. if (drive->media != ide_disk) {
  301. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  302. return 0;
  303. }
  304. /*
  305. * Enable DMA on any drive that has
  306. * UltraDMA (mode 0/1/2/3/4/5/6) enabled
  307. */
  308. if ((id->field_valid & 4) && ((id->dma_ultra >> 8) & 0x7f))
  309. return 1;
  310. /*
  311. * Enable DMA on any drive that has mode2 DMA
  312. * (multi or single) enabled
  313. */
  314. if (id->field_valid & 2) /* regular DMA */
  315. if ((id->dma_mword & 0x404) == 0x404 ||
  316. (id->dma_1word & 0x404) == 0x404)
  317. return 1;
  318. /* Consult the list of known "good" drives */
  319. if (ide_dma_good_drive(drive))
  320. return 1;
  321. return 0;
  322. }
  323. /**
  324. * dma_timer_expiry - handle a DMA timeout
  325. * @drive: Drive that timed out
  326. *
  327. * An IDE DMA transfer timed out. In the event of an error we ask
  328. * the driver to resolve the problem, if a DMA transfer is still
  329. * in progress we continue to wait (arguably we need to add a
  330. * secondary 'I don't care what the drive thinks' timeout here)
  331. * Finally if we have an interrupt we let it complete the I/O.
  332. * But only one time - we clear expiry and if it's still not
  333. * completed after WAIT_CMD, we error and retry in PIO.
  334. * This can occur if an interrupt is lost or due to hang or bugs.
  335. */
  336. static int dma_timer_expiry (ide_drive_t *drive)
  337. {
  338. ide_hwif_t *hwif = HWIF(drive);
  339. u8 dma_stat = hwif->INB(hwif->dma_status);
  340. printk(KERN_WARNING "%s: dma_timer_expiry: dma status == 0x%02x\n",
  341. drive->name, dma_stat);
  342. if ((dma_stat & 0x18) == 0x18) /* BUSY Stupid Early Timer !! */
  343. return WAIT_CMD;
  344. HWGROUP(drive)->expiry = NULL; /* one free ride for now */
  345. /* 1 dmaing, 2 error, 4 intr */
  346. if (dma_stat & 2) /* ERROR */
  347. return -1;
  348. if (dma_stat & 1) /* DMAing */
  349. return WAIT_CMD;
  350. if (dma_stat & 4) /* Got an Interrupt */
  351. return WAIT_CMD;
  352. return 0; /* Status is unknown -- reset the bus */
  353. }
  354. /**
  355. * ide_dma_host_off - Generic DMA kill
  356. * @drive: drive to control
  357. *
  358. * Perform the generic IDE controller DMA off operation. This
  359. * works for most IDE bus mastering controllers
  360. */
  361. void ide_dma_host_off(ide_drive_t *drive)
  362. {
  363. ide_hwif_t *hwif = HWIF(drive);
  364. u8 unit = (drive->select.b.unit & 0x01);
  365. u8 dma_stat = hwif->INB(hwif->dma_status);
  366. hwif->OUTB((dma_stat & ~(1<<(5+unit))), hwif->dma_status);
  367. }
  368. EXPORT_SYMBOL(ide_dma_host_off);
  369. /**
  370. * ide_dma_off_quietly - Generic DMA kill
  371. * @drive: drive to control
  372. *
  373. * Turn off the current DMA on this IDE controller.
  374. */
  375. void ide_dma_off_quietly(ide_drive_t *drive)
  376. {
  377. drive->using_dma = 0;
  378. ide_toggle_bounce(drive, 0);
  379. drive->hwif->dma_host_off(drive);
  380. }
  381. EXPORT_SYMBOL(ide_dma_off_quietly);
  382. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  383. /**
  384. * ide_dma_off - disable DMA on a device
  385. * @drive: drive to disable DMA on
  386. *
  387. * Disable IDE DMA for a device on this IDE controller.
  388. * Inform the user that DMA has been disabled.
  389. */
  390. void ide_dma_off(ide_drive_t *drive)
  391. {
  392. printk(KERN_INFO "%s: DMA disabled\n", drive->name);
  393. drive->hwif->dma_off_quietly(drive);
  394. }
  395. EXPORT_SYMBOL(ide_dma_off);
  396. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  397. /**
  398. * ide_dma_host_on - Enable DMA on a host
  399. * @drive: drive to enable for DMA
  400. *
  401. * Enable DMA on an IDE controller following generic bus mastering
  402. * IDE controller behaviour
  403. */
  404. void ide_dma_host_on(ide_drive_t *drive)
  405. {
  406. if (drive->using_dma) {
  407. ide_hwif_t *hwif = HWIF(drive);
  408. u8 unit = (drive->select.b.unit & 0x01);
  409. u8 dma_stat = hwif->INB(hwif->dma_status);
  410. hwif->OUTB((dma_stat|(1<<(5+unit))), hwif->dma_status);
  411. }
  412. }
  413. EXPORT_SYMBOL(ide_dma_host_on);
  414. /**
  415. * __ide_dma_on - Enable DMA on a device
  416. * @drive: drive to enable DMA on
  417. *
  418. * Enable IDE DMA for a device on this IDE controller.
  419. */
  420. int __ide_dma_on (ide_drive_t *drive)
  421. {
  422. drive->using_dma = 1;
  423. ide_toggle_bounce(drive, 1);
  424. drive->hwif->dma_host_on(drive);
  425. return 0;
  426. }
  427. EXPORT_SYMBOL(__ide_dma_on);
  428. /**
  429. * ide_dma_setup - begin a DMA phase
  430. * @drive: target device
  431. *
  432. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  433. * and then set up the DMA transfer registers for a device
  434. * that follows generic IDE PCI DMA behaviour. Controllers can
  435. * override this function if they need to
  436. *
  437. * Returns 0 on success. If a PIO fallback is required then 1
  438. * is returned.
  439. */
  440. int ide_dma_setup(ide_drive_t *drive)
  441. {
  442. ide_hwif_t *hwif = drive->hwif;
  443. struct request *rq = HWGROUP(drive)->rq;
  444. unsigned int reading;
  445. u8 dma_stat;
  446. if (rq_data_dir(rq))
  447. reading = 0;
  448. else
  449. reading = 1 << 3;
  450. /* fall back to pio! */
  451. if (!ide_build_dmatable(drive, rq)) {
  452. ide_map_sg(drive, rq);
  453. return 1;
  454. }
  455. /* PRD table */
  456. if (hwif->mmio)
  457. writel(hwif->dmatable_dma, (void __iomem *)hwif->dma_prdtable);
  458. else
  459. outl(hwif->dmatable_dma, hwif->dma_prdtable);
  460. /* specify r/w */
  461. hwif->OUTB(reading, hwif->dma_command);
  462. /* read dma_status for INTR & ERROR flags */
  463. dma_stat = hwif->INB(hwif->dma_status);
  464. /* clear INTR & ERROR flags */
  465. hwif->OUTB(dma_stat|6, hwif->dma_status);
  466. drive->waiting_for_dma = 1;
  467. return 0;
  468. }
  469. EXPORT_SYMBOL_GPL(ide_dma_setup);
  470. static void ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  471. {
  472. /* issue cmd to drive */
  473. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, dma_timer_expiry);
  474. }
  475. void ide_dma_start(ide_drive_t *drive)
  476. {
  477. ide_hwif_t *hwif = HWIF(drive);
  478. u8 dma_cmd = hwif->INB(hwif->dma_command);
  479. /* Note that this is done *after* the cmd has
  480. * been issued to the drive, as per the BM-IDE spec.
  481. * The Promise Ultra33 doesn't work correctly when
  482. * we do this part before issuing the drive cmd.
  483. */
  484. /* start DMA */
  485. hwif->OUTB(dma_cmd|1, hwif->dma_command);
  486. hwif->dma = 1;
  487. wmb();
  488. }
  489. EXPORT_SYMBOL_GPL(ide_dma_start);
  490. /* returns 1 on error, 0 otherwise */
  491. int __ide_dma_end (ide_drive_t *drive)
  492. {
  493. ide_hwif_t *hwif = HWIF(drive);
  494. u8 dma_stat = 0, dma_cmd = 0;
  495. drive->waiting_for_dma = 0;
  496. /* get dma_command mode */
  497. dma_cmd = hwif->INB(hwif->dma_command);
  498. /* stop DMA */
  499. hwif->OUTB(dma_cmd&~1, hwif->dma_command);
  500. /* get DMA status */
  501. dma_stat = hwif->INB(hwif->dma_status);
  502. /* clear the INTR & ERROR bits */
  503. hwif->OUTB(dma_stat|6, hwif->dma_status);
  504. /* purge DMA mappings */
  505. ide_destroy_dmatable(drive);
  506. /* verify good DMA status */
  507. hwif->dma = 0;
  508. wmb();
  509. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  510. }
  511. EXPORT_SYMBOL(__ide_dma_end);
  512. /* returns 1 if dma irq issued, 0 otherwise */
  513. static int __ide_dma_test_irq(ide_drive_t *drive)
  514. {
  515. ide_hwif_t *hwif = HWIF(drive);
  516. u8 dma_stat = hwif->INB(hwif->dma_status);
  517. /* return 1 if INTR asserted */
  518. if ((dma_stat & 4) == 4)
  519. return 1;
  520. if (!drive->waiting_for_dma)
  521. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  522. drive->name, __FUNCTION__);
  523. return 0;
  524. }
  525. #else
  526. static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; }
  527. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  528. int __ide_dma_bad_drive (ide_drive_t *drive)
  529. {
  530. struct hd_driveid *id = drive->id;
  531. int blacklist = ide_in_drive_list(id, drive_blacklist);
  532. if (blacklist) {
  533. printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
  534. drive->name, id->model);
  535. return blacklist;
  536. }
  537. return 0;
  538. }
  539. EXPORT_SYMBOL(__ide_dma_bad_drive);
  540. static const u8 xfer_mode_bases[] = {
  541. XFER_UDMA_0,
  542. XFER_MW_DMA_0,
  543. XFER_SW_DMA_0,
  544. };
  545. static unsigned int ide_get_mode_mask(ide_drive_t *drive, u8 base, u8 req_mode)
  546. {
  547. struct hd_driveid *id = drive->id;
  548. ide_hwif_t *hwif = drive->hwif;
  549. unsigned int mask = 0;
  550. switch(base) {
  551. case XFER_UDMA_0:
  552. if ((id->field_valid & 4) == 0)
  553. break;
  554. if (hwif->udma_filter)
  555. mask = hwif->udma_filter(drive);
  556. else
  557. mask = hwif->ultra_mask;
  558. mask &= id->dma_ultra;
  559. /*
  560. * avoid false cable warning from eighty_ninty_three()
  561. */
  562. if (req_mode > XFER_UDMA_2) {
  563. if ((mask & 0x78) && (eighty_ninty_three(drive) == 0))
  564. mask &= 0x07;
  565. }
  566. break;
  567. case XFER_MW_DMA_0:
  568. if ((id->field_valid & 2) == 0)
  569. break;
  570. if (hwif->mdma_filter)
  571. mask = hwif->mdma_filter(drive);
  572. else
  573. mask = hwif->mwdma_mask;
  574. mask &= id->dma_mword;
  575. break;
  576. case XFER_SW_DMA_0:
  577. if (id->field_valid & 2) {
  578. mask = id->dma_1word & hwif->swdma_mask;
  579. } else if (id->tDMA) {
  580. /*
  581. * ide_fix_driveid() doesn't convert ->tDMA to the
  582. * CPU endianness so we need to do it here
  583. */
  584. u8 mode = le16_to_cpu(id->tDMA);
  585. /*
  586. * if the mode is valid convert it to the mask
  587. * (the maximum allowed mode is XFER_SW_DMA_2)
  588. */
  589. if (mode <= 2)
  590. mask = ((2 << mode) - 1) & hwif->swdma_mask;
  591. }
  592. break;
  593. default:
  594. BUG();
  595. break;
  596. }
  597. return mask;
  598. }
  599. /**
  600. * ide_find_dma_mode - compute DMA speed
  601. * @drive: IDE device
  602. * @req_mode: requested mode
  603. *
  604. * Checks the drive/host capabilities and finds the speed to use for
  605. * the DMA transfer. The speed is then limited by the requested mode.
  606. *
  607. * Returns 0 if the drive/host combination is incapable of DMA transfers
  608. * or if the requested mode is not a DMA mode.
  609. */
  610. u8 ide_find_dma_mode(ide_drive_t *drive, u8 req_mode)
  611. {
  612. ide_hwif_t *hwif = drive->hwif;
  613. unsigned int mask;
  614. int x, i;
  615. u8 mode = 0;
  616. if (drive->media != ide_disk) {
  617. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  618. return 0;
  619. }
  620. for (i = 0; i < ARRAY_SIZE(xfer_mode_bases); i++) {
  621. if (req_mode < xfer_mode_bases[i])
  622. continue;
  623. mask = ide_get_mode_mask(drive, xfer_mode_bases[i], req_mode);
  624. x = fls(mask) - 1;
  625. if (x >= 0) {
  626. mode = xfer_mode_bases[i] + x;
  627. break;
  628. }
  629. }
  630. if (hwif->chipset == ide_acorn && mode == 0) {
  631. /*
  632. * is this correct?
  633. */
  634. if (ide_dma_good_drive(drive) && drive->id->eide_dma_time < 150)
  635. mode = XFER_MW_DMA_1;
  636. }
  637. mode = min(mode, req_mode);
  638. printk(KERN_INFO "%s: %s mode selected\n", drive->name,
  639. mode ? ide_xfer_verbose(mode) : "no DMA");
  640. return mode;
  641. }
  642. EXPORT_SYMBOL_GPL(ide_find_dma_mode);
  643. static int ide_tune_dma(ide_drive_t *drive)
  644. {
  645. u8 speed;
  646. if (noautodma || drive->nodma || (drive->id->capability & 1) == 0)
  647. return 0;
  648. /* consult the list of known "bad" drives */
  649. if (__ide_dma_bad_drive(drive))
  650. return 0;
  651. if (ide_id_dma_bug(drive))
  652. return 0;
  653. if (drive->hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  654. return config_drive_for_dma(drive);
  655. speed = ide_max_dma_mode(drive);
  656. if (!speed)
  657. return 0;
  658. if (drive->hwif->host_flags & IDE_HFLAG_NO_SET_MODE)
  659. return 0;
  660. if (ide_set_dma_mode(drive, speed))
  661. return 0;
  662. return 1;
  663. }
  664. static int ide_dma_check(ide_drive_t *drive)
  665. {
  666. ide_hwif_t *hwif = drive->hwif;
  667. int vdma = (hwif->host_flags & IDE_HFLAG_VDMA)? 1 : 0;
  668. if (!vdma && ide_tune_dma(drive))
  669. return 0;
  670. /* TODO: always do PIO fallback */
  671. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  672. return -1;
  673. ide_set_max_pio(drive);
  674. return vdma ? 0 : -1;
  675. }
  676. int ide_id_dma_bug(ide_drive_t *drive)
  677. {
  678. struct hd_driveid *id = drive->id;
  679. if (id->field_valid & 4) {
  680. if ((id->dma_ultra >> 8) && (id->dma_mword >> 8))
  681. goto err_out;
  682. } else if (id->field_valid & 2) {
  683. if ((id->dma_mword >> 8) && (id->dma_1word >> 8))
  684. goto err_out;
  685. }
  686. return 0;
  687. err_out:
  688. printk(KERN_ERR "%s: bad DMA info in identify block\n", drive->name);
  689. return 1;
  690. }
  691. int ide_set_dma(ide_drive_t *drive)
  692. {
  693. ide_hwif_t *hwif = drive->hwif;
  694. int rc;
  695. /*
  696. * Force DMAing for the beginning of the check.
  697. * Some chipsets appear to do interesting
  698. * things, if not checked and cleared.
  699. * PARANOIA!!!
  700. */
  701. hwif->dma_off_quietly(drive);
  702. rc = ide_dma_check(drive);
  703. if (rc)
  704. return rc;
  705. return hwif->ide_dma_on(drive);
  706. }
  707. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  708. void ide_dma_lost_irq (ide_drive_t *drive)
  709. {
  710. printk("%s: DMA interrupt recovery\n", drive->name);
  711. }
  712. EXPORT_SYMBOL(ide_dma_lost_irq);
  713. void ide_dma_timeout (ide_drive_t *drive)
  714. {
  715. ide_hwif_t *hwif = HWIF(drive);
  716. printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
  717. if (hwif->ide_dma_test_irq(drive))
  718. return;
  719. hwif->ide_dma_end(drive);
  720. }
  721. EXPORT_SYMBOL(ide_dma_timeout);
  722. static void ide_release_dma_engine(ide_hwif_t *hwif)
  723. {
  724. if (hwif->dmatable_cpu) {
  725. pci_free_consistent(hwif->pci_dev,
  726. PRD_ENTRIES * PRD_BYTES,
  727. hwif->dmatable_cpu,
  728. hwif->dmatable_dma);
  729. hwif->dmatable_cpu = NULL;
  730. }
  731. }
  732. static int ide_release_iomio_dma(ide_hwif_t *hwif)
  733. {
  734. release_region(hwif->dma_base, 8);
  735. if (hwif->extra_ports)
  736. release_region(hwif->extra_base, hwif->extra_ports);
  737. return 1;
  738. }
  739. /*
  740. * Needed for allowing full modular support of ide-driver
  741. */
  742. int ide_release_dma(ide_hwif_t *hwif)
  743. {
  744. ide_release_dma_engine(hwif);
  745. if (hwif->mmio)
  746. return 1;
  747. else
  748. return ide_release_iomio_dma(hwif);
  749. }
  750. static int ide_allocate_dma_engine(ide_hwif_t *hwif)
  751. {
  752. hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
  753. PRD_ENTRIES * PRD_BYTES,
  754. &hwif->dmatable_dma);
  755. if (hwif->dmatable_cpu)
  756. return 0;
  757. printk(KERN_ERR "%s: -- Error, unable to allocate DMA table.\n",
  758. hwif->cds->name);
  759. return 1;
  760. }
  761. static int ide_mapped_mmio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  762. {
  763. printk(KERN_INFO " %s: MMIO-DMA ", hwif->name);
  764. return 0;
  765. }
  766. static int ide_iomio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  767. {
  768. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx",
  769. hwif->name, base, base + ports - 1);
  770. if (!request_region(base, ports, hwif->name)) {
  771. printk(" -- Error, ports in use.\n");
  772. return 1;
  773. }
  774. if (hwif->cds->extra) {
  775. hwif->extra_base = base + (hwif->channel ? 8 : 16);
  776. if (!hwif->mate || !hwif->mate->extra_ports) {
  777. if (!request_region(hwif->extra_base,
  778. hwif->cds->extra, hwif->cds->name)) {
  779. printk(" -- Error, extra ports in use.\n");
  780. release_region(base, ports);
  781. return 1;
  782. }
  783. hwif->extra_ports = hwif->cds->extra;
  784. }
  785. }
  786. return 0;
  787. }
  788. static int ide_dma_iobase(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  789. {
  790. if (hwif->mmio)
  791. return ide_mapped_mmio_dma(hwif, base,ports);
  792. return ide_iomio_dma(hwif, base, ports);
  793. }
  794. void ide_setup_dma(ide_hwif_t *hwif, unsigned long base, unsigned num_ports)
  795. {
  796. if (ide_dma_iobase(hwif, base, num_ports))
  797. return;
  798. if (ide_allocate_dma_engine(hwif)) {
  799. ide_release_dma(hwif);
  800. return;
  801. }
  802. hwif->dma_base = base;
  803. if (!(hwif->dma_command))
  804. hwif->dma_command = hwif->dma_base;
  805. if (!(hwif->dma_vendor1))
  806. hwif->dma_vendor1 = (hwif->dma_base + 1);
  807. if (!(hwif->dma_status))
  808. hwif->dma_status = (hwif->dma_base + 2);
  809. if (!(hwif->dma_vendor3))
  810. hwif->dma_vendor3 = (hwif->dma_base + 3);
  811. if (!(hwif->dma_prdtable))
  812. hwif->dma_prdtable = (hwif->dma_base + 4);
  813. if (!hwif->dma_off_quietly)
  814. hwif->dma_off_quietly = &ide_dma_off_quietly;
  815. if (!hwif->dma_host_off)
  816. hwif->dma_host_off = &ide_dma_host_off;
  817. if (!hwif->ide_dma_on)
  818. hwif->ide_dma_on = &__ide_dma_on;
  819. if (!hwif->dma_host_on)
  820. hwif->dma_host_on = &ide_dma_host_on;
  821. if (!hwif->dma_setup)
  822. hwif->dma_setup = &ide_dma_setup;
  823. if (!hwif->dma_exec_cmd)
  824. hwif->dma_exec_cmd = &ide_dma_exec_cmd;
  825. if (!hwif->dma_start)
  826. hwif->dma_start = &ide_dma_start;
  827. if (!hwif->ide_dma_end)
  828. hwif->ide_dma_end = &__ide_dma_end;
  829. if (!hwif->ide_dma_test_irq)
  830. hwif->ide_dma_test_irq = &__ide_dma_test_irq;
  831. if (!hwif->dma_timeout)
  832. hwif->dma_timeout = &ide_dma_timeout;
  833. if (!hwif->dma_lost_irq)
  834. hwif->dma_lost_irq = &ide_dma_lost_irq;
  835. if (hwif->chipset != ide_trm290) {
  836. u8 dma_stat = hwif->INB(hwif->dma_status);
  837. printk(", BIOS settings: %s:%s, %s:%s",
  838. hwif->drives[0].name, (dma_stat & 0x20) ? "DMA" : "pio",
  839. hwif->drives[1].name, (dma_stat & 0x40) ? "DMA" : "pio");
  840. }
  841. printk("\n");
  842. }
  843. EXPORT_SYMBOL_GPL(ide_setup_dma);
  844. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */