omap_hwmod_2420_data.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcspi.h>
  22. #include "omap_hwmod_common_data.h"
  23. #include "cm-regbits-24xx.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "wd_timer.h"
  26. /*
  27. * OMAP2420 hardware module integration data
  28. *
  29. * ALl of the data in this section should be autogeneratable from the
  30. * TI hardware database or other technical documentation. Data that
  31. * is driver-specific or driver-kernel integration-specific belongs
  32. * elsewhere.
  33. */
  34. static struct omap_hwmod omap2420_mpu_hwmod;
  35. static struct omap_hwmod omap2420_iva_hwmod;
  36. static struct omap_hwmod omap2420_l3_main_hwmod;
  37. static struct omap_hwmod omap2420_l4_core_hwmod;
  38. static struct omap_hwmod omap2420_wd_timer2_hwmod;
  39. static struct omap_hwmod omap2420_gpio1_hwmod;
  40. static struct omap_hwmod omap2420_gpio2_hwmod;
  41. static struct omap_hwmod omap2420_gpio3_hwmod;
  42. static struct omap_hwmod omap2420_gpio4_hwmod;
  43. static struct omap_hwmod omap2420_dma_system_hwmod;
  44. static struct omap_hwmod omap2420_mcspi1_hwmod;
  45. static struct omap_hwmod omap2420_mcspi2_hwmod;
  46. /* L3 -> L4_CORE interface */
  47. static struct omap_hwmod_ocp_if omap2420_l3_main__l4_core = {
  48. .master = &omap2420_l3_main_hwmod,
  49. .slave = &omap2420_l4_core_hwmod,
  50. .user = OCP_USER_MPU | OCP_USER_SDMA,
  51. };
  52. /* MPU -> L3 interface */
  53. static struct omap_hwmod_ocp_if omap2420_mpu__l3_main = {
  54. .master = &omap2420_mpu_hwmod,
  55. .slave = &omap2420_l3_main_hwmod,
  56. .user = OCP_USER_MPU,
  57. };
  58. /* Slave interfaces on the L3 interconnect */
  59. static struct omap_hwmod_ocp_if *omap2420_l3_main_slaves[] = {
  60. &omap2420_mpu__l3_main,
  61. };
  62. /* Master interfaces on the L3 interconnect */
  63. static struct omap_hwmod_ocp_if *omap2420_l3_main_masters[] = {
  64. &omap2420_l3_main__l4_core,
  65. };
  66. /* L3 */
  67. static struct omap_hwmod omap2420_l3_main_hwmod = {
  68. .name = "l3_main",
  69. .class = &l3_hwmod_class,
  70. .masters = omap2420_l3_main_masters,
  71. .masters_cnt = ARRAY_SIZE(omap2420_l3_main_masters),
  72. .slaves = omap2420_l3_main_slaves,
  73. .slaves_cnt = ARRAY_SIZE(omap2420_l3_main_slaves),
  74. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  75. .flags = HWMOD_NO_IDLEST,
  76. };
  77. static struct omap_hwmod omap2420_l4_wkup_hwmod;
  78. static struct omap_hwmod omap2420_uart1_hwmod;
  79. static struct omap_hwmod omap2420_uart2_hwmod;
  80. static struct omap_hwmod omap2420_uart3_hwmod;
  81. static struct omap_hwmod omap2420_i2c1_hwmod;
  82. static struct omap_hwmod omap2420_i2c2_hwmod;
  83. /* l4 core -> mcspi1 interface */
  84. static struct omap_hwmod_addr_space omap2420_mcspi1_addr_space[] = {
  85. {
  86. .pa_start = 0x48098000,
  87. .pa_end = 0x480980ff,
  88. .flags = ADDR_TYPE_RT,
  89. },
  90. };
  91. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi1 = {
  92. .master = &omap2420_l4_core_hwmod,
  93. .slave = &omap2420_mcspi1_hwmod,
  94. .clk = "mcspi1_ick",
  95. .addr = omap2420_mcspi1_addr_space,
  96. .addr_cnt = ARRAY_SIZE(omap2420_mcspi1_addr_space),
  97. .user = OCP_USER_MPU | OCP_USER_SDMA,
  98. };
  99. /* l4 core -> mcspi2 interface */
  100. static struct omap_hwmod_addr_space omap2420_mcspi2_addr_space[] = {
  101. {
  102. .pa_start = 0x4809a000,
  103. .pa_end = 0x4809a0ff,
  104. .flags = ADDR_TYPE_RT,
  105. },
  106. };
  107. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi2 = {
  108. .master = &omap2420_l4_core_hwmod,
  109. .slave = &omap2420_mcspi2_hwmod,
  110. .clk = "mcspi2_ick",
  111. .addr = omap2420_mcspi2_addr_space,
  112. .addr_cnt = ARRAY_SIZE(omap2420_mcspi2_addr_space),
  113. .user = OCP_USER_MPU | OCP_USER_SDMA,
  114. };
  115. /* L4_CORE -> L4_WKUP interface */
  116. static struct omap_hwmod_ocp_if omap2420_l4_core__l4_wkup = {
  117. .master = &omap2420_l4_core_hwmod,
  118. .slave = &omap2420_l4_wkup_hwmod,
  119. .user = OCP_USER_MPU | OCP_USER_SDMA,
  120. };
  121. /* L4 CORE -> UART1 interface */
  122. static struct omap_hwmod_addr_space omap2420_uart1_addr_space[] = {
  123. {
  124. .pa_start = OMAP2_UART1_BASE,
  125. .pa_end = OMAP2_UART1_BASE + SZ_8K - 1,
  126. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  127. },
  128. };
  129. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  130. .master = &omap2420_l4_core_hwmod,
  131. .slave = &omap2420_uart1_hwmod,
  132. .clk = "uart1_ick",
  133. .addr = omap2420_uart1_addr_space,
  134. .addr_cnt = ARRAY_SIZE(omap2420_uart1_addr_space),
  135. .user = OCP_USER_MPU | OCP_USER_SDMA,
  136. };
  137. /* L4 CORE -> UART2 interface */
  138. static struct omap_hwmod_addr_space omap2420_uart2_addr_space[] = {
  139. {
  140. .pa_start = OMAP2_UART2_BASE,
  141. .pa_end = OMAP2_UART2_BASE + SZ_1K - 1,
  142. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  143. },
  144. };
  145. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  146. .master = &omap2420_l4_core_hwmod,
  147. .slave = &omap2420_uart2_hwmod,
  148. .clk = "uart2_ick",
  149. .addr = omap2420_uart2_addr_space,
  150. .addr_cnt = ARRAY_SIZE(omap2420_uart2_addr_space),
  151. .user = OCP_USER_MPU | OCP_USER_SDMA,
  152. };
  153. /* L4 PER -> UART3 interface */
  154. static struct omap_hwmod_addr_space omap2420_uart3_addr_space[] = {
  155. {
  156. .pa_start = OMAP2_UART3_BASE,
  157. .pa_end = OMAP2_UART3_BASE + SZ_1K - 1,
  158. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  159. },
  160. };
  161. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  162. .master = &omap2420_l4_core_hwmod,
  163. .slave = &omap2420_uart3_hwmod,
  164. .clk = "uart3_ick",
  165. .addr = omap2420_uart3_addr_space,
  166. .addr_cnt = ARRAY_SIZE(omap2420_uart3_addr_space),
  167. .user = OCP_USER_MPU | OCP_USER_SDMA,
  168. };
  169. /* I2C IP block address space length (in bytes) */
  170. #define OMAP2_I2C_AS_LEN 128
  171. /* L4 CORE -> I2C1 interface */
  172. static struct omap_hwmod_addr_space omap2420_i2c1_addr_space[] = {
  173. {
  174. .pa_start = 0x48070000,
  175. .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
  176. .flags = ADDR_TYPE_RT,
  177. },
  178. };
  179. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  180. .master = &omap2420_l4_core_hwmod,
  181. .slave = &omap2420_i2c1_hwmod,
  182. .clk = "i2c1_ick",
  183. .addr = omap2420_i2c1_addr_space,
  184. .addr_cnt = ARRAY_SIZE(omap2420_i2c1_addr_space),
  185. .user = OCP_USER_MPU | OCP_USER_SDMA,
  186. };
  187. /* L4 CORE -> I2C2 interface */
  188. static struct omap_hwmod_addr_space omap2420_i2c2_addr_space[] = {
  189. {
  190. .pa_start = 0x48072000,
  191. .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
  192. .flags = ADDR_TYPE_RT,
  193. },
  194. };
  195. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  196. .master = &omap2420_l4_core_hwmod,
  197. .slave = &omap2420_i2c2_hwmod,
  198. .clk = "i2c2_ick",
  199. .addr = omap2420_i2c2_addr_space,
  200. .addr_cnt = ARRAY_SIZE(omap2420_i2c2_addr_space),
  201. .user = OCP_USER_MPU | OCP_USER_SDMA,
  202. };
  203. /* Slave interfaces on the L4_CORE interconnect */
  204. static struct omap_hwmod_ocp_if *omap2420_l4_core_slaves[] = {
  205. &omap2420_l3_main__l4_core,
  206. };
  207. /* Master interfaces on the L4_CORE interconnect */
  208. static struct omap_hwmod_ocp_if *omap2420_l4_core_masters[] = {
  209. &omap2420_l4_core__l4_wkup,
  210. &omap2_l4_core__uart1,
  211. &omap2_l4_core__uart2,
  212. &omap2_l4_core__uart3,
  213. &omap2420_l4_core__i2c1,
  214. &omap2420_l4_core__i2c2
  215. };
  216. /* L4 CORE */
  217. static struct omap_hwmod omap2420_l4_core_hwmod = {
  218. .name = "l4_core",
  219. .class = &l4_hwmod_class,
  220. .masters = omap2420_l4_core_masters,
  221. .masters_cnt = ARRAY_SIZE(omap2420_l4_core_masters),
  222. .slaves = omap2420_l4_core_slaves,
  223. .slaves_cnt = ARRAY_SIZE(omap2420_l4_core_slaves),
  224. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  225. .flags = HWMOD_NO_IDLEST,
  226. };
  227. /* Slave interfaces on the L4_WKUP interconnect */
  228. static struct omap_hwmod_ocp_if *omap2420_l4_wkup_slaves[] = {
  229. &omap2420_l4_core__l4_wkup,
  230. };
  231. /* Master interfaces on the L4_WKUP interconnect */
  232. static struct omap_hwmod_ocp_if *omap2420_l4_wkup_masters[] = {
  233. };
  234. /* L4 WKUP */
  235. static struct omap_hwmod omap2420_l4_wkup_hwmod = {
  236. .name = "l4_wkup",
  237. .class = &l4_hwmod_class,
  238. .masters = omap2420_l4_wkup_masters,
  239. .masters_cnt = ARRAY_SIZE(omap2420_l4_wkup_masters),
  240. .slaves = omap2420_l4_wkup_slaves,
  241. .slaves_cnt = ARRAY_SIZE(omap2420_l4_wkup_slaves),
  242. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  243. .flags = HWMOD_NO_IDLEST,
  244. };
  245. /* Master interfaces on the MPU device */
  246. static struct omap_hwmod_ocp_if *omap2420_mpu_masters[] = {
  247. &omap2420_mpu__l3_main,
  248. };
  249. /* MPU */
  250. static struct omap_hwmod omap2420_mpu_hwmod = {
  251. .name = "mpu",
  252. .class = &mpu_hwmod_class,
  253. .main_clk = "mpu_ck",
  254. .masters = omap2420_mpu_masters,
  255. .masters_cnt = ARRAY_SIZE(omap2420_mpu_masters),
  256. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  257. };
  258. /*
  259. * IVA1 interface data
  260. */
  261. /* IVA <- L3 interface */
  262. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  263. .master = &omap2420_l3_main_hwmod,
  264. .slave = &omap2420_iva_hwmod,
  265. .clk = "iva1_ifck",
  266. .user = OCP_USER_MPU | OCP_USER_SDMA,
  267. };
  268. static struct omap_hwmod_ocp_if *omap2420_iva_masters[] = {
  269. &omap2420_l3__iva,
  270. };
  271. /*
  272. * IVA2 (IVA2)
  273. */
  274. static struct omap_hwmod omap2420_iva_hwmod = {
  275. .name = "iva",
  276. .class = &iva_hwmod_class,
  277. .masters = omap2420_iva_masters,
  278. .masters_cnt = ARRAY_SIZE(omap2420_iva_masters),
  279. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  280. };
  281. /* l4_wkup -> wd_timer2 */
  282. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  283. {
  284. .pa_start = 0x48022000,
  285. .pa_end = 0x4802207f,
  286. .flags = ADDR_TYPE_RT
  287. },
  288. };
  289. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  290. .master = &omap2420_l4_wkup_hwmod,
  291. .slave = &omap2420_wd_timer2_hwmod,
  292. .clk = "mpu_wdt_ick",
  293. .addr = omap2420_wd_timer2_addrs,
  294. .addr_cnt = ARRAY_SIZE(omap2420_wd_timer2_addrs),
  295. .user = OCP_USER_MPU | OCP_USER_SDMA,
  296. };
  297. /*
  298. * 'wd_timer' class
  299. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  300. * overflow condition
  301. */
  302. static struct omap_hwmod_class_sysconfig omap2420_wd_timer_sysc = {
  303. .rev_offs = 0x0000,
  304. .sysc_offs = 0x0010,
  305. .syss_offs = 0x0014,
  306. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
  307. SYSC_HAS_AUTOIDLE),
  308. .sysc_fields = &omap_hwmod_sysc_type1,
  309. };
  310. static struct omap_hwmod_class omap2420_wd_timer_hwmod_class = {
  311. .name = "wd_timer",
  312. .sysc = &omap2420_wd_timer_sysc,
  313. .pre_shutdown = &omap2_wd_timer_disable
  314. };
  315. /* wd_timer2 */
  316. static struct omap_hwmod_ocp_if *omap2420_wd_timer2_slaves[] = {
  317. &omap2420_l4_wkup__wd_timer2,
  318. };
  319. static struct omap_hwmod omap2420_wd_timer2_hwmod = {
  320. .name = "wd_timer2",
  321. .class = &omap2420_wd_timer_hwmod_class,
  322. .main_clk = "mpu_wdt_fck",
  323. .prcm = {
  324. .omap2 = {
  325. .prcm_reg_id = 1,
  326. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  327. .module_offs = WKUP_MOD,
  328. .idlest_reg_id = 1,
  329. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  330. },
  331. },
  332. .slaves = omap2420_wd_timer2_slaves,
  333. .slaves_cnt = ARRAY_SIZE(omap2420_wd_timer2_slaves),
  334. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  335. };
  336. /* UART */
  337. static struct omap_hwmod_class_sysconfig uart_sysc = {
  338. .rev_offs = 0x50,
  339. .sysc_offs = 0x54,
  340. .syss_offs = 0x58,
  341. .sysc_flags = (SYSC_HAS_SIDLEMODE |
  342. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  343. SYSC_HAS_AUTOIDLE),
  344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  345. .sysc_fields = &omap_hwmod_sysc_type1,
  346. };
  347. static struct omap_hwmod_class uart_class = {
  348. .name = "uart",
  349. .sysc = &uart_sysc,
  350. };
  351. /* UART1 */
  352. static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
  353. { .irq = INT_24XX_UART1_IRQ, },
  354. };
  355. static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
  356. { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
  357. { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
  358. };
  359. static struct omap_hwmod_ocp_if *omap2420_uart1_slaves[] = {
  360. &omap2_l4_core__uart1,
  361. };
  362. static struct omap_hwmod omap2420_uart1_hwmod = {
  363. .name = "uart1",
  364. .mpu_irqs = uart1_mpu_irqs,
  365. .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
  366. .sdma_reqs = uart1_sdma_reqs,
  367. .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
  368. .main_clk = "uart1_fck",
  369. .prcm = {
  370. .omap2 = {
  371. .module_offs = CORE_MOD,
  372. .prcm_reg_id = 1,
  373. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  374. .idlest_reg_id = 1,
  375. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  376. },
  377. },
  378. .slaves = omap2420_uart1_slaves,
  379. .slaves_cnt = ARRAY_SIZE(omap2420_uart1_slaves),
  380. .class = &uart_class,
  381. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  382. };
  383. /* UART2 */
  384. static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
  385. { .irq = INT_24XX_UART2_IRQ, },
  386. };
  387. static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
  388. { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
  389. { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
  390. };
  391. static struct omap_hwmod_ocp_if *omap2420_uart2_slaves[] = {
  392. &omap2_l4_core__uart2,
  393. };
  394. static struct omap_hwmod omap2420_uart2_hwmod = {
  395. .name = "uart2",
  396. .mpu_irqs = uart2_mpu_irqs,
  397. .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
  398. .sdma_reqs = uart2_sdma_reqs,
  399. .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
  400. .main_clk = "uart2_fck",
  401. .prcm = {
  402. .omap2 = {
  403. .module_offs = CORE_MOD,
  404. .prcm_reg_id = 1,
  405. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  406. .idlest_reg_id = 1,
  407. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  408. },
  409. },
  410. .slaves = omap2420_uart2_slaves,
  411. .slaves_cnt = ARRAY_SIZE(omap2420_uart2_slaves),
  412. .class = &uart_class,
  413. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  414. };
  415. /* UART3 */
  416. static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
  417. { .irq = INT_24XX_UART3_IRQ, },
  418. };
  419. static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
  420. { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
  421. { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
  422. };
  423. static struct omap_hwmod_ocp_if *omap2420_uart3_slaves[] = {
  424. &omap2_l4_core__uart3,
  425. };
  426. static struct omap_hwmod omap2420_uart3_hwmod = {
  427. .name = "uart3",
  428. .mpu_irqs = uart3_mpu_irqs,
  429. .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
  430. .sdma_reqs = uart3_sdma_reqs,
  431. .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
  432. .main_clk = "uart3_fck",
  433. .prcm = {
  434. .omap2 = {
  435. .module_offs = CORE_MOD,
  436. .prcm_reg_id = 2,
  437. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  438. .idlest_reg_id = 2,
  439. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  440. },
  441. },
  442. .slaves = omap2420_uart3_slaves,
  443. .slaves_cnt = ARRAY_SIZE(omap2420_uart3_slaves),
  444. .class = &uart_class,
  445. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  446. };
  447. /* I2C common */
  448. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  449. .rev_offs = 0x00,
  450. .sysc_offs = 0x20,
  451. .syss_offs = 0x10,
  452. .sysc_flags = SYSC_HAS_SOFTRESET,
  453. .sysc_fields = &omap_hwmod_sysc_type1,
  454. };
  455. static struct omap_hwmod_class i2c_class = {
  456. .name = "i2c",
  457. .sysc = &i2c_sysc,
  458. };
  459. static struct omap_i2c_dev_attr i2c_dev_attr;
  460. /* I2C1 */
  461. static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
  462. { .irq = INT_24XX_I2C1_IRQ, },
  463. };
  464. static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
  465. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
  466. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
  467. };
  468. static struct omap_hwmod_ocp_if *omap2420_i2c1_slaves[] = {
  469. &omap2420_l4_core__i2c1,
  470. };
  471. static struct omap_hwmod omap2420_i2c1_hwmod = {
  472. .name = "i2c1",
  473. .mpu_irqs = i2c1_mpu_irqs,
  474. .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
  475. .sdma_reqs = i2c1_sdma_reqs,
  476. .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
  477. .main_clk = "i2c1_fck",
  478. .prcm = {
  479. .omap2 = {
  480. .module_offs = CORE_MOD,
  481. .prcm_reg_id = 1,
  482. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  483. .idlest_reg_id = 1,
  484. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  485. },
  486. },
  487. .slaves = omap2420_i2c1_slaves,
  488. .slaves_cnt = ARRAY_SIZE(omap2420_i2c1_slaves),
  489. .class = &i2c_class,
  490. .dev_attr = &i2c_dev_attr,
  491. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  492. .flags = HWMOD_16BIT_REG,
  493. };
  494. /* I2C2 */
  495. static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
  496. { .irq = INT_24XX_I2C2_IRQ, },
  497. };
  498. static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
  499. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
  500. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
  501. };
  502. static struct omap_hwmod_ocp_if *omap2420_i2c2_slaves[] = {
  503. &omap2420_l4_core__i2c2,
  504. };
  505. static struct omap_hwmod omap2420_i2c2_hwmod = {
  506. .name = "i2c2",
  507. .mpu_irqs = i2c2_mpu_irqs,
  508. .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
  509. .sdma_reqs = i2c2_sdma_reqs,
  510. .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
  511. .main_clk = "i2c2_fck",
  512. .prcm = {
  513. .omap2 = {
  514. .module_offs = CORE_MOD,
  515. .prcm_reg_id = 1,
  516. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  517. .idlest_reg_id = 1,
  518. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  519. },
  520. },
  521. .slaves = omap2420_i2c2_slaves,
  522. .slaves_cnt = ARRAY_SIZE(omap2420_i2c2_slaves),
  523. .class = &i2c_class,
  524. .dev_attr = &i2c_dev_attr,
  525. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  526. .flags = HWMOD_16BIT_REG,
  527. };
  528. /* l4_wkup -> gpio1 */
  529. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  530. {
  531. .pa_start = 0x48018000,
  532. .pa_end = 0x480181ff,
  533. .flags = ADDR_TYPE_RT
  534. },
  535. };
  536. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  537. .master = &omap2420_l4_wkup_hwmod,
  538. .slave = &omap2420_gpio1_hwmod,
  539. .clk = "gpios_ick",
  540. .addr = omap2420_gpio1_addr_space,
  541. .addr_cnt = ARRAY_SIZE(omap2420_gpio1_addr_space),
  542. .user = OCP_USER_MPU | OCP_USER_SDMA,
  543. };
  544. /* l4_wkup -> gpio2 */
  545. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  546. {
  547. .pa_start = 0x4801a000,
  548. .pa_end = 0x4801a1ff,
  549. .flags = ADDR_TYPE_RT
  550. },
  551. };
  552. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  553. .master = &omap2420_l4_wkup_hwmod,
  554. .slave = &omap2420_gpio2_hwmod,
  555. .clk = "gpios_ick",
  556. .addr = omap2420_gpio2_addr_space,
  557. .addr_cnt = ARRAY_SIZE(omap2420_gpio2_addr_space),
  558. .user = OCP_USER_MPU | OCP_USER_SDMA,
  559. };
  560. /* l4_wkup -> gpio3 */
  561. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  562. {
  563. .pa_start = 0x4801c000,
  564. .pa_end = 0x4801c1ff,
  565. .flags = ADDR_TYPE_RT
  566. },
  567. };
  568. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  569. .master = &omap2420_l4_wkup_hwmod,
  570. .slave = &omap2420_gpio3_hwmod,
  571. .clk = "gpios_ick",
  572. .addr = omap2420_gpio3_addr_space,
  573. .addr_cnt = ARRAY_SIZE(omap2420_gpio3_addr_space),
  574. .user = OCP_USER_MPU | OCP_USER_SDMA,
  575. };
  576. /* l4_wkup -> gpio4 */
  577. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  578. {
  579. .pa_start = 0x4801e000,
  580. .pa_end = 0x4801e1ff,
  581. .flags = ADDR_TYPE_RT
  582. },
  583. };
  584. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  585. .master = &omap2420_l4_wkup_hwmod,
  586. .slave = &omap2420_gpio4_hwmod,
  587. .clk = "gpios_ick",
  588. .addr = omap2420_gpio4_addr_space,
  589. .addr_cnt = ARRAY_SIZE(omap2420_gpio4_addr_space),
  590. .user = OCP_USER_MPU | OCP_USER_SDMA,
  591. };
  592. /* gpio dev_attr */
  593. static struct omap_gpio_dev_attr gpio_dev_attr = {
  594. .bank_width = 32,
  595. .dbck_flag = false,
  596. };
  597. static struct omap_hwmod_class_sysconfig omap242x_gpio_sysc = {
  598. .rev_offs = 0x0000,
  599. .sysc_offs = 0x0010,
  600. .syss_offs = 0x0014,
  601. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  602. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  603. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  604. .sysc_fields = &omap_hwmod_sysc_type1,
  605. };
  606. /*
  607. * 'gpio' class
  608. * general purpose io module
  609. */
  610. static struct omap_hwmod_class omap242x_gpio_hwmod_class = {
  611. .name = "gpio",
  612. .sysc = &omap242x_gpio_sysc,
  613. .rev = 0,
  614. };
  615. /* gpio1 */
  616. static struct omap_hwmod_irq_info omap242x_gpio1_irqs[] = {
  617. { .irq = 29 }, /* INT_24XX_GPIO_BANK1 */
  618. };
  619. static struct omap_hwmod_ocp_if *omap2420_gpio1_slaves[] = {
  620. &omap2420_l4_wkup__gpio1,
  621. };
  622. static struct omap_hwmod omap2420_gpio1_hwmod = {
  623. .name = "gpio1",
  624. .mpu_irqs = omap242x_gpio1_irqs,
  625. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio1_irqs),
  626. .main_clk = "gpios_fck",
  627. .prcm = {
  628. .omap2 = {
  629. .prcm_reg_id = 1,
  630. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  631. .module_offs = WKUP_MOD,
  632. .idlest_reg_id = 1,
  633. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  634. },
  635. },
  636. .slaves = omap2420_gpio1_slaves,
  637. .slaves_cnt = ARRAY_SIZE(omap2420_gpio1_slaves),
  638. .class = &omap242x_gpio_hwmod_class,
  639. .dev_attr = &gpio_dev_attr,
  640. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  641. };
  642. /* gpio2 */
  643. static struct omap_hwmod_irq_info omap242x_gpio2_irqs[] = {
  644. { .irq = 30 }, /* INT_24XX_GPIO_BANK2 */
  645. };
  646. static struct omap_hwmod_ocp_if *omap2420_gpio2_slaves[] = {
  647. &omap2420_l4_wkup__gpio2,
  648. };
  649. static struct omap_hwmod omap2420_gpio2_hwmod = {
  650. .name = "gpio2",
  651. .mpu_irqs = omap242x_gpio2_irqs,
  652. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio2_irqs),
  653. .main_clk = "gpios_fck",
  654. .prcm = {
  655. .omap2 = {
  656. .prcm_reg_id = 1,
  657. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  658. .module_offs = WKUP_MOD,
  659. .idlest_reg_id = 1,
  660. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  661. },
  662. },
  663. .slaves = omap2420_gpio2_slaves,
  664. .slaves_cnt = ARRAY_SIZE(omap2420_gpio2_slaves),
  665. .class = &omap242x_gpio_hwmod_class,
  666. .dev_attr = &gpio_dev_attr,
  667. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  668. };
  669. /* gpio3 */
  670. static struct omap_hwmod_irq_info omap242x_gpio3_irqs[] = {
  671. { .irq = 31 }, /* INT_24XX_GPIO_BANK3 */
  672. };
  673. static struct omap_hwmod_ocp_if *omap2420_gpio3_slaves[] = {
  674. &omap2420_l4_wkup__gpio3,
  675. };
  676. static struct omap_hwmod omap2420_gpio3_hwmod = {
  677. .name = "gpio3",
  678. .mpu_irqs = omap242x_gpio3_irqs,
  679. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio3_irqs),
  680. .main_clk = "gpios_fck",
  681. .prcm = {
  682. .omap2 = {
  683. .prcm_reg_id = 1,
  684. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  685. .module_offs = WKUP_MOD,
  686. .idlest_reg_id = 1,
  687. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  688. },
  689. },
  690. .slaves = omap2420_gpio3_slaves,
  691. .slaves_cnt = ARRAY_SIZE(omap2420_gpio3_slaves),
  692. .class = &omap242x_gpio_hwmod_class,
  693. .dev_attr = &gpio_dev_attr,
  694. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  695. };
  696. /* gpio4 */
  697. static struct omap_hwmod_irq_info omap242x_gpio4_irqs[] = {
  698. { .irq = 32 }, /* INT_24XX_GPIO_BANK4 */
  699. };
  700. static struct omap_hwmod_ocp_if *omap2420_gpio4_slaves[] = {
  701. &omap2420_l4_wkup__gpio4,
  702. };
  703. static struct omap_hwmod omap2420_gpio4_hwmod = {
  704. .name = "gpio4",
  705. .mpu_irqs = omap242x_gpio4_irqs,
  706. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio4_irqs),
  707. .main_clk = "gpios_fck",
  708. .prcm = {
  709. .omap2 = {
  710. .prcm_reg_id = 1,
  711. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  712. .module_offs = WKUP_MOD,
  713. .idlest_reg_id = 1,
  714. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  715. },
  716. },
  717. .slaves = omap2420_gpio4_slaves,
  718. .slaves_cnt = ARRAY_SIZE(omap2420_gpio4_slaves),
  719. .class = &omap242x_gpio_hwmod_class,
  720. .dev_attr = &gpio_dev_attr,
  721. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  722. };
  723. /* system dma */
  724. static struct omap_hwmod_class_sysconfig omap2420_dma_sysc = {
  725. .rev_offs = 0x0000,
  726. .sysc_offs = 0x002c,
  727. .syss_offs = 0x0028,
  728. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE |
  729. SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE |
  730. SYSC_HAS_AUTOIDLE),
  731. .idlemodes = (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  732. .sysc_fields = &omap_hwmod_sysc_type1,
  733. };
  734. static struct omap_hwmod_class omap2420_dma_hwmod_class = {
  735. .name = "dma",
  736. .sysc = &omap2420_dma_sysc,
  737. };
  738. /* dma attributes */
  739. static struct omap_dma_dev_attr dma_dev_attr = {
  740. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  741. IS_CSSA_32 | IS_CDSA_32,
  742. .lch_count = 32,
  743. };
  744. static struct omap_hwmod_irq_info omap2420_dma_system_irqs[] = {
  745. { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
  746. { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
  747. { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
  748. { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
  749. };
  750. static struct omap_hwmod_addr_space omap2420_dma_system_addrs[] = {
  751. {
  752. .pa_start = 0x48056000,
  753. .pa_end = 0x4a0560ff,
  754. .flags = ADDR_TYPE_RT
  755. },
  756. };
  757. /* dma_system -> L3 */
  758. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  759. .master = &omap2420_dma_system_hwmod,
  760. .slave = &omap2420_l3_main_hwmod,
  761. .clk = "core_l3_ck",
  762. .user = OCP_USER_MPU | OCP_USER_SDMA,
  763. };
  764. /* dma_system master ports */
  765. static struct omap_hwmod_ocp_if *omap2420_dma_system_masters[] = {
  766. &omap2420_dma_system__l3,
  767. };
  768. /* l4_core -> dma_system */
  769. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  770. .master = &omap2420_l4_core_hwmod,
  771. .slave = &omap2420_dma_system_hwmod,
  772. .clk = "sdma_ick",
  773. .addr = omap2420_dma_system_addrs,
  774. .addr_cnt = ARRAY_SIZE(omap2420_dma_system_addrs),
  775. .user = OCP_USER_MPU | OCP_USER_SDMA,
  776. };
  777. /* dma_system slave ports */
  778. static struct omap_hwmod_ocp_if *omap2420_dma_system_slaves[] = {
  779. &omap2420_l4_core__dma_system,
  780. };
  781. static struct omap_hwmod omap2420_dma_system_hwmod = {
  782. .name = "dma",
  783. .class = &omap2420_dma_hwmod_class,
  784. .mpu_irqs = omap2420_dma_system_irqs,
  785. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_dma_system_irqs),
  786. .main_clk = "core_l3_ck",
  787. .slaves = omap2420_dma_system_slaves,
  788. .slaves_cnt = ARRAY_SIZE(omap2420_dma_system_slaves),
  789. .masters = omap2420_dma_system_masters,
  790. .masters_cnt = ARRAY_SIZE(omap2420_dma_system_masters),
  791. .dev_attr = &dma_dev_attr,
  792. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  793. .flags = HWMOD_NO_IDLEST,
  794. };
  795. /*
  796. * 'mcspi' class
  797. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  798. * bus
  799. */
  800. static struct omap_hwmod_class_sysconfig omap2420_mcspi_sysc = {
  801. .rev_offs = 0x0000,
  802. .sysc_offs = 0x0010,
  803. .syss_offs = 0x0014,
  804. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  805. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  806. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  807. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  808. .sysc_fields = &omap_hwmod_sysc_type1,
  809. };
  810. static struct omap_hwmod_class omap2420_mcspi_class = {
  811. .name = "mcspi",
  812. .sysc = &omap2420_mcspi_sysc,
  813. .rev = OMAP2_MCSPI_REV,
  814. };
  815. /* mcspi1 */
  816. static struct omap_hwmod_irq_info omap2420_mcspi1_mpu_irqs[] = {
  817. { .irq = 65 },
  818. };
  819. static struct omap_hwmod_dma_info omap2420_mcspi1_sdma_reqs[] = {
  820. { .name = "tx0", .dma_req = 35 }, /* DMA_SPI1_TX0 */
  821. { .name = "rx0", .dma_req = 36 }, /* DMA_SPI1_RX0 */
  822. { .name = "tx1", .dma_req = 37 }, /* DMA_SPI1_TX1 */
  823. { .name = "rx1", .dma_req = 38 }, /* DMA_SPI1_RX1 */
  824. { .name = "tx2", .dma_req = 39 }, /* DMA_SPI1_TX2 */
  825. { .name = "rx2", .dma_req = 40 }, /* DMA_SPI1_RX2 */
  826. { .name = "tx3", .dma_req = 41 }, /* DMA_SPI1_TX3 */
  827. { .name = "rx3", .dma_req = 42 }, /* DMA_SPI1_RX3 */
  828. };
  829. static struct omap_hwmod_ocp_if *omap2420_mcspi1_slaves[] = {
  830. &omap2420_l4_core__mcspi1,
  831. };
  832. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  833. .num_chipselect = 4,
  834. };
  835. static struct omap_hwmod omap2420_mcspi1_hwmod = {
  836. .name = "mcspi1_hwmod",
  837. .mpu_irqs = omap2420_mcspi1_mpu_irqs,
  838. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcspi1_mpu_irqs),
  839. .sdma_reqs = omap2420_mcspi1_sdma_reqs,
  840. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcspi1_sdma_reqs),
  841. .main_clk = "mcspi1_fck",
  842. .prcm = {
  843. .omap2 = {
  844. .module_offs = CORE_MOD,
  845. .prcm_reg_id = 1,
  846. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  847. .idlest_reg_id = 1,
  848. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  849. },
  850. },
  851. .slaves = omap2420_mcspi1_slaves,
  852. .slaves_cnt = ARRAY_SIZE(omap2420_mcspi1_slaves),
  853. .class = &omap2420_mcspi_class,
  854. .dev_attr = &omap_mcspi1_dev_attr,
  855. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  856. };
  857. /* mcspi2 */
  858. static struct omap_hwmod_irq_info omap2420_mcspi2_mpu_irqs[] = {
  859. { .irq = 66 },
  860. };
  861. static struct omap_hwmod_dma_info omap2420_mcspi2_sdma_reqs[] = {
  862. { .name = "tx0", .dma_req = 43 }, /* DMA_SPI2_TX0 */
  863. { .name = "rx0", .dma_req = 44 }, /* DMA_SPI2_RX0 */
  864. { .name = "tx1", .dma_req = 45 }, /* DMA_SPI2_TX1 */
  865. { .name = "rx1", .dma_req = 46 }, /* DMA_SPI2_RX1 */
  866. };
  867. static struct omap_hwmod_ocp_if *omap2420_mcspi2_slaves[] = {
  868. &omap2420_l4_core__mcspi2,
  869. };
  870. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  871. .num_chipselect = 2,
  872. };
  873. static struct omap_hwmod omap2420_mcspi2_hwmod = {
  874. .name = "mcspi2_hwmod",
  875. .mpu_irqs = omap2420_mcspi2_mpu_irqs,
  876. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcspi2_mpu_irqs),
  877. .sdma_reqs = omap2420_mcspi2_sdma_reqs,
  878. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcspi2_sdma_reqs),
  879. .main_clk = "mcspi2_fck",
  880. .prcm = {
  881. .omap2 = {
  882. .module_offs = CORE_MOD,
  883. .prcm_reg_id = 1,
  884. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  885. .idlest_reg_id = 1,
  886. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  887. },
  888. },
  889. .slaves = omap2420_mcspi2_slaves,
  890. .slaves_cnt = ARRAY_SIZE(omap2420_mcspi2_slaves),
  891. .class = &omap2420_mcspi_class,
  892. .dev_attr = &omap_mcspi2_dev_attr,
  893. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  894. };
  895. static __initdata struct omap_hwmod *omap2420_hwmods[] = {
  896. &omap2420_l3_main_hwmod,
  897. &omap2420_l4_core_hwmod,
  898. &omap2420_l4_wkup_hwmod,
  899. &omap2420_mpu_hwmod,
  900. &omap2420_iva_hwmod,
  901. &omap2420_wd_timer2_hwmod,
  902. &omap2420_uart1_hwmod,
  903. &omap2420_uart2_hwmod,
  904. &omap2420_uart3_hwmod,
  905. &omap2420_i2c1_hwmod,
  906. &omap2420_i2c2_hwmod,
  907. /* gpio class */
  908. &omap2420_gpio1_hwmod,
  909. &omap2420_gpio2_hwmod,
  910. &omap2420_gpio3_hwmod,
  911. &omap2420_gpio4_hwmod,
  912. /* dma_system class*/
  913. &omap2420_dma_system_hwmod,
  914. /* mcspi class */
  915. &omap2420_mcspi1_hwmod,
  916. &omap2420_mcspi2_hwmod,
  917. NULL,
  918. };
  919. int __init omap2420_hwmod_init(void)
  920. {
  921. return omap_hwmod_init(omap2420_hwmods);
  922. }