tg3.c 384 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.103"
  63. #define DRV_MODULE_RELDATE "November 2, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. spin_lock_bh(&tp->lock);
  768. if (tg3_readphy(tp, reg, &val))
  769. val = -EIO;
  770. spin_unlock_bh(&tp->lock);
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. u32 ret = 0;
  777. spin_lock_bh(&tp->lock);
  778. if (tg3_writephy(tp, reg, val))
  779. ret = -EIO;
  780. spin_unlock_bh(&tp->lock);
  781. return ret;
  782. }
  783. static int tg3_mdio_reset(struct mii_bus *bp)
  784. {
  785. return 0;
  786. }
  787. static void tg3_mdio_config_5785(struct tg3 *tp)
  788. {
  789. u32 val;
  790. struct phy_device *phydev;
  791. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  792. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  793. case TG3_PHY_ID_BCM50610:
  794. case TG3_PHY_ID_BCM50610M:
  795. val = MAC_PHYCFG2_50610_LED_MODES;
  796. break;
  797. case TG3_PHY_ID_BCMAC131:
  798. val = MAC_PHYCFG2_AC131_LED_MODES;
  799. break;
  800. case TG3_PHY_ID_RTL8211C:
  801. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  802. break;
  803. case TG3_PHY_ID_RTL8201E:
  804. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  805. break;
  806. default:
  807. return;
  808. }
  809. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  810. tw32(MAC_PHYCFG2, val);
  811. val = tr32(MAC_PHYCFG1);
  812. val &= ~(MAC_PHYCFG1_RGMII_INT |
  813. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  814. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  815. tw32(MAC_PHYCFG1, val);
  816. return;
  817. }
  818. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  819. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  820. MAC_PHYCFG2_FMODE_MASK_MASK |
  821. MAC_PHYCFG2_GMODE_MASK_MASK |
  822. MAC_PHYCFG2_ACT_MASK_MASK |
  823. MAC_PHYCFG2_QUAL_MASK_MASK |
  824. MAC_PHYCFG2_INBAND_ENABLE;
  825. tw32(MAC_PHYCFG2, val);
  826. val = tr32(MAC_PHYCFG1);
  827. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  828. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  829. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  831. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  832. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  833. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  834. }
  835. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  836. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  837. tw32(MAC_PHYCFG1, val);
  838. val = tr32(MAC_EXT_RGMII_MODE);
  839. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  840. MAC_RGMII_MODE_RX_QUALITY |
  841. MAC_RGMII_MODE_RX_ACTIVITY |
  842. MAC_RGMII_MODE_RX_ENG_DET |
  843. MAC_RGMII_MODE_TX_ENABLE |
  844. MAC_RGMII_MODE_TX_LOWPWR |
  845. MAC_RGMII_MODE_TX_RESET);
  846. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  847. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  848. val |= MAC_RGMII_MODE_RX_INT_B |
  849. MAC_RGMII_MODE_RX_QUALITY |
  850. MAC_RGMII_MODE_RX_ACTIVITY |
  851. MAC_RGMII_MODE_RX_ENG_DET;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_RGMII_MODE_TX_ENABLE |
  854. MAC_RGMII_MODE_TX_LOWPWR |
  855. MAC_RGMII_MODE_TX_RESET;
  856. }
  857. tw32(MAC_EXT_RGMII_MODE, val);
  858. }
  859. static void tg3_mdio_start(struct tg3 *tp)
  860. {
  861. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  862. tw32_f(MAC_MI_MODE, tp->mi_mode);
  863. udelay(80);
  864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  865. u32 funcnum, is_serdes;
  866. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  867. if (funcnum)
  868. tp->phy_addr = 2;
  869. else
  870. tp->phy_addr = 1;
  871. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  872. if (is_serdes)
  873. tp->phy_addr += 7;
  874. } else
  875. tp->phy_addr = TG3_PHY_MII_ADDR;
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. tg3_mdio_start(tp);
  886. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  887. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  888. return 0;
  889. tp->mdio_bus = mdiobus_alloc();
  890. if (tp->mdio_bus == NULL)
  891. return -ENOMEM;
  892. tp->mdio_bus->name = "tg3 mdio bus";
  893. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  894. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  895. tp->mdio_bus->priv = tp;
  896. tp->mdio_bus->parent = &tp->pdev->dev;
  897. tp->mdio_bus->read = &tg3_mdio_read;
  898. tp->mdio_bus->write = &tg3_mdio_write;
  899. tp->mdio_bus->reset = &tg3_mdio_reset;
  900. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  901. tp->mdio_bus->irq = &tp->mdio_irq[0];
  902. for (i = 0; i < PHY_MAX_ADDR; i++)
  903. tp->mdio_bus->irq[i] = PHY_POLL;
  904. /* The bus registration will look for all the PHYs on the mdio bus.
  905. * Unfortunately, it does not ensure the PHY is powered up before
  906. * accessing the PHY ID registers. A chip reset is the
  907. * quickest way to bring the device back to an operational state..
  908. */
  909. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  910. tg3_bmcr_reset(tp);
  911. i = mdiobus_register(tp->mdio_bus);
  912. if (i) {
  913. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  914. tp->dev->name, i);
  915. mdiobus_free(tp->mdio_bus);
  916. return i;
  917. }
  918. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  919. if (!phydev || !phydev->drv) {
  920. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  921. mdiobus_unregister(tp->mdio_bus);
  922. mdiobus_free(tp->mdio_bus);
  923. return -ENODEV;
  924. }
  925. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  926. case TG3_PHY_ID_BCM57780:
  927. phydev->interface = PHY_INTERFACE_MODE_GMII;
  928. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  929. break;
  930. case TG3_PHY_ID_BCM50610:
  931. case TG3_PHY_ID_BCM50610M:
  932. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  933. PHY_BRCM_RX_REFCLK_UNUSED |
  934. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  935. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  936. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  937. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  938. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  939. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  940. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  941. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  942. /* fallthru */
  943. case TG3_PHY_ID_RTL8211C:
  944. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  945. break;
  946. case TG3_PHY_ID_RTL8201E:
  947. case TG3_PHY_ID_BCMAC131:
  948. phydev->interface = PHY_INTERFACE_MODE_MII;
  949. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  950. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  951. break;
  952. }
  953. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  955. tg3_mdio_config_5785(tp);
  956. return 0;
  957. }
  958. static void tg3_mdio_fini(struct tg3 *tp)
  959. {
  960. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  961. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  962. mdiobus_unregister(tp->mdio_bus);
  963. mdiobus_free(tp->mdio_bus);
  964. }
  965. }
  966. /* tp->lock is held. */
  967. static inline void tg3_generate_fw_event(struct tg3 *tp)
  968. {
  969. u32 val;
  970. val = tr32(GRC_RX_CPU_EVENT);
  971. val |= GRC_RX_CPU_DRIVER_EVENT;
  972. tw32_f(GRC_RX_CPU_EVENT, val);
  973. tp->last_event_jiffies = jiffies;
  974. }
  975. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  976. /* tp->lock is held. */
  977. static void tg3_wait_for_event_ack(struct tg3 *tp)
  978. {
  979. int i;
  980. unsigned int delay_cnt;
  981. long time_remain;
  982. /* If enough time has passed, no wait is necessary. */
  983. time_remain = (long)(tp->last_event_jiffies + 1 +
  984. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  985. (long)jiffies;
  986. if (time_remain < 0)
  987. return;
  988. /* Check if we can shorten the wait time. */
  989. delay_cnt = jiffies_to_usecs(time_remain);
  990. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  991. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  992. delay_cnt = (delay_cnt >> 3) + 1;
  993. for (i = 0; i < delay_cnt; i++) {
  994. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  995. break;
  996. udelay(8);
  997. }
  998. }
  999. /* tp->lock is held. */
  1000. static void tg3_ump_link_report(struct tg3 *tp)
  1001. {
  1002. u32 reg;
  1003. u32 val;
  1004. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1005. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1006. return;
  1007. tg3_wait_for_event_ack(tp);
  1008. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1009. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1010. val = 0;
  1011. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1012. val = reg << 16;
  1013. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1014. val |= (reg & 0xffff);
  1015. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1016. val = 0;
  1017. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1018. val = reg << 16;
  1019. if (!tg3_readphy(tp, MII_LPA, &reg))
  1020. val |= (reg & 0xffff);
  1021. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1022. val = 0;
  1023. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1024. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1025. val = reg << 16;
  1026. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1027. val |= (reg & 0xffff);
  1028. }
  1029. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1030. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1031. val = reg << 16;
  1032. else
  1033. val = 0;
  1034. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1035. tg3_generate_fw_event(tp);
  1036. }
  1037. static void tg3_link_report(struct tg3 *tp)
  1038. {
  1039. if (!netif_carrier_ok(tp->dev)) {
  1040. if (netif_msg_link(tp))
  1041. printk(KERN_INFO PFX "%s: Link is down.\n",
  1042. tp->dev->name);
  1043. tg3_ump_link_report(tp);
  1044. } else if (netif_msg_link(tp)) {
  1045. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1046. tp->dev->name,
  1047. (tp->link_config.active_speed == SPEED_1000 ?
  1048. 1000 :
  1049. (tp->link_config.active_speed == SPEED_100 ?
  1050. 100 : 10)),
  1051. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1052. "full" : "half"));
  1053. printk(KERN_INFO PFX
  1054. "%s: Flow control is %s for TX and %s for RX.\n",
  1055. tp->dev->name,
  1056. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1057. "on" : "off",
  1058. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1059. "on" : "off");
  1060. tg3_ump_link_report(tp);
  1061. }
  1062. }
  1063. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1064. {
  1065. u16 miireg;
  1066. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1067. miireg = ADVERTISE_PAUSE_CAP;
  1068. else if (flow_ctrl & FLOW_CTRL_TX)
  1069. miireg = ADVERTISE_PAUSE_ASYM;
  1070. else if (flow_ctrl & FLOW_CTRL_RX)
  1071. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1072. else
  1073. miireg = 0;
  1074. return miireg;
  1075. }
  1076. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1077. {
  1078. u16 miireg;
  1079. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1080. miireg = ADVERTISE_1000XPAUSE;
  1081. else if (flow_ctrl & FLOW_CTRL_TX)
  1082. miireg = ADVERTISE_1000XPSE_ASYM;
  1083. else if (flow_ctrl & FLOW_CTRL_RX)
  1084. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1085. else
  1086. miireg = 0;
  1087. return miireg;
  1088. }
  1089. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1090. {
  1091. u8 cap = 0;
  1092. if (lcladv & ADVERTISE_1000XPAUSE) {
  1093. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1094. if (rmtadv & LPA_1000XPAUSE)
  1095. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1096. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1097. cap = FLOW_CTRL_RX;
  1098. } else {
  1099. if (rmtadv & LPA_1000XPAUSE)
  1100. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1101. }
  1102. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1103. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1104. cap = FLOW_CTRL_TX;
  1105. }
  1106. return cap;
  1107. }
  1108. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1109. {
  1110. u8 autoneg;
  1111. u8 flowctrl = 0;
  1112. u32 old_rx_mode = tp->rx_mode;
  1113. u32 old_tx_mode = tp->tx_mode;
  1114. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1115. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1116. else
  1117. autoneg = tp->link_config.autoneg;
  1118. if (autoneg == AUTONEG_ENABLE &&
  1119. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1120. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1121. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1122. else
  1123. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1124. } else
  1125. flowctrl = tp->link_config.flowctrl;
  1126. tp->link_config.active_flowctrl = flowctrl;
  1127. if (flowctrl & FLOW_CTRL_RX)
  1128. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1129. else
  1130. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1131. if (old_rx_mode != tp->rx_mode)
  1132. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1133. if (flowctrl & FLOW_CTRL_TX)
  1134. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1135. else
  1136. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1137. if (old_tx_mode != tp->tx_mode)
  1138. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1139. }
  1140. static void tg3_adjust_link(struct net_device *dev)
  1141. {
  1142. u8 oldflowctrl, linkmesg = 0;
  1143. u32 mac_mode, lcl_adv, rmt_adv;
  1144. struct tg3 *tp = netdev_priv(dev);
  1145. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1146. spin_lock_bh(&tp->lock);
  1147. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1148. MAC_MODE_HALF_DUPLEX);
  1149. oldflowctrl = tp->link_config.active_flowctrl;
  1150. if (phydev->link) {
  1151. lcl_adv = 0;
  1152. rmt_adv = 0;
  1153. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1154. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1155. else if (phydev->speed == SPEED_1000 ||
  1156. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1157. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1158. else
  1159. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1160. if (phydev->duplex == DUPLEX_HALF)
  1161. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1162. else {
  1163. lcl_adv = tg3_advert_flowctrl_1000T(
  1164. tp->link_config.flowctrl);
  1165. if (phydev->pause)
  1166. rmt_adv = LPA_PAUSE_CAP;
  1167. if (phydev->asym_pause)
  1168. rmt_adv |= LPA_PAUSE_ASYM;
  1169. }
  1170. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1171. } else
  1172. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1173. if (mac_mode != tp->mac_mode) {
  1174. tp->mac_mode = mac_mode;
  1175. tw32_f(MAC_MODE, tp->mac_mode);
  1176. udelay(40);
  1177. }
  1178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1179. if (phydev->speed == SPEED_10)
  1180. tw32(MAC_MI_STAT,
  1181. MAC_MI_STAT_10MBPS_MODE |
  1182. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1183. else
  1184. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1185. }
  1186. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1187. tw32(MAC_TX_LENGTHS,
  1188. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1189. (6 << TX_LENGTHS_IPG_SHIFT) |
  1190. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1191. else
  1192. tw32(MAC_TX_LENGTHS,
  1193. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1194. (6 << TX_LENGTHS_IPG_SHIFT) |
  1195. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1196. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1197. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1198. phydev->speed != tp->link_config.active_speed ||
  1199. phydev->duplex != tp->link_config.active_duplex ||
  1200. oldflowctrl != tp->link_config.active_flowctrl)
  1201. linkmesg = 1;
  1202. tp->link_config.active_speed = phydev->speed;
  1203. tp->link_config.active_duplex = phydev->duplex;
  1204. spin_unlock_bh(&tp->lock);
  1205. if (linkmesg)
  1206. tg3_link_report(tp);
  1207. }
  1208. static int tg3_phy_init(struct tg3 *tp)
  1209. {
  1210. struct phy_device *phydev;
  1211. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1212. return 0;
  1213. /* Bring the PHY back to a known state. */
  1214. tg3_bmcr_reset(tp);
  1215. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1216. /* Attach the MAC to the PHY. */
  1217. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1218. phydev->dev_flags, phydev->interface);
  1219. if (IS_ERR(phydev)) {
  1220. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1221. return PTR_ERR(phydev);
  1222. }
  1223. /* Mask with MAC supported features. */
  1224. switch (phydev->interface) {
  1225. case PHY_INTERFACE_MODE_GMII:
  1226. case PHY_INTERFACE_MODE_RGMII:
  1227. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1228. phydev->supported &= (PHY_GBIT_FEATURES |
  1229. SUPPORTED_Pause |
  1230. SUPPORTED_Asym_Pause);
  1231. break;
  1232. }
  1233. /* fallthru */
  1234. case PHY_INTERFACE_MODE_MII:
  1235. phydev->supported &= (PHY_BASIC_FEATURES |
  1236. SUPPORTED_Pause |
  1237. SUPPORTED_Asym_Pause);
  1238. break;
  1239. default:
  1240. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1241. return -EINVAL;
  1242. }
  1243. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1244. phydev->advertising = phydev->supported;
  1245. return 0;
  1246. }
  1247. static void tg3_phy_start(struct tg3 *tp)
  1248. {
  1249. struct phy_device *phydev;
  1250. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1251. return;
  1252. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1253. if (tp->link_config.phy_is_low_power) {
  1254. tp->link_config.phy_is_low_power = 0;
  1255. phydev->speed = tp->link_config.orig_speed;
  1256. phydev->duplex = tp->link_config.orig_duplex;
  1257. phydev->autoneg = tp->link_config.orig_autoneg;
  1258. phydev->advertising = tp->link_config.orig_advertising;
  1259. }
  1260. phy_start(phydev);
  1261. phy_start_aneg(phydev);
  1262. }
  1263. static void tg3_phy_stop(struct tg3 *tp)
  1264. {
  1265. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1266. return;
  1267. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1268. }
  1269. static void tg3_phy_fini(struct tg3 *tp)
  1270. {
  1271. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1272. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1273. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1274. }
  1275. }
  1276. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1277. {
  1278. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1279. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1280. }
  1281. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1282. {
  1283. u32 phytest;
  1284. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1285. u32 phy;
  1286. tg3_writephy(tp, MII_TG3_FET_TEST,
  1287. phytest | MII_TG3_FET_SHADOW_EN);
  1288. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1289. if (enable)
  1290. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1291. else
  1292. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1293. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1294. }
  1295. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1296. }
  1297. }
  1298. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1299. {
  1300. u32 reg;
  1301. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1302. return;
  1303. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1304. tg3_phy_fet_toggle_apd(tp, enable);
  1305. return;
  1306. }
  1307. reg = MII_TG3_MISC_SHDW_WREN |
  1308. MII_TG3_MISC_SHDW_SCR5_SEL |
  1309. MII_TG3_MISC_SHDW_SCR5_LPED |
  1310. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1311. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1312. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1313. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1314. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1315. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1316. reg = MII_TG3_MISC_SHDW_WREN |
  1317. MII_TG3_MISC_SHDW_APD_SEL |
  1318. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1319. if (enable)
  1320. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1321. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1322. }
  1323. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1324. {
  1325. u32 phy;
  1326. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1327. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1328. return;
  1329. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1330. u32 ephy;
  1331. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1332. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1333. tg3_writephy(tp, MII_TG3_FET_TEST,
  1334. ephy | MII_TG3_FET_SHADOW_EN);
  1335. if (!tg3_readphy(tp, reg, &phy)) {
  1336. if (enable)
  1337. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1338. else
  1339. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1340. tg3_writephy(tp, reg, phy);
  1341. }
  1342. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1343. }
  1344. } else {
  1345. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1346. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1347. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1348. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1349. if (enable)
  1350. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1351. else
  1352. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1353. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1354. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1355. }
  1356. }
  1357. }
  1358. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1359. {
  1360. u32 val;
  1361. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1362. return;
  1363. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1364. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1365. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1366. (val | (1 << 15) | (1 << 4)));
  1367. }
  1368. static void tg3_phy_apply_otp(struct tg3 *tp)
  1369. {
  1370. u32 otp, phy;
  1371. if (!tp->phy_otp)
  1372. return;
  1373. otp = tp->phy_otp;
  1374. /* Enable SM_DSP clock and tx 6dB coding. */
  1375. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1376. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1377. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1378. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1379. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1380. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1381. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1382. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1383. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1384. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1385. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1386. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1387. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1388. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1389. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1390. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1391. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1392. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1393. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1394. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1395. /* Turn off SM_DSP clock. */
  1396. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1397. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1398. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1399. }
  1400. static int tg3_wait_macro_done(struct tg3 *tp)
  1401. {
  1402. int limit = 100;
  1403. while (limit--) {
  1404. u32 tmp32;
  1405. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1406. if ((tmp32 & 0x1000) == 0)
  1407. break;
  1408. }
  1409. }
  1410. if (limit < 0)
  1411. return -EBUSY;
  1412. return 0;
  1413. }
  1414. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1415. {
  1416. static const u32 test_pat[4][6] = {
  1417. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1418. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1419. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1420. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1421. };
  1422. int chan;
  1423. for (chan = 0; chan < 4; chan++) {
  1424. int i;
  1425. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1426. (chan * 0x2000) | 0x0200);
  1427. tg3_writephy(tp, 0x16, 0x0002);
  1428. for (i = 0; i < 6; i++)
  1429. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1430. test_pat[chan][i]);
  1431. tg3_writephy(tp, 0x16, 0x0202);
  1432. if (tg3_wait_macro_done(tp)) {
  1433. *resetp = 1;
  1434. return -EBUSY;
  1435. }
  1436. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1437. (chan * 0x2000) | 0x0200);
  1438. tg3_writephy(tp, 0x16, 0x0082);
  1439. if (tg3_wait_macro_done(tp)) {
  1440. *resetp = 1;
  1441. return -EBUSY;
  1442. }
  1443. tg3_writephy(tp, 0x16, 0x0802);
  1444. if (tg3_wait_macro_done(tp)) {
  1445. *resetp = 1;
  1446. return -EBUSY;
  1447. }
  1448. for (i = 0; i < 6; i += 2) {
  1449. u32 low, high;
  1450. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1451. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1452. tg3_wait_macro_done(tp)) {
  1453. *resetp = 1;
  1454. return -EBUSY;
  1455. }
  1456. low &= 0x7fff;
  1457. high &= 0x000f;
  1458. if (low != test_pat[chan][i] ||
  1459. high != test_pat[chan][i+1]) {
  1460. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1461. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1462. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1463. return -EBUSY;
  1464. }
  1465. }
  1466. }
  1467. return 0;
  1468. }
  1469. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1470. {
  1471. int chan;
  1472. for (chan = 0; chan < 4; chan++) {
  1473. int i;
  1474. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1475. (chan * 0x2000) | 0x0200);
  1476. tg3_writephy(tp, 0x16, 0x0002);
  1477. for (i = 0; i < 6; i++)
  1478. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1479. tg3_writephy(tp, 0x16, 0x0202);
  1480. if (tg3_wait_macro_done(tp))
  1481. return -EBUSY;
  1482. }
  1483. return 0;
  1484. }
  1485. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1486. {
  1487. u32 reg32, phy9_orig;
  1488. int retries, do_phy_reset, err;
  1489. retries = 10;
  1490. do_phy_reset = 1;
  1491. do {
  1492. if (do_phy_reset) {
  1493. err = tg3_bmcr_reset(tp);
  1494. if (err)
  1495. return err;
  1496. do_phy_reset = 0;
  1497. }
  1498. /* Disable transmitter and interrupt. */
  1499. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1500. continue;
  1501. reg32 |= 0x3000;
  1502. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1503. /* Set full-duplex, 1000 mbps. */
  1504. tg3_writephy(tp, MII_BMCR,
  1505. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1506. /* Set to master mode. */
  1507. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1508. continue;
  1509. tg3_writephy(tp, MII_TG3_CTRL,
  1510. (MII_TG3_CTRL_AS_MASTER |
  1511. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1512. /* Enable SM_DSP_CLOCK and 6dB. */
  1513. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1514. /* Block the PHY control access. */
  1515. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1516. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1517. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1518. if (!err)
  1519. break;
  1520. } while (--retries);
  1521. err = tg3_phy_reset_chanpat(tp);
  1522. if (err)
  1523. return err;
  1524. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1525. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1526. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1527. tg3_writephy(tp, 0x16, 0x0000);
  1528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1530. /* Set Extended packet length bit for jumbo frames */
  1531. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1532. }
  1533. else {
  1534. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1535. }
  1536. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1537. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1538. reg32 &= ~0x3000;
  1539. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1540. } else if (!err)
  1541. err = -EBUSY;
  1542. return err;
  1543. }
  1544. /* This will reset the tigon3 PHY if there is no valid
  1545. * link unless the FORCE argument is non-zero.
  1546. */
  1547. static int tg3_phy_reset(struct tg3 *tp)
  1548. {
  1549. u32 cpmuctrl;
  1550. u32 phy_status;
  1551. int err;
  1552. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1553. u32 val;
  1554. val = tr32(GRC_MISC_CFG);
  1555. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1556. udelay(40);
  1557. }
  1558. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1559. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1560. if (err != 0)
  1561. return -EBUSY;
  1562. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1563. netif_carrier_off(tp->dev);
  1564. tg3_link_report(tp);
  1565. }
  1566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1569. err = tg3_phy_reset_5703_4_5(tp);
  1570. if (err)
  1571. return err;
  1572. goto out;
  1573. }
  1574. cpmuctrl = 0;
  1575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1576. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1577. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1578. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1579. tw32(TG3_CPMU_CTRL,
  1580. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1581. }
  1582. err = tg3_bmcr_reset(tp);
  1583. if (err)
  1584. return err;
  1585. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1586. u32 phy;
  1587. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1588. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1589. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1590. }
  1591. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1592. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1593. u32 val;
  1594. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1595. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1596. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1597. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1598. udelay(40);
  1599. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1600. }
  1601. }
  1602. tg3_phy_apply_otp(tp);
  1603. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1604. tg3_phy_toggle_apd(tp, true);
  1605. else
  1606. tg3_phy_toggle_apd(tp, false);
  1607. out:
  1608. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1609. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1610. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1611. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1612. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1613. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1614. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1615. }
  1616. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1617. tg3_writephy(tp, 0x1c, 0x8d68);
  1618. tg3_writephy(tp, 0x1c, 0x8d68);
  1619. }
  1620. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1622. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1623. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1624. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1625. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1626. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1627. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1629. }
  1630. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1631. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1632. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1633. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1634. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1635. tg3_writephy(tp, MII_TG3_TEST1,
  1636. MII_TG3_TEST1_TRIM_EN | 0x4);
  1637. } else
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1639. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1640. }
  1641. /* Set Extended packet length bit (bit 14) on all chips that */
  1642. /* support jumbo frames */
  1643. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1644. /* Cannot do read-modify-write on 5401 */
  1645. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1646. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1647. u32 phy_reg;
  1648. /* Set bit 14 with read-modify-write to preserve other bits */
  1649. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1650. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1651. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1652. }
  1653. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1654. * jumbo frames transmission.
  1655. */
  1656. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1657. u32 phy_reg;
  1658. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1659. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1660. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1661. }
  1662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1663. /* adjust output voltage */
  1664. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1665. }
  1666. tg3_phy_toggle_automdix(tp, 1);
  1667. tg3_phy_set_wirespeed(tp);
  1668. return 0;
  1669. }
  1670. static void tg3_frob_aux_power(struct tg3 *tp)
  1671. {
  1672. struct tg3 *tp_peer = tp;
  1673. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1674. return;
  1675. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1676. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1678. struct net_device *dev_peer;
  1679. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1680. /* remove_one() may have been run on the peer. */
  1681. if (!dev_peer)
  1682. tp_peer = tp;
  1683. else
  1684. tp_peer = netdev_priv(dev_peer);
  1685. }
  1686. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1687. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1688. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1689. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1690. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1691. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1692. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1693. (GRC_LCLCTRL_GPIO_OE0 |
  1694. GRC_LCLCTRL_GPIO_OE1 |
  1695. GRC_LCLCTRL_GPIO_OE2 |
  1696. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1697. GRC_LCLCTRL_GPIO_OUTPUT1),
  1698. 100);
  1699. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1700. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1701. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1702. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1703. GRC_LCLCTRL_GPIO_OE1 |
  1704. GRC_LCLCTRL_GPIO_OE2 |
  1705. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1706. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1707. tp->grc_local_ctrl;
  1708. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1709. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1710. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1711. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1712. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1713. } else {
  1714. u32 no_gpio2;
  1715. u32 grc_local_ctrl = 0;
  1716. if (tp_peer != tp &&
  1717. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1718. return;
  1719. /* Workaround to prevent overdrawing Amps. */
  1720. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1721. ASIC_REV_5714) {
  1722. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1723. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1724. grc_local_ctrl, 100);
  1725. }
  1726. /* On 5753 and variants, GPIO2 cannot be used. */
  1727. no_gpio2 = tp->nic_sram_data_cfg &
  1728. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1729. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1730. GRC_LCLCTRL_GPIO_OE1 |
  1731. GRC_LCLCTRL_GPIO_OE2 |
  1732. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1733. GRC_LCLCTRL_GPIO_OUTPUT2;
  1734. if (no_gpio2) {
  1735. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1736. GRC_LCLCTRL_GPIO_OUTPUT2);
  1737. }
  1738. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1739. grc_local_ctrl, 100);
  1740. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1741. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1742. grc_local_ctrl, 100);
  1743. if (!no_gpio2) {
  1744. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. grc_local_ctrl, 100);
  1747. }
  1748. }
  1749. } else {
  1750. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1751. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1752. if (tp_peer != tp &&
  1753. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1754. return;
  1755. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1756. (GRC_LCLCTRL_GPIO_OE1 |
  1757. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. GRC_LCLCTRL_GPIO_OE1, 100);
  1760. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1761. (GRC_LCLCTRL_GPIO_OE1 |
  1762. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1763. }
  1764. }
  1765. }
  1766. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1767. {
  1768. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1769. return 1;
  1770. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1771. if (speed != SPEED_10)
  1772. return 1;
  1773. } else if (speed == SPEED_10)
  1774. return 1;
  1775. return 0;
  1776. }
  1777. static int tg3_setup_phy(struct tg3 *, int);
  1778. #define RESET_KIND_SHUTDOWN 0
  1779. #define RESET_KIND_INIT 1
  1780. #define RESET_KIND_SUSPEND 2
  1781. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1782. static int tg3_halt_cpu(struct tg3 *, u32);
  1783. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1784. {
  1785. u32 val;
  1786. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1788. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1789. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1790. sg_dig_ctrl |=
  1791. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1792. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1793. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1794. }
  1795. return;
  1796. }
  1797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1798. tg3_bmcr_reset(tp);
  1799. val = tr32(GRC_MISC_CFG);
  1800. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1801. udelay(40);
  1802. return;
  1803. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1804. u32 phytest;
  1805. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1806. u32 phy;
  1807. tg3_writephy(tp, MII_ADVERTISE, 0);
  1808. tg3_writephy(tp, MII_BMCR,
  1809. BMCR_ANENABLE | BMCR_ANRESTART);
  1810. tg3_writephy(tp, MII_TG3_FET_TEST,
  1811. phytest | MII_TG3_FET_SHADOW_EN);
  1812. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1813. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1814. tg3_writephy(tp,
  1815. MII_TG3_FET_SHDW_AUXMODE4,
  1816. phy);
  1817. }
  1818. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1819. }
  1820. return;
  1821. } else if (do_low_power) {
  1822. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1823. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1824. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1825. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1826. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1827. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1828. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1829. }
  1830. /* The PHY should not be powered down on some chips because
  1831. * of bugs.
  1832. */
  1833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1835. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1836. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1837. return;
  1838. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1839. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1840. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1841. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1842. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1843. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1844. }
  1845. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1846. }
  1847. /* tp->lock is held. */
  1848. static int tg3_nvram_lock(struct tg3 *tp)
  1849. {
  1850. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1851. int i;
  1852. if (tp->nvram_lock_cnt == 0) {
  1853. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1854. for (i = 0; i < 8000; i++) {
  1855. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1856. break;
  1857. udelay(20);
  1858. }
  1859. if (i == 8000) {
  1860. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1861. return -ENODEV;
  1862. }
  1863. }
  1864. tp->nvram_lock_cnt++;
  1865. }
  1866. return 0;
  1867. }
  1868. /* tp->lock is held. */
  1869. static void tg3_nvram_unlock(struct tg3 *tp)
  1870. {
  1871. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1872. if (tp->nvram_lock_cnt > 0)
  1873. tp->nvram_lock_cnt--;
  1874. if (tp->nvram_lock_cnt == 0)
  1875. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1876. }
  1877. }
  1878. /* tp->lock is held. */
  1879. static void tg3_enable_nvram_access(struct tg3 *tp)
  1880. {
  1881. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1882. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1883. u32 nvaccess = tr32(NVRAM_ACCESS);
  1884. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1885. }
  1886. }
  1887. /* tp->lock is held. */
  1888. static void tg3_disable_nvram_access(struct tg3 *tp)
  1889. {
  1890. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1891. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1892. u32 nvaccess = tr32(NVRAM_ACCESS);
  1893. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1894. }
  1895. }
  1896. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1897. u32 offset, u32 *val)
  1898. {
  1899. u32 tmp;
  1900. int i;
  1901. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1902. return -EINVAL;
  1903. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1904. EEPROM_ADDR_DEVID_MASK |
  1905. EEPROM_ADDR_READ);
  1906. tw32(GRC_EEPROM_ADDR,
  1907. tmp |
  1908. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1909. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1910. EEPROM_ADDR_ADDR_MASK) |
  1911. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1912. for (i = 0; i < 1000; i++) {
  1913. tmp = tr32(GRC_EEPROM_ADDR);
  1914. if (tmp & EEPROM_ADDR_COMPLETE)
  1915. break;
  1916. msleep(1);
  1917. }
  1918. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1919. return -EBUSY;
  1920. tmp = tr32(GRC_EEPROM_DATA);
  1921. /*
  1922. * The data will always be opposite the native endian
  1923. * format. Perform a blind byteswap to compensate.
  1924. */
  1925. *val = swab32(tmp);
  1926. return 0;
  1927. }
  1928. #define NVRAM_CMD_TIMEOUT 10000
  1929. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1930. {
  1931. int i;
  1932. tw32(NVRAM_CMD, nvram_cmd);
  1933. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1934. udelay(10);
  1935. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1936. udelay(10);
  1937. break;
  1938. }
  1939. }
  1940. if (i == NVRAM_CMD_TIMEOUT)
  1941. return -EBUSY;
  1942. return 0;
  1943. }
  1944. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1945. {
  1946. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1947. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1948. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1949. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1950. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1951. addr = ((addr / tp->nvram_pagesize) <<
  1952. ATMEL_AT45DB0X1B_PAGE_POS) +
  1953. (addr % tp->nvram_pagesize);
  1954. return addr;
  1955. }
  1956. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1957. {
  1958. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1959. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1960. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1961. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1962. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1963. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1964. tp->nvram_pagesize) +
  1965. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1966. return addr;
  1967. }
  1968. /* NOTE: Data read in from NVRAM is byteswapped according to
  1969. * the byteswapping settings for all other register accesses.
  1970. * tg3 devices are BE devices, so on a BE machine, the data
  1971. * returned will be exactly as it is seen in NVRAM. On a LE
  1972. * machine, the 32-bit value will be byteswapped.
  1973. */
  1974. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1975. {
  1976. int ret;
  1977. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1978. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1979. offset = tg3_nvram_phys_addr(tp, offset);
  1980. if (offset > NVRAM_ADDR_MSK)
  1981. return -EINVAL;
  1982. ret = tg3_nvram_lock(tp);
  1983. if (ret)
  1984. return ret;
  1985. tg3_enable_nvram_access(tp);
  1986. tw32(NVRAM_ADDR, offset);
  1987. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1988. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1989. if (ret == 0)
  1990. *val = tr32(NVRAM_RDDATA);
  1991. tg3_disable_nvram_access(tp);
  1992. tg3_nvram_unlock(tp);
  1993. return ret;
  1994. }
  1995. /* Ensures NVRAM data is in bytestream format. */
  1996. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1997. {
  1998. u32 v;
  1999. int res = tg3_nvram_read(tp, offset, &v);
  2000. if (!res)
  2001. *val = cpu_to_be32(v);
  2002. return res;
  2003. }
  2004. /* tp->lock is held. */
  2005. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2006. {
  2007. u32 addr_high, addr_low;
  2008. int i;
  2009. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2010. tp->dev->dev_addr[1]);
  2011. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2012. (tp->dev->dev_addr[3] << 16) |
  2013. (tp->dev->dev_addr[4] << 8) |
  2014. (tp->dev->dev_addr[5] << 0));
  2015. for (i = 0; i < 4; i++) {
  2016. if (i == 1 && skip_mac_1)
  2017. continue;
  2018. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2019. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2020. }
  2021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2023. for (i = 0; i < 12; i++) {
  2024. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2025. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2026. }
  2027. }
  2028. addr_high = (tp->dev->dev_addr[0] +
  2029. tp->dev->dev_addr[1] +
  2030. tp->dev->dev_addr[2] +
  2031. tp->dev->dev_addr[3] +
  2032. tp->dev->dev_addr[4] +
  2033. tp->dev->dev_addr[5]) &
  2034. TX_BACKOFF_SEED_MASK;
  2035. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2036. }
  2037. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2038. {
  2039. u32 misc_host_ctrl;
  2040. bool device_should_wake, do_low_power;
  2041. /* Make sure register accesses (indirect or otherwise)
  2042. * will function correctly.
  2043. */
  2044. pci_write_config_dword(tp->pdev,
  2045. TG3PCI_MISC_HOST_CTRL,
  2046. tp->misc_host_ctrl);
  2047. switch (state) {
  2048. case PCI_D0:
  2049. pci_enable_wake(tp->pdev, state, false);
  2050. pci_set_power_state(tp->pdev, PCI_D0);
  2051. /* Switch out of Vaux if it is a NIC */
  2052. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2053. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2054. return 0;
  2055. case PCI_D1:
  2056. case PCI_D2:
  2057. case PCI_D3hot:
  2058. break;
  2059. default:
  2060. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2061. tp->dev->name, state);
  2062. return -EINVAL;
  2063. }
  2064. /* Restore the CLKREQ setting. */
  2065. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2066. u16 lnkctl;
  2067. pci_read_config_word(tp->pdev,
  2068. tp->pcie_cap + PCI_EXP_LNKCTL,
  2069. &lnkctl);
  2070. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2071. pci_write_config_word(tp->pdev,
  2072. tp->pcie_cap + PCI_EXP_LNKCTL,
  2073. lnkctl);
  2074. }
  2075. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2076. tw32(TG3PCI_MISC_HOST_CTRL,
  2077. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2078. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2079. device_may_wakeup(&tp->pdev->dev) &&
  2080. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2081. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2082. do_low_power = false;
  2083. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2084. !tp->link_config.phy_is_low_power) {
  2085. struct phy_device *phydev;
  2086. u32 phyid, advertising;
  2087. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2088. tp->link_config.phy_is_low_power = 1;
  2089. tp->link_config.orig_speed = phydev->speed;
  2090. tp->link_config.orig_duplex = phydev->duplex;
  2091. tp->link_config.orig_autoneg = phydev->autoneg;
  2092. tp->link_config.orig_advertising = phydev->advertising;
  2093. advertising = ADVERTISED_TP |
  2094. ADVERTISED_Pause |
  2095. ADVERTISED_Autoneg |
  2096. ADVERTISED_10baseT_Half;
  2097. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2098. device_should_wake) {
  2099. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2100. advertising |=
  2101. ADVERTISED_100baseT_Half |
  2102. ADVERTISED_100baseT_Full |
  2103. ADVERTISED_10baseT_Full;
  2104. else
  2105. advertising |= ADVERTISED_10baseT_Full;
  2106. }
  2107. phydev->advertising = advertising;
  2108. phy_start_aneg(phydev);
  2109. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2110. if (phyid != TG3_PHY_ID_BCMAC131) {
  2111. phyid &= TG3_PHY_OUI_MASK;
  2112. if (phyid == TG3_PHY_OUI_1 ||
  2113. phyid == TG3_PHY_OUI_2 ||
  2114. phyid == TG3_PHY_OUI_3)
  2115. do_low_power = true;
  2116. }
  2117. }
  2118. } else {
  2119. do_low_power = true;
  2120. if (tp->link_config.phy_is_low_power == 0) {
  2121. tp->link_config.phy_is_low_power = 1;
  2122. tp->link_config.orig_speed = tp->link_config.speed;
  2123. tp->link_config.orig_duplex = tp->link_config.duplex;
  2124. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2125. }
  2126. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2127. tp->link_config.speed = SPEED_10;
  2128. tp->link_config.duplex = DUPLEX_HALF;
  2129. tp->link_config.autoneg = AUTONEG_ENABLE;
  2130. tg3_setup_phy(tp, 0);
  2131. }
  2132. }
  2133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2134. u32 val;
  2135. val = tr32(GRC_VCPU_EXT_CTRL);
  2136. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2137. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2138. int i;
  2139. u32 val;
  2140. for (i = 0; i < 200; i++) {
  2141. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2142. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2143. break;
  2144. msleep(1);
  2145. }
  2146. }
  2147. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2148. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2149. WOL_DRV_STATE_SHUTDOWN |
  2150. WOL_DRV_WOL |
  2151. WOL_SET_MAGIC_PKT);
  2152. if (device_should_wake) {
  2153. u32 mac_mode;
  2154. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2155. if (do_low_power) {
  2156. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2157. udelay(40);
  2158. }
  2159. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2160. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2161. else
  2162. mac_mode = MAC_MODE_PORT_MODE_MII;
  2163. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2164. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2165. ASIC_REV_5700) {
  2166. u32 speed = (tp->tg3_flags &
  2167. TG3_FLAG_WOL_SPEED_100MB) ?
  2168. SPEED_100 : SPEED_10;
  2169. if (tg3_5700_link_polarity(tp, speed))
  2170. mac_mode |= MAC_MODE_LINK_POLARITY;
  2171. else
  2172. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2173. }
  2174. } else {
  2175. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2176. }
  2177. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2178. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2179. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2180. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2181. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2182. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2183. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2184. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2185. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2186. mac_mode |= tp->mac_mode &
  2187. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2188. if (mac_mode & MAC_MODE_APE_TX_EN)
  2189. mac_mode |= MAC_MODE_TDE_ENABLE;
  2190. }
  2191. tw32_f(MAC_MODE, mac_mode);
  2192. udelay(100);
  2193. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2194. udelay(10);
  2195. }
  2196. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2197. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2199. u32 base_val;
  2200. base_val = tp->pci_clock_ctrl;
  2201. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2202. CLOCK_CTRL_TXCLK_DISABLE);
  2203. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2204. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2205. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2206. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2207. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2208. /* do nothing */
  2209. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2210. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2211. u32 newbits1, newbits2;
  2212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2214. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2215. CLOCK_CTRL_TXCLK_DISABLE |
  2216. CLOCK_CTRL_ALTCLK);
  2217. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2218. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2219. newbits1 = CLOCK_CTRL_625_CORE;
  2220. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2221. } else {
  2222. newbits1 = CLOCK_CTRL_ALTCLK;
  2223. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2224. }
  2225. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2226. 40);
  2227. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2228. 40);
  2229. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2230. u32 newbits3;
  2231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2232. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2233. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2234. CLOCK_CTRL_TXCLK_DISABLE |
  2235. CLOCK_CTRL_44MHZ_CORE);
  2236. } else {
  2237. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2238. }
  2239. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2240. tp->pci_clock_ctrl | newbits3, 40);
  2241. }
  2242. }
  2243. if (!(device_should_wake) &&
  2244. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2245. tg3_power_down_phy(tp, do_low_power);
  2246. tg3_frob_aux_power(tp);
  2247. /* Workaround for unstable PLL clock */
  2248. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2249. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2250. u32 val = tr32(0x7d00);
  2251. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2252. tw32(0x7d00, val);
  2253. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2254. int err;
  2255. err = tg3_nvram_lock(tp);
  2256. tg3_halt_cpu(tp, RX_CPU_BASE);
  2257. if (!err)
  2258. tg3_nvram_unlock(tp);
  2259. }
  2260. }
  2261. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2262. if (device_should_wake)
  2263. pci_enable_wake(tp->pdev, state, true);
  2264. /* Finally, set the new power state. */
  2265. pci_set_power_state(tp->pdev, state);
  2266. return 0;
  2267. }
  2268. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2269. {
  2270. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2271. case MII_TG3_AUX_STAT_10HALF:
  2272. *speed = SPEED_10;
  2273. *duplex = DUPLEX_HALF;
  2274. break;
  2275. case MII_TG3_AUX_STAT_10FULL:
  2276. *speed = SPEED_10;
  2277. *duplex = DUPLEX_FULL;
  2278. break;
  2279. case MII_TG3_AUX_STAT_100HALF:
  2280. *speed = SPEED_100;
  2281. *duplex = DUPLEX_HALF;
  2282. break;
  2283. case MII_TG3_AUX_STAT_100FULL:
  2284. *speed = SPEED_100;
  2285. *duplex = DUPLEX_FULL;
  2286. break;
  2287. case MII_TG3_AUX_STAT_1000HALF:
  2288. *speed = SPEED_1000;
  2289. *duplex = DUPLEX_HALF;
  2290. break;
  2291. case MII_TG3_AUX_STAT_1000FULL:
  2292. *speed = SPEED_1000;
  2293. *duplex = DUPLEX_FULL;
  2294. break;
  2295. default:
  2296. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2297. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2298. SPEED_10;
  2299. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2300. DUPLEX_HALF;
  2301. break;
  2302. }
  2303. *speed = SPEED_INVALID;
  2304. *duplex = DUPLEX_INVALID;
  2305. break;
  2306. }
  2307. }
  2308. static void tg3_phy_copper_begin(struct tg3 *tp)
  2309. {
  2310. u32 new_adv;
  2311. int i;
  2312. if (tp->link_config.phy_is_low_power) {
  2313. /* Entering low power mode. Disable gigabit and
  2314. * 100baseT advertisements.
  2315. */
  2316. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2317. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2318. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2319. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2320. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2321. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2322. } else if (tp->link_config.speed == SPEED_INVALID) {
  2323. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2324. tp->link_config.advertising &=
  2325. ~(ADVERTISED_1000baseT_Half |
  2326. ADVERTISED_1000baseT_Full);
  2327. new_adv = ADVERTISE_CSMA;
  2328. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2329. new_adv |= ADVERTISE_10HALF;
  2330. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2331. new_adv |= ADVERTISE_10FULL;
  2332. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2333. new_adv |= ADVERTISE_100HALF;
  2334. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2335. new_adv |= ADVERTISE_100FULL;
  2336. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2337. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2338. if (tp->link_config.advertising &
  2339. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2340. new_adv = 0;
  2341. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2342. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2343. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2344. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2345. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2346. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2347. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2348. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2349. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2350. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2351. } else {
  2352. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2353. }
  2354. } else {
  2355. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2356. new_adv |= ADVERTISE_CSMA;
  2357. /* Asking for a specific link mode. */
  2358. if (tp->link_config.speed == SPEED_1000) {
  2359. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2360. if (tp->link_config.duplex == DUPLEX_FULL)
  2361. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2362. else
  2363. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2364. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2365. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2366. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2367. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2368. } else {
  2369. if (tp->link_config.speed == SPEED_100) {
  2370. if (tp->link_config.duplex == DUPLEX_FULL)
  2371. new_adv |= ADVERTISE_100FULL;
  2372. else
  2373. new_adv |= ADVERTISE_100HALF;
  2374. } else {
  2375. if (tp->link_config.duplex == DUPLEX_FULL)
  2376. new_adv |= ADVERTISE_10FULL;
  2377. else
  2378. new_adv |= ADVERTISE_10HALF;
  2379. }
  2380. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2381. new_adv = 0;
  2382. }
  2383. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2384. }
  2385. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2386. tp->link_config.speed != SPEED_INVALID) {
  2387. u32 bmcr, orig_bmcr;
  2388. tp->link_config.active_speed = tp->link_config.speed;
  2389. tp->link_config.active_duplex = tp->link_config.duplex;
  2390. bmcr = 0;
  2391. switch (tp->link_config.speed) {
  2392. default:
  2393. case SPEED_10:
  2394. break;
  2395. case SPEED_100:
  2396. bmcr |= BMCR_SPEED100;
  2397. break;
  2398. case SPEED_1000:
  2399. bmcr |= TG3_BMCR_SPEED1000;
  2400. break;
  2401. }
  2402. if (tp->link_config.duplex == DUPLEX_FULL)
  2403. bmcr |= BMCR_FULLDPLX;
  2404. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2405. (bmcr != orig_bmcr)) {
  2406. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2407. for (i = 0; i < 1500; i++) {
  2408. u32 tmp;
  2409. udelay(10);
  2410. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2411. tg3_readphy(tp, MII_BMSR, &tmp))
  2412. continue;
  2413. if (!(tmp & BMSR_LSTATUS)) {
  2414. udelay(40);
  2415. break;
  2416. }
  2417. }
  2418. tg3_writephy(tp, MII_BMCR, bmcr);
  2419. udelay(40);
  2420. }
  2421. } else {
  2422. tg3_writephy(tp, MII_BMCR,
  2423. BMCR_ANENABLE | BMCR_ANRESTART);
  2424. }
  2425. }
  2426. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2427. {
  2428. int err;
  2429. /* Turn off tap power management. */
  2430. /* Set Extended packet length bit */
  2431. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2432. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2433. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2434. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2435. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2436. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2437. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2438. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2439. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2440. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2441. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2442. udelay(40);
  2443. return err;
  2444. }
  2445. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2446. {
  2447. u32 adv_reg, all_mask = 0;
  2448. if (mask & ADVERTISED_10baseT_Half)
  2449. all_mask |= ADVERTISE_10HALF;
  2450. if (mask & ADVERTISED_10baseT_Full)
  2451. all_mask |= ADVERTISE_10FULL;
  2452. if (mask & ADVERTISED_100baseT_Half)
  2453. all_mask |= ADVERTISE_100HALF;
  2454. if (mask & ADVERTISED_100baseT_Full)
  2455. all_mask |= ADVERTISE_100FULL;
  2456. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2457. return 0;
  2458. if ((adv_reg & all_mask) != all_mask)
  2459. return 0;
  2460. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2461. u32 tg3_ctrl;
  2462. all_mask = 0;
  2463. if (mask & ADVERTISED_1000baseT_Half)
  2464. all_mask |= ADVERTISE_1000HALF;
  2465. if (mask & ADVERTISED_1000baseT_Full)
  2466. all_mask |= ADVERTISE_1000FULL;
  2467. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2468. return 0;
  2469. if ((tg3_ctrl & all_mask) != all_mask)
  2470. return 0;
  2471. }
  2472. return 1;
  2473. }
  2474. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2475. {
  2476. u32 curadv, reqadv;
  2477. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2478. return 1;
  2479. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2480. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2481. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2482. if (curadv != reqadv)
  2483. return 0;
  2484. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2485. tg3_readphy(tp, MII_LPA, rmtadv);
  2486. } else {
  2487. /* Reprogram the advertisement register, even if it
  2488. * does not affect the current link. If the link
  2489. * gets renegotiated in the future, we can save an
  2490. * additional renegotiation cycle by advertising
  2491. * it correctly in the first place.
  2492. */
  2493. if (curadv != reqadv) {
  2494. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2495. ADVERTISE_PAUSE_ASYM);
  2496. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2497. }
  2498. }
  2499. return 1;
  2500. }
  2501. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2502. {
  2503. int current_link_up;
  2504. u32 bmsr, dummy;
  2505. u32 lcl_adv, rmt_adv;
  2506. u16 current_speed;
  2507. u8 current_duplex;
  2508. int i, err;
  2509. tw32(MAC_EVENT, 0);
  2510. tw32_f(MAC_STATUS,
  2511. (MAC_STATUS_SYNC_CHANGED |
  2512. MAC_STATUS_CFG_CHANGED |
  2513. MAC_STATUS_MI_COMPLETION |
  2514. MAC_STATUS_LNKSTATE_CHANGED));
  2515. udelay(40);
  2516. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2517. tw32_f(MAC_MI_MODE,
  2518. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2519. udelay(80);
  2520. }
  2521. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2522. /* Some third-party PHYs need to be reset on link going
  2523. * down.
  2524. */
  2525. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2528. netif_carrier_ok(tp->dev)) {
  2529. tg3_readphy(tp, MII_BMSR, &bmsr);
  2530. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2531. !(bmsr & BMSR_LSTATUS))
  2532. force_reset = 1;
  2533. }
  2534. if (force_reset)
  2535. tg3_phy_reset(tp);
  2536. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2537. tg3_readphy(tp, MII_BMSR, &bmsr);
  2538. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2539. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2540. bmsr = 0;
  2541. if (!(bmsr & BMSR_LSTATUS)) {
  2542. err = tg3_init_5401phy_dsp(tp);
  2543. if (err)
  2544. return err;
  2545. tg3_readphy(tp, MII_BMSR, &bmsr);
  2546. for (i = 0; i < 1000; i++) {
  2547. udelay(10);
  2548. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2549. (bmsr & BMSR_LSTATUS)) {
  2550. udelay(40);
  2551. break;
  2552. }
  2553. }
  2554. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2555. !(bmsr & BMSR_LSTATUS) &&
  2556. tp->link_config.active_speed == SPEED_1000) {
  2557. err = tg3_phy_reset(tp);
  2558. if (!err)
  2559. err = tg3_init_5401phy_dsp(tp);
  2560. if (err)
  2561. return err;
  2562. }
  2563. }
  2564. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2565. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2566. /* 5701 {A0,B0} CRC bug workaround */
  2567. tg3_writephy(tp, 0x15, 0x0a75);
  2568. tg3_writephy(tp, 0x1c, 0x8c68);
  2569. tg3_writephy(tp, 0x1c, 0x8d68);
  2570. tg3_writephy(tp, 0x1c, 0x8c68);
  2571. }
  2572. /* Clear pending interrupts... */
  2573. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2574. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2575. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2576. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2577. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2578. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2581. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2582. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2583. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2584. else
  2585. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2586. }
  2587. current_link_up = 0;
  2588. current_speed = SPEED_INVALID;
  2589. current_duplex = DUPLEX_INVALID;
  2590. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2591. u32 val;
  2592. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2593. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2594. if (!(val & (1 << 10))) {
  2595. val |= (1 << 10);
  2596. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2597. goto relink;
  2598. }
  2599. }
  2600. bmsr = 0;
  2601. for (i = 0; i < 100; i++) {
  2602. tg3_readphy(tp, MII_BMSR, &bmsr);
  2603. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2604. (bmsr & BMSR_LSTATUS))
  2605. break;
  2606. udelay(40);
  2607. }
  2608. if (bmsr & BMSR_LSTATUS) {
  2609. u32 aux_stat, bmcr;
  2610. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2611. for (i = 0; i < 2000; i++) {
  2612. udelay(10);
  2613. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2614. aux_stat)
  2615. break;
  2616. }
  2617. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2618. &current_speed,
  2619. &current_duplex);
  2620. bmcr = 0;
  2621. for (i = 0; i < 200; i++) {
  2622. tg3_readphy(tp, MII_BMCR, &bmcr);
  2623. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2624. continue;
  2625. if (bmcr && bmcr != 0x7fff)
  2626. break;
  2627. udelay(10);
  2628. }
  2629. lcl_adv = 0;
  2630. rmt_adv = 0;
  2631. tp->link_config.active_speed = current_speed;
  2632. tp->link_config.active_duplex = current_duplex;
  2633. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2634. if ((bmcr & BMCR_ANENABLE) &&
  2635. tg3_copper_is_advertising_all(tp,
  2636. tp->link_config.advertising)) {
  2637. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2638. &rmt_adv))
  2639. current_link_up = 1;
  2640. }
  2641. } else {
  2642. if (!(bmcr & BMCR_ANENABLE) &&
  2643. tp->link_config.speed == current_speed &&
  2644. tp->link_config.duplex == current_duplex &&
  2645. tp->link_config.flowctrl ==
  2646. tp->link_config.active_flowctrl) {
  2647. current_link_up = 1;
  2648. }
  2649. }
  2650. if (current_link_up == 1 &&
  2651. tp->link_config.active_duplex == DUPLEX_FULL)
  2652. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2653. }
  2654. relink:
  2655. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2656. u32 tmp;
  2657. tg3_phy_copper_begin(tp);
  2658. tg3_readphy(tp, MII_BMSR, &tmp);
  2659. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2660. (tmp & BMSR_LSTATUS))
  2661. current_link_up = 1;
  2662. }
  2663. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2664. if (current_link_up == 1) {
  2665. if (tp->link_config.active_speed == SPEED_100 ||
  2666. tp->link_config.active_speed == SPEED_10)
  2667. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2668. else
  2669. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2670. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2671. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2672. else
  2673. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2674. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2675. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2676. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2678. if (current_link_up == 1 &&
  2679. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2680. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2681. else
  2682. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2683. }
  2684. /* ??? Without this setting Netgear GA302T PHY does not
  2685. * ??? send/receive packets...
  2686. */
  2687. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2688. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2689. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2690. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2691. udelay(80);
  2692. }
  2693. tw32_f(MAC_MODE, tp->mac_mode);
  2694. udelay(40);
  2695. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2696. /* Polled via timer. */
  2697. tw32_f(MAC_EVENT, 0);
  2698. } else {
  2699. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2700. }
  2701. udelay(40);
  2702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2703. current_link_up == 1 &&
  2704. tp->link_config.active_speed == SPEED_1000 &&
  2705. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2706. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2707. udelay(120);
  2708. tw32_f(MAC_STATUS,
  2709. (MAC_STATUS_SYNC_CHANGED |
  2710. MAC_STATUS_CFG_CHANGED));
  2711. udelay(40);
  2712. tg3_write_mem(tp,
  2713. NIC_SRAM_FIRMWARE_MBOX,
  2714. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2715. }
  2716. /* Prevent send BD corruption. */
  2717. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2718. u16 oldlnkctl, newlnkctl;
  2719. pci_read_config_word(tp->pdev,
  2720. tp->pcie_cap + PCI_EXP_LNKCTL,
  2721. &oldlnkctl);
  2722. if (tp->link_config.active_speed == SPEED_100 ||
  2723. tp->link_config.active_speed == SPEED_10)
  2724. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2725. else
  2726. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2727. if (newlnkctl != oldlnkctl)
  2728. pci_write_config_word(tp->pdev,
  2729. tp->pcie_cap + PCI_EXP_LNKCTL,
  2730. newlnkctl);
  2731. }
  2732. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2733. if (current_link_up)
  2734. netif_carrier_on(tp->dev);
  2735. else
  2736. netif_carrier_off(tp->dev);
  2737. tg3_link_report(tp);
  2738. }
  2739. return 0;
  2740. }
  2741. struct tg3_fiber_aneginfo {
  2742. int state;
  2743. #define ANEG_STATE_UNKNOWN 0
  2744. #define ANEG_STATE_AN_ENABLE 1
  2745. #define ANEG_STATE_RESTART_INIT 2
  2746. #define ANEG_STATE_RESTART 3
  2747. #define ANEG_STATE_DISABLE_LINK_OK 4
  2748. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2749. #define ANEG_STATE_ABILITY_DETECT 6
  2750. #define ANEG_STATE_ACK_DETECT_INIT 7
  2751. #define ANEG_STATE_ACK_DETECT 8
  2752. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2753. #define ANEG_STATE_COMPLETE_ACK 10
  2754. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2755. #define ANEG_STATE_IDLE_DETECT 12
  2756. #define ANEG_STATE_LINK_OK 13
  2757. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2758. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2759. u32 flags;
  2760. #define MR_AN_ENABLE 0x00000001
  2761. #define MR_RESTART_AN 0x00000002
  2762. #define MR_AN_COMPLETE 0x00000004
  2763. #define MR_PAGE_RX 0x00000008
  2764. #define MR_NP_LOADED 0x00000010
  2765. #define MR_TOGGLE_TX 0x00000020
  2766. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2767. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2768. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2769. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2770. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2771. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2772. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2773. #define MR_TOGGLE_RX 0x00002000
  2774. #define MR_NP_RX 0x00004000
  2775. #define MR_LINK_OK 0x80000000
  2776. unsigned long link_time, cur_time;
  2777. u32 ability_match_cfg;
  2778. int ability_match_count;
  2779. char ability_match, idle_match, ack_match;
  2780. u32 txconfig, rxconfig;
  2781. #define ANEG_CFG_NP 0x00000080
  2782. #define ANEG_CFG_ACK 0x00000040
  2783. #define ANEG_CFG_RF2 0x00000020
  2784. #define ANEG_CFG_RF1 0x00000010
  2785. #define ANEG_CFG_PS2 0x00000001
  2786. #define ANEG_CFG_PS1 0x00008000
  2787. #define ANEG_CFG_HD 0x00004000
  2788. #define ANEG_CFG_FD 0x00002000
  2789. #define ANEG_CFG_INVAL 0x00001f06
  2790. };
  2791. #define ANEG_OK 0
  2792. #define ANEG_DONE 1
  2793. #define ANEG_TIMER_ENAB 2
  2794. #define ANEG_FAILED -1
  2795. #define ANEG_STATE_SETTLE_TIME 10000
  2796. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2797. struct tg3_fiber_aneginfo *ap)
  2798. {
  2799. u16 flowctrl;
  2800. unsigned long delta;
  2801. u32 rx_cfg_reg;
  2802. int ret;
  2803. if (ap->state == ANEG_STATE_UNKNOWN) {
  2804. ap->rxconfig = 0;
  2805. ap->link_time = 0;
  2806. ap->cur_time = 0;
  2807. ap->ability_match_cfg = 0;
  2808. ap->ability_match_count = 0;
  2809. ap->ability_match = 0;
  2810. ap->idle_match = 0;
  2811. ap->ack_match = 0;
  2812. }
  2813. ap->cur_time++;
  2814. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2815. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2816. if (rx_cfg_reg != ap->ability_match_cfg) {
  2817. ap->ability_match_cfg = rx_cfg_reg;
  2818. ap->ability_match = 0;
  2819. ap->ability_match_count = 0;
  2820. } else {
  2821. if (++ap->ability_match_count > 1) {
  2822. ap->ability_match = 1;
  2823. ap->ability_match_cfg = rx_cfg_reg;
  2824. }
  2825. }
  2826. if (rx_cfg_reg & ANEG_CFG_ACK)
  2827. ap->ack_match = 1;
  2828. else
  2829. ap->ack_match = 0;
  2830. ap->idle_match = 0;
  2831. } else {
  2832. ap->idle_match = 1;
  2833. ap->ability_match_cfg = 0;
  2834. ap->ability_match_count = 0;
  2835. ap->ability_match = 0;
  2836. ap->ack_match = 0;
  2837. rx_cfg_reg = 0;
  2838. }
  2839. ap->rxconfig = rx_cfg_reg;
  2840. ret = ANEG_OK;
  2841. switch(ap->state) {
  2842. case ANEG_STATE_UNKNOWN:
  2843. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2844. ap->state = ANEG_STATE_AN_ENABLE;
  2845. /* fallthru */
  2846. case ANEG_STATE_AN_ENABLE:
  2847. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2848. if (ap->flags & MR_AN_ENABLE) {
  2849. ap->link_time = 0;
  2850. ap->cur_time = 0;
  2851. ap->ability_match_cfg = 0;
  2852. ap->ability_match_count = 0;
  2853. ap->ability_match = 0;
  2854. ap->idle_match = 0;
  2855. ap->ack_match = 0;
  2856. ap->state = ANEG_STATE_RESTART_INIT;
  2857. } else {
  2858. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2859. }
  2860. break;
  2861. case ANEG_STATE_RESTART_INIT:
  2862. ap->link_time = ap->cur_time;
  2863. ap->flags &= ~(MR_NP_LOADED);
  2864. ap->txconfig = 0;
  2865. tw32(MAC_TX_AUTO_NEG, 0);
  2866. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2867. tw32_f(MAC_MODE, tp->mac_mode);
  2868. udelay(40);
  2869. ret = ANEG_TIMER_ENAB;
  2870. ap->state = ANEG_STATE_RESTART;
  2871. /* fallthru */
  2872. case ANEG_STATE_RESTART:
  2873. delta = ap->cur_time - ap->link_time;
  2874. if (delta > ANEG_STATE_SETTLE_TIME) {
  2875. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2876. } else {
  2877. ret = ANEG_TIMER_ENAB;
  2878. }
  2879. break;
  2880. case ANEG_STATE_DISABLE_LINK_OK:
  2881. ret = ANEG_DONE;
  2882. break;
  2883. case ANEG_STATE_ABILITY_DETECT_INIT:
  2884. ap->flags &= ~(MR_TOGGLE_TX);
  2885. ap->txconfig = ANEG_CFG_FD;
  2886. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2887. if (flowctrl & ADVERTISE_1000XPAUSE)
  2888. ap->txconfig |= ANEG_CFG_PS1;
  2889. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2890. ap->txconfig |= ANEG_CFG_PS2;
  2891. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2892. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2893. tw32_f(MAC_MODE, tp->mac_mode);
  2894. udelay(40);
  2895. ap->state = ANEG_STATE_ABILITY_DETECT;
  2896. break;
  2897. case ANEG_STATE_ABILITY_DETECT:
  2898. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2899. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2900. }
  2901. break;
  2902. case ANEG_STATE_ACK_DETECT_INIT:
  2903. ap->txconfig |= ANEG_CFG_ACK;
  2904. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2905. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2906. tw32_f(MAC_MODE, tp->mac_mode);
  2907. udelay(40);
  2908. ap->state = ANEG_STATE_ACK_DETECT;
  2909. /* fallthru */
  2910. case ANEG_STATE_ACK_DETECT:
  2911. if (ap->ack_match != 0) {
  2912. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2913. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2914. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2915. } else {
  2916. ap->state = ANEG_STATE_AN_ENABLE;
  2917. }
  2918. } else if (ap->ability_match != 0 &&
  2919. ap->rxconfig == 0) {
  2920. ap->state = ANEG_STATE_AN_ENABLE;
  2921. }
  2922. break;
  2923. case ANEG_STATE_COMPLETE_ACK_INIT:
  2924. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2925. ret = ANEG_FAILED;
  2926. break;
  2927. }
  2928. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2929. MR_LP_ADV_HALF_DUPLEX |
  2930. MR_LP_ADV_SYM_PAUSE |
  2931. MR_LP_ADV_ASYM_PAUSE |
  2932. MR_LP_ADV_REMOTE_FAULT1 |
  2933. MR_LP_ADV_REMOTE_FAULT2 |
  2934. MR_LP_ADV_NEXT_PAGE |
  2935. MR_TOGGLE_RX |
  2936. MR_NP_RX);
  2937. if (ap->rxconfig & ANEG_CFG_FD)
  2938. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2939. if (ap->rxconfig & ANEG_CFG_HD)
  2940. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2941. if (ap->rxconfig & ANEG_CFG_PS1)
  2942. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2943. if (ap->rxconfig & ANEG_CFG_PS2)
  2944. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2945. if (ap->rxconfig & ANEG_CFG_RF1)
  2946. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2947. if (ap->rxconfig & ANEG_CFG_RF2)
  2948. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2949. if (ap->rxconfig & ANEG_CFG_NP)
  2950. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2951. ap->link_time = ap->cur_time;
  2952. ap->flags ^= (MR_TOGGLE_TX);
  2953. if (ap->rxconfig & 0x0008)
  2954. ap->flags |= MR_TOGGLE_RX;
  2955. if (ap->rxconfig & ANEG_CFG_NP)
  2956. ap->flags |= MR_NP_RX;
  2957. ap->flags |= MR_PAGE_RX;
  2958. ap->state = ANEG_STATE_COMPLETE_ACK;
  2959. ret = ANEG_TIMER_ENAB;
  2960. break;
  2961. case ANEG_STATE_COMPLETE_ACK:
  2962. if (ap->ability_match != 0 &&
  2963. ap->rxconfig == 0) {
  2964. ap->state = ANEG_STATE_AN_ENABLE;
  2965. break;
  2966. }
  2967. delta = ap->cur_time - ap->link_time;
  2968. if (delta > ANEG_STATE_SETTLE_TIME) {
  2969. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2970. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2971. } else {
  2972. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2973. !(ap->flags & MR_NP_RX)) {
  2974. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2975. } else {
  2976. ret = ANEG_FAILED;
  2977. }
  2978. }
  2979. }
  2980. break;
  2981. case ANEG_STATE_IDLE_DETECT_INIT:
  2982. ap->link_time = ap->cur_time;
  2983. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2984. tw32_f(MAC_MODE, tp->mac_mode);
  2985. udelay(40);
  2986. ap->state = ANEG_STATE_IDLE_DETECT;
  2987. ret = ANEG_TIMER_ENAB;
  2988. break;
  2989. case ANEG_STATE_IDLE_DETECT:
  2990. if (ap->ability_match != 0 &&
  2991. ap->rxconfig == 0) {
  2992. ap->state = ANEG_STATE_AN_ENABLE;
  2993. break;
  2994. }
  2995. delta = ap->cur_time - ap->link_time;
  2996. if (delta > ANEG_STATE_SETTLE_TIME) {
  2997. /* XXX another gem from the Broadcom driver :( */
  2998. ap->state = ANEG_STATE_LINK_OK;
  2999. }
  3000. break;
  3001. case ANEG_STATE_LINK_OK:
  3002. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3003. ret = ANEG_DONE;
  3004. break;
  3005. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3006. /* ??? unimplemented */
  3007. break;
  3008. case ANEG_STATE_NEXT_PAGE_WAIT:
  3009. /* ??? unimplemented */
  3010. break;
  3011. default:
  3012. ret = ANEG_FAILED;
  3013. break;
  3014. }
  3015. return ret;
  3016. }
  3017. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3018. {
  3019. int res = 0;
  3020. struct tg3_fiber_aneginfo aninfo;
  3021. int status = ANEG_FAILED;
  3022. unsigned int tick;
  3023. u32 tmp;
  3024. tw32_f(MAC_TX_AUTO_NEG, 0);
  3025. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3026. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3027. udelay(40);
  3028. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3029. udelay(40);
  3030. memset(&aninfo, 0, sizeof(aninfo));
  3031. aninfo.flags |= MR_AN_ENABLE;
  3032. aninfo.state = ANEG_STATE_UNKNOWN;
  3033. aninfo.cur_time = 0;
  3034. tick = 0;
  3035. while (++tick < 195000) {
  3036. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3037. if (status == ANEG_DONE || status == ANEG_FAILED)
  3038. break;
  3039. udelay(1);
  3040. }
  3041. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3042. tw32_f(MAC_MODE, tp->mac_mode);
  3043. udelay(40);
  3044. *txflags = aninfo.txconfig;
  3045. *rxflags = aninfo.flags;
  3046. if (status == ANEG_DONE &&
  3047. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3048. MR_LP_ADV_FULL_DUPLEX)))
  3049. res = 1;
  3050. return res;
  3051. }
  3052. static void tg3_init_bcm8002(struct tg3 *tp)
  3053. {
  3054. u32 mac_status = tr32(MAC_STATUS);
  3055. int i;
  3056. /* Reset when initting first time or we have a link. */
  3057. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3058. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3059. return;
  3060. /* Set PLL lock range. */
  3061. tg3_writephy(tp, 0x16, 0x8007);
  3062. /* SW reset */
  3063. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3064. /* Wait for reset to complete. */
  3065. /* XXX schedule_timeout() ... */
  3066. for (i = 0; i < 500; i++)
  3067. udelay(10);
  3068. /* Config mode; select PMA/Ch 1 regs. */
  3069. tg3_writephy(tp, 0x10, 0x8411);
  3070. /* Enable auto-lock and comdet, select txclk for tx. */
  3071. tg3_writephy(tp, 0x11, 0x0a10);
  3072. tg3_writephy(tp, 0x18, 0x00a0);
  3073. tg3_writephy(tp, 0x16, 0x41ff);
  3074. /* Assert and deassert POR. */
  3075. tg3_writephy(tp, 0x13, 0x0400);
  3076. udelay(40);
  3077. tg3_writephy(tp, 0x13, 0x0000);
  3078. tg3_writephy(tp, 0x11, 0x0a50);
  3079. udelay(40);
  3080. tg3_writephy(tp, 0x11, 0x0a10);
  3081. /* Wait for signal to stabilize */
  3082. /* XXX schedule_timeout() ... */
  3083. for (i = 0; i < 15000; i++)
  3084. udelay(10);
  3085. /* Deselect the channel register so we can read the PHYID
  3086. * later.
  3087. */
  3088. tg3_writephy(tp, 0x10, 0x8011);
  3089. }
  3090. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3091. {
  3092. u16 flowctrl;
  3093. u32 sg_dig_ctrl, sg_dig_status;
  3094. u32 serdes_cfg, expected_sg_dig_ctrl;
  3095. int workaround, port_a;
  3096. int current_link_up;
  3097. serdes_cfg = 0;
  3098. expected_sg_dig_ctrl = 0;
  3099. workaround = 0;
  3100. port_a = 1;
  3101. current_link_up = 0;
  3102. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3103. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3104. workaround = 1;
  3105. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3106. port_a = 0;
  3107. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3108. /* preserve bits 20-23 for voltage regulator */
  3109. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3110. }
  3111. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3112. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3113. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3114. if (workaround) {
  3115. u32 val = serdes_cfg;
  3116. if (port_a)
  3117. val |= 0xc010000;
  3118. else
  3119. val |= 0x4010000;
  3120. tw32_f(MAC_SERDES_CFG, val);
  3121. }
  3122. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3123. }
  3124. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3125. tg3_setup_flow_control(tp, 0, 0);
  3126. current_link_up = 1;
  3127. }
  3128. goto out;
  3129. }
  3130. /* Want auto-negotiation. */
  3131. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3132. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3133. if (flowctrl & ADVERTISE_1000XPAUSE)
  3134. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3135. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3136. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3137. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3138. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3139. tp->serdes_counter &&
  3140. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3141. MAC_STATUS_RCVD_CFG)) ==
  3142. MAC_STATUS_PCS_SYNCED)) {
  3143. tp->serdes_counter--;
  3144. current_link_up = 1;
  3145. goto out;
  3146. }
  3147. restart_autoneg:
  3148. if (workaround)
  3149. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3150. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3151. udelay(5);
  3152. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3153. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3154. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3155. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3156. MAC_STATUS_SIGNAL_DET)) {
  3157. sg_dig_status = tr32(SG_DIG_STATUS);
  3158. mac_status = tr32(MAC_STATUS);
  3159. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3160. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3161. u32 local_adv = 0, remote_adv = 0;
  3162. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3163. local_adv |= ADVERTISE_1000XPAUSE;
  3164. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3165. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3166. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3167. remote_adv |= LPA_1000XPAUSE;
  3168. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3169. remote_adv |= LPA_1000XPAUSE_ASYM;
  3170. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3171. current_link_up = 1;
  3172. tp->serdes_counter = 0;
  3173. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3174. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3175. if (tp->serdes_counter)
  3176. tp->serdes_counter--;
  3177. else {
  3178. if (workaround) {
  3179. u32 val = serdes_cfg;
  3180. if (port_a)
  3181. val |= 0xc010000;
  3182. else
  3183. val |= 0x4010000;
  3184. tw32_f(MAC_SERDES_CFG, val);
  3185. }
  3186. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3187. udelay(40);
  3188. /* Link parallel detection - link is up */
  3189. /* only if we have PCS_SYNC and not */
  3190. /* receiving config code words */
  3191. mac_status = tr32(MAC_STATUS);
  3192. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3193. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3194. tg3_setup_flow_control(tp, 0, 0);
  3195. current_link_up = 1;
  3196. tp->tg3_flags2 |=
  3197. TG3_FLG2_PARALLEL_DETECT;
  3198. tp->serdes_counter =
  3199. SERDES_PARALLEL_DET_TIMEOUT;
  3200. } else
  3201. goto restart_autoneg;
  3202. }
  3203. }
  3204. } else {
  3205. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3206. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3207. }
  3208. out:
  3209. return current_link_up;
  3210. }
  3211. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3212. {
  3213. int current_link_up = 0;
  3214. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3215. goto out;
  3216. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3217. u32 txflags, rxflags;
  3218. int i;
  3219. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3220. u32 local_adv = 0, remote_adv = 0;
  3221. if (txflags & ANEG_CFG_PS1)
  3222. local_adv |= ADVERTISE_1000XPAUSE;
  3223. if (txflags & ANEG_CFG_PS2)
  3224. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3225. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3226. remote_adv |= LPA_1000XPAUSE;
  3227. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3228. remote_adv |= LPA_1000XPAUSE_ASYM;
  3229. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3230. current_link_up = 1;
  3231. }
  3232. for (i = 0; i < 30; i++) {
  3233. udelay(20);
  3234. tw32_f(MAC_STATUS,
  3235. (MAC_STATUS_SYNC_CHANGED |
  3236. MAC_STATUS_CFG_CHANGED));
  3237. udelay(40);
  3238. if ((tr32(MAC_STATUS) &
  3239. (MAC_STATUS_SYNC_CHANGED |
  3240. MAC_STATUS_CFG_CHANGED)) == 0)
  3241. break;
  3242. }
  3243. mac_status = tr32(MAC_STATUS);
  3244. if (current_link_up == 0 &&
  3245. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3246. !(mac_status & MAC_STATUS_RCVD_CFG))
  3247. current_link_up = 1;
  3248. } else {
  3249. tg3_setup_flow_control(tp, 0, 0);
  3250. /* Forcing 1000FD link up. */
  3251. current_link_up = 1;
  3252. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3253. udelay(40);
  3254. tw32_f(MAC_MODE, tp->mac_mode);
  3255. udelay(40);
  3256. }
  3257. out:
  3258. return current_link_up;
  3259. }
  3260. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3261. {
  3262. u32 orig_pause_cfg;
  3263. u16 orig_active_speed;
  3264. u8 orig_active_duplex;
  3265. u32 mac_status;
  3266. int current_link_up;
  3267. int i;
  3268. orig_pause_cfg = tp->link_config.active_flowctrl;
  3269. orig_active_speed = tp->link_config.active_speed;
  3270. orig_active_duplex = tp->link_config.active_duplex;
  3271. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3272. netif_carrier_ok(tp->dev) &&
  3273. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3274. mac_status = tr32(MAC_STATUS);
  3275. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3276. MAC_STATUS_SIGNAL_DET |
  3277. MAC_STATUS_CFG_CHANGED |
  3278. MAC_STATUS_RCVD_CFG);
  3279. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3280. MAC_STATUS_SIGNAL_DET)) {
  3281. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3282. MAC_STATUS_CFG_CHANGED));
  3283. return 0;
  3284. }
  3285. }
  3286. tw32_f(MAC_TX_AUTO_NEG, 0);
  3287. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3288. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3289. tw32_f(MAC_MODE, tp->mac_mode);
  3290. udelay(40);
  3291. if (tp->phy_id == PHY_ID_BCM8002)
  3292. tg3_init_bcm8002(tp);
  3293. /* Enable link change event even when serdes polling. */
  3294. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3295. udelay(40);
  3296. current_link_up = 0;
  3297. mac_status = tr32(MAC_STATUS);
  3298. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3299. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3300. else
  3301. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3302. tp->napi[0].hw_status->status =
  3303. (SD_STATUS_UPDATED |
  3304. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3305. for (i = 0; i < 100; i++) {
  3306. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3307. MAC_STATUS_CFG_CHANGED));
  3308. udelay(5);
  3309. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3310. MAC_STATUS_CFG_CHANGED |
  3311. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3312. break;
  3313. }
  3314. mac_status = tr32(MAC_STATUS);
  3315. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3316. current_link_up = 0;
  3317. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3318. tp->serdes_counter == 0) {
  3319. tw32_f(MAC_MODE, (tp->mac_mode |
  3320. MAC_MODE_SEND_CONFIGS));
  3321. udelay(1);
  3322. tw32_f(MAC_MODE, tp->mac_mode);
  3323. }
  3324. }
  3325. if (current_link_up == 1) {
  3326. tp->link_config.active_speed = SPEED_1000;
  3327. tp->link_config.active_duplex = DUPLEX_FULL;
  3328. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3329. LED_CTRL_LNKLED_OVERRIDE |
  3330. LED_CTRL_1000MBPS_ON));
  3331. } else {
  3332. tp->link_config.active_speed = SPEED_INVALID;
  3333. tp->link_config.active_duplex = DUPLEX_INVALID;
  3334. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3335. LED_CTRL_LNKLED_OVERRIDE |
  3336. LED_CTRL_TRAFFIC_OVERRIDE));
  3337. }
  3338. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3339. if (current_link_up)
  3340. netif_carrier_on(tp->dev);
  3341. else
  3342. netif_carrier_off(tp->dev);
  3343. tg3_link_report(tp);
  3344. } else {
  3345. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3346. if (orig_pause_cfg != now_pause_cfg ||
  3347. orig_active_speed != tp->link_config.active_speed ||
  3348. orig_active_duplex != tp->link_config.active_duplex)
  3349. tg3_link_report(tp);
  3350. }
  3351. return 0;
  3352. }
  3353. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3354. {
  3355. int current_link_up, err = 0;
  3356. u32 bmsr, bmcr;
  3357. u16 current_speed;
  3358. u8 current_duplex;
  3359. u32 local_adv, remote_adv;
  3360. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3361. tw32_f(MAC_MODE, tp->mac_mode);
  3362. udelay(40);
  3363. tw32(MAC_EVENT, 0);
  3364. tw32_f(MAC_STATUS,
  3365. (MAC_STATUS_SYNC_CHANGED |
  3366. MAC_STATUS_CFG_CHANGED |
  3367. MAC_STATUS_MI_COMPLETION |
  3368. MAC_STATUS_LNKSTATE_CHANGED));
  3369. udelay(40);
  3370. if (force_reset)
  3371. tg3_phy_reset(tp);
  3372. current_link_up = 0;
  3373. current_speed = SPEED_INVALID;
  3374. current_duplex = DUPLEX_INVALID;
  3375. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3376. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3377. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3378. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3379. bmsr |= BMSR_LSTATUS;
  3380. else
  3381. bmsr &= ~BMSR_LSTATUS;
  3382. }
  3383. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3384. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3385. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3386. /* do nothing, just check for link up at the end */
  3387. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3388. u32 adv, new_adv;
  3389. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3390. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3391. ADVERTISE_1000XPAUSE |
  3392. ADVERTISE_1000XPSE_ASYM |
  3393. ADVERTISE_SLCT);
  3394. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3395. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3396. new_adv |= ADVERTISE_1000XHALF;
  3397. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3398. new_adv |= ADVERTISE_1000XFULL;
  3399. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3400. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3401. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3402. tg3_writephy(tp, MII_BMCR, bmcr);
  3403. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3404. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3405. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3406. return err;
  3407. }
  3408. } else {
  3409. u32 new_bmcr;
  3410. bmcr &= ~BMCR_SPEED1000;
  3411. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3412. if (tp->link_config.duplex == DUPLEX_FULL)
  3413. new_bmcr |= BMCR_FULLDPLX;
  3414. if (new_bmcr != bmcr) {
  3415. /* BMCR_SPEED1000 is a reserved bit that needs
  3416. * to be set on write.
  3417. */
  3418. new_bmcr |= BMCR_SPEED1000;
  3419. /* Force a linkdown */
  3420. if (netif_carrier_ok(tp->dev)) {
  3421. u32 adv;
  3422. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3423. adv &= ~(ADVERTISE_1000XFULL |
  3424. ADVERTISE_1000XHALF |
  3425. ADVERTISE_SLCT);
  3426. tg3_writephy(tp, MII_ADVERTISE, adv);
  3427. tg3_writephy(tp, MII_BMCR, bmcr |
  3428. BMCR_ANRESTART |
  3429. BMCR_ANENABLE);
  3430. udelay(10);
  3431. netif_carrier_off(tp->dev);
  3432. }
  3433. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3434. bmcr = new_bmcr;
  3435. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3436. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3437. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3438. ASIC_REV_5714) {
  3439. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3440. bmsr |= BMSR_LSTATUS;
  3441. else
  3442. bmsr &= ~BMSR_LSTATUS;
  3443. }
  3444. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3445. }
  3446. }
  3447. if (bmsr & BMSR_LSTATUS) {
  3448. current_speed = SPEED_1000;
  3449. current_link_up = 1;
  3450. if (bmcr & BMCR_FULLDPLX)
  3451. current_duplex = DUPLEX_FULL;
  3452. else
  3453. current_duplex = DUPLEX_HALF;
  3454. local_adv = 0;
  3455. remote_adv = 0;
  3456. if (bmcr & BMCR_ANENABLE) {
  3457. u32 common;
  3458. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3459. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3460. common = local_adv & remote_adv;
  3461. if (common & (ADVERTISE_1000XHALF |
  3462. ADVERTISE_1000XFULL)) {
  3463. if (common & ADVERTISE_1000XFULL)
  3464. current_duplex = DUPLEX_FULL;
  3465. else
  3466. current_duplex = DUPLEX_HALF;
  3467. }
  3468. else
  3469. current_link_up = 0;
  3470. }
  3471. }
  3472. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3473. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3474. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3475. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3476. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3477. tw32_f(MAC_MODE, tp->mac_mode);
  3478. udelay(40);
  3479. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3480. tp->link_config.active_speed = current_speed;
  3481. tp->link_config.active_duplex = current_duplex;
  3482. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3483. if (current_link_up)
  3484. netif_carrier_on(tp->dev);
  3485. else {
  3486. netif_carrier_off(tp->dev);
  3487. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3488. }
  3489. tg3_link_report(tp);
  3490. }
  3491. return err;
  3492. }
  3493. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3494. {
  3495. if (tp->serdes_counter) {
  3496. /* Give autoneg time to complete. */
  3497. tp->serdes_counter--;
  3498. return;
  3499. }
  3500. if (!netif_carrier_ok(tp->dev) &&
  3501. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3502. u32 bmcr;
  3503. tg3_readphy(tp, MII_BMCR, &bmcr);
  3504. if (bmcr & BMCR_ANENABLE) {
  3505. u32 phy1, phy2;
  3506. /* Select shadow register 0x1f */
  3507. tg3_writephy(tp, 0x1c, 0x7c00);
  3508. tg3_readphy(tp, 0x1c, &phy1);
  3509. /* Select expansion interrupt status register */
  3510. tg3_writephy(tp, 0x17, 0x0f01);
  3511. tg3_readphy(tp, 0x15, &phy2);
  3512. tg3_readphy(tp, 0x15, &phy2);
  3513. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3514. /* We have signal detect and not receiving
  3515. * config code words, link is up by parallel
  3516. * detection.
  3517. */
  3518. bmcr &= ~BMCR_ANENABLE;
  3519. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3520. tg3_writephy(tp, MII_BMCR, bmcr);
  3521. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3522. }
  3523. }
  3524. }
  3525. else if (netif_carrier_ok(tp->dev) &&
  3526. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3527. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3528. u32 phy2;
  3529. /* Select expansion interrupt status register */
  3530. tg3_writephy(tp, 0x17, 0x0f01);
  3531. tg3_readphy(tp, 0x15, &phy2);
  3532. if (phy2 & 0x20) {
  3533. u32 bmcr;
  3534. /* Config code words received, turn on autoneg. */
  3535. tg3_readphy(tp, MII_BMCR, &bmcr);
  3536. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3537. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3538. }
  3539. }
  3540. }
  3541. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3542. {
  3543. int err;
  3544. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3545. err = tg3_setup_fiber_phy(tp, force_reset);
  3546. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3547. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3548. } else {
  3549. err = tg3_setup_copper_phy(tp, force_reset);
  3550. }
  3551. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3552. u32 val, scale;
  3553. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3554. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3555. scale = 65;
  3556. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3557. scale = 6;
  3558. else
  3559. scale = 12;
  3560. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3561. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3562. tw32(GRC_MISC_CFG, val);
  3563. }
  3564. if (tp->link_config.active_speed == SPEED_1000 &&
  3565. tp->link_config.active_duplex == DUPLEX_HALF)
  3566. tw32(MAC_TX_LENGTHS,
  3567. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3568. (6 << TX_LENGTHS_IPG_SHIFT) |
  3569. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3570. else
  3571. tw32(MAC_TX_LENGTHS,
  3572. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3573. (6 << TX_LENGTHS_IPG_SHIFT) |
  3574. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3575. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3576. if (netif_carrier_ok(tp->dev)) {
  3577. tw32(HOSTCC_STAT_COAL_TICKS,
  3578. tp->coal.stats_block_coalesce_usecs);
  3579. } else {
  3580. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3581. }
  3582. }
  3583. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3584. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3585. if (!netif_carrier_ok(tp->dev))
  3586. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3587. tp->pwrmgmt_thresh;
  3588. else
  3589. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3590. tw32(PCIE_PWR_MGMT_THRESH, val);
  3591. }
  3592. return err;
  3593. }
  3594. /* This is called whenever we suspect that the system chipset is re-
  3595. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3596. * is bogus tx completions. We try to recover by setting the
  3597. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3598. * in the workqueue.
  3599. */
  3600. static void tg3_tx_recover(struct tg3 *tp)
  3601. {
  3602. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3603. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3604. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3605. "mapped I/O cycles to the network device, attempting to "
  3606. "recover. Please report the problem to the driver maintainer "
  3607. "and include system chipset information.\n", tp->dev->name);
  3608. spin_lock(&tp->lock);
  3609. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3610. spin_unlock(&tp->lock);
  3611. }
  3612. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3613. {
  3614. smp_mb();
  3615. return tnapi->tx_pending -
  3616. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3617. }
  3618. /* Tigon3 never reports partial packet sends. So we do not
  3619. * need special logic to handle SKBs that have not had all
  3620. * of their frags sent yet, like SunGEM does.
  3621. */
  3622. static void tg3_tx(struct tg3_napi *tnapi)
  3623. {
  3624. struct tg3 *tp = tnapi->tp;
  3625. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3626. u32 sw_idx = tnapi->tx_cons;
  3627. struct netdev_queue *txq;
  3628. int index = tnapi - tp->napi;
  3629. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3630. index--;
  3631. txq = netdev_get_tx_queue(tp->dev, index);
  3632. while (sw_idx != hw_idx) {
  3633. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3634. struct sk_buff *skb = ri->skb;
  3635. int i, tx_bug = 0;
  3636. if (unlikely(skb == NULL)) {
  3637. tg3_tx_recover(tp);
  3638. return;
  3639. }
  3640. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3641. ri->skb = NULL;
  3642. sw_idx = NEXT_TX(sw_idx);
  3643. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3644. ri = &tnapi->tx_buffers[sw_idx];
  3645. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3646. tx_bug = 1;
  3647. sw_idx = NEXT_TX(sw_idx);
  3648. }
  3649. dev_kfree_skb(skb);
  3650. if (unlikely(tx_bug)) {
  3651. tg3_tx_recover(tp);
  3652. return;
  3653. }
  3654. }
  3655. tnapi->tx_cons = sw_idx;
  3656. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3657. * before checking for netif_queue_stopped(). Without the
  3658. * memory barrier, there is a small possibility that tg3_start_xmit()
  3659. * will miss it and cause the queue to be stopped forever.
  3660. */
  3661. smp_mb();
  3662. if (unlikely(netif_tx_queue_stopped(txq) &&
  3663. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3664. __netif_tx_lock(txq, smp_processor_id());
  3665. if (netif_tx_queue_stopped(txq) &&
  3666. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3667. netif_tx_wake_queue(txq);
  3668. __netif_tx_unlock(txq);
  3669. }
  3670. }
  3671. /* Returns size of skb allocated or < 0 on error.
  3672. *
  3673. * We only need to fill in the address because the other members
  3674. * of the RX descriptor are invariant, see tg3_init_rings.
  3675. *
  3676. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3677. * posting buffers we only dirty the first cache line of the RX
  3678. * descriptor (containing the address). Whereas for the RX status
  3679. * buffers the cpu only reads the last cacheline of the RX descriptor
  3680. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3681. */
  3682. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3683. int src_idx, u32 dest_idx_unmasked)
  3684. {
  3685. struct tg3 *tp = tnapi->tp;
  3686. struct tg3_rx_buffer_desc *desc;
  3687. struct ring_info *map, *src_map;
  3688. struct sk_buff *skb;
  3689. dma_addr_t mapping;
  3690. int skb_size, dest_idx;
  3691. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3692. src_map = NULL;
  3693. switch (opaque_key) {
  3694. case RXD_OPAQUE_RING_STD:
  3695. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3696. desc = &tpr->rx_std[dest_idx];
  3697. map = &tpr->rx_std_buffers[dest_idx];
  3698. if (src_idx >= 0)
  3699. src_map = &tpr->rx_std_buffers[src_idx];
  3700. skb_size = tp->rx_pkt_map_sz;
  3701. break;
  3702. case RXD_OPAQUE_RING_JUMBO:
  3703. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3704. desc = &tpr->rx_jmb[dest_idx].std;
  3705. map = &tpr->rx_jmb_buffers[dest_idx];
  3706. if (src_idx >= 0)
  3707. src_map = &tpr->rx_jmb_buffers[src_idx];
  3708. skb_size = TG3_RX_JMB_MAP_SZ;
  3709. break;
  3710. default:
  3711. return -EINVAL;
  3712. }
  3713. /* Do not overwrite any of the map or rp information
  3714. * until we are sure we can commit to a new buffer.
  3715. *
  3716. * Callers depend upon this behavior and assume that
  3717. * we leave everything unchanged if we fail.
  3718. */
  3719. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3720. if (skb == NULL)
  3721. return -ENOMEM;
  3722. skb_reserve(skb, tp->rx_offset);
  3723. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3724. PCI_DMA_FROMDEVICE);
  3725. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3726. dev_kfree_skb(skb);
  3727. return -EIO;
  3728. }
  3729. map->skb = skb;
  3730. pci_unmap_addr_set(map, mapping, mapping);
  3731. if (src_map != NULL)
  3732. src_map->skb = NULL;
  3733. desc->addr_hi = ((u64)mapping >> 32);
  3734. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3735. return skb_size;
  3736. }
  3737. /* We only need to move over in the address because the other
  3738. * members of the RX descriptor are invariant. See notes above
  3739. * tg3_alloc_rx_skb for full details.
  3740. */
  3741. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3742. int src_idx, u32 dest_idx_unmasked)
  3743. {
  3744. struct tg3 *tp = tnapi->tp;
  3745. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3746. struct ring_info *src_map, *dest_map;
  3747. int dest_idx;
  3748. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3749. switch (opaque_key) {
  3750. case RXD_OPAQUE_RING_STD:
  3751. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3752. dest_desc = &tpr->rx_std[dest_idx];
  3753. dest_map = &tpr->rx_std_buffers[dest_idx];
  3754. src_desc = &tpr->rx_std[src_idx];
  3755. src_map = &tpr->rx_std_buffers[src_idx];
  3756. break;
  3757. case RXD_OPAQUE_RING_JUMBO:
  3758. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3759. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3760. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3761. src_desc = &tpr->rx_jmb[src_idx].std;
  3762. src_map = &tpr->rx_jmb_buffers[src_idx];
  3763. break;
  3764. default:
  3765. return;
  3766. }
  3767. dest_map->skb = src_map->skb;
  3768. pci_unmap_addr_set(dest_map, mapping,
  3769. pci_unmap_addr(src_map, mapping));
  3770. dest_desc->addr_hi = src_desc->addr_hi;
  3771. dest_desc->addr_lo = src_desc->addr_lo;
  3772. src_map->skb = NULL;
  3773. }
  3774. /* The RX ring scheme is composed of multiple rings which post fresh
  3775. * buffers to the chip, and one special ring the chip uses to report
  3776. * status back to the host.
  3777. *
  3778. * The special ring reports the status of received packets to the
  3779. * host. The chip does not write into the original descriptor the
  3780. * RX buffer was obtained from. The chip simply takes the original
  3781. * descriptor as provided by the host, updates the status and length
  3782. * field, then writes this into the next status ring entry.
  3783. *
  3784. * Each ring the host uses to post buffers to the chip is described
  3785. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3786. * it is first placed into the on-chip ram. When the packet's length
  3787. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3788. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3789. * which is within the range of the new packet's length is chosen.
  3790. *
  3791. * The "separate ring for rx status" scheme may sound queer, but it makes
  3792. * sense from a cache coherency perspective. If only the host writes
  3793. * to the buffer post rings, and only the chip writes to the rx status
  3794. * rings, then cache lines never move beyond shared-modified state.
  3795. * If both the host and chip were to write into the same ring, cache line
  3796. * eviction could occur since both entities want it in an exclusive state.
  3797. */
  3798. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3799. {
  3800. struct tg3 *tp = tnapi->tp;
  3801. u32 work_mask, rx_std_posted = 0;
  3802. u32 sw_idx = tnapi->rx_rcb_ptr;
  3803. u16 hw_idx;
  3804. int received;
  3805. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3806. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3807. /*
  3808. * We need to order the read of hw_idx and the read of
  3809. * the opaque cookie.
  3810. */
  3811. rmb();
  3812. work_mask = 0;
  3813. received = 0;
  3814. while (sw_idx != hw_idx && budget > 0) {
  3815. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3816. unsigned int len;
  3817. struct sk_buff *skb;
  3818. dma_addr_t dma_addr;
  3819. u32 opaque_key, desc_idx, *post_ptr;
  3820. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3821. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3822. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3823. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3824. dma_addr = pci_unmap_addr(ri, mapping);
  3825. skb = ri->skb;
  3826. post_ptr = &tpr->rx_std_ptr;
  3827. rx_std_posted++;
  3828. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3829. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3830. dma_addr = pci_unmap_addr(ri, mapping);
  3831. skb = ri->skb;
  3832. post_ptr = &tpr->rx_jmb_ptr;
  3833. } else
  3834. goto next_pkt_nopost;
  3835. work_mask |= opaque_key;
  3836. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3837. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3838. drop_it:
  3839. tg3_recycle_rx(tnapi, opaque_key,
  3840. desc_idx, *post_ptr);
  3841. drop_it_no_recycle:
  3842. /* Other statistics kept track of by card. */
  3843. tp->net_stats.rx_dropped++;
  3844. goto next_pkt;
  3845. }
  3846. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3847. ETH_FCS_LEN;
  3848. if (len > RX_COPY_THRESHOLD
  3849. && tp->rx_offset == NET_IP_ALIGN
  3850. /* rx_offset will likely not equal NET_IP_ALIGN
  3851. * if this is a 5701 card running in PCI-X mode
  3852. * [see tg3_get_invariants()]
  3853. */
  3854. ) {
  3855. int skb_size;
  3856. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3857. desc_idx, *post_ptr);
  3858. if (skb_size < 0)
  3859. goto drop_it;
  3860. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3861. PCI_DMA_FROMDEVICE);
  3862. skb_put(skb, len);
  3863. } else {
  3864. struct sk_buff *copy_skb;
  3865. tg3_recycle_rx(tnapi, opaque_key,
  3866. desc_idx, *post_ptr);
  3867. copy_skb = netdev_alloc_skb(tp->dev,
  3868. len + TG3_RAW_IP_ALIGN);
  3869. if (copy_skb == NULL)
  3870. goto drop_it_no_recycle;
  3871. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3872. skb_put(copy_skb, len);
  3873. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3874. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3875. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3876. /* We'll reuse the original ring buffer. */
  3877. skb = copy_skb;
  3878. }
  3879. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3880. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3881. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3882. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3883. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3884. else
  3885. skb->ip_summed = CHECKSUM_NONE;
  3886. skb->protocol = eth_type_trans(skb, tp->dev);
  3887. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3888. skb->protocol != htons(ETH_P_8021Q)) {
  3889. dev_kfree_skb(skb);
  3890. goto next_pkt;
  3891. }
  3892. #if TG3_VLAN_TAG_USED
  3893. if (tp->vlgrp != NULL &&
  3894. desc->type_flags & RXD_FLAG_VLAN) {
  3895. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3896. desc->err_vlan & RXD_VLAN_MASK, skb);
  3897. } else
  3898. #endif
  3899. napi_gro_receive(&tnapi->napi, skb);
  3900. received++;
  3901. budget--;
  3902. next_pkt:
  3903. (*post_ptr)++;
  3904. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3905. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3906. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3907. TG3_64BIT_REG_LOW, idx);
  3908. work_mask &= ~RXD_OPAQUE_RING_STD;
  3909. rx_std_posted = 0;
  3910. }
  3911. next_pkt_nopost:
  3912. sw_idx++;
  3913. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3914. /* Refresh hw_idx to see if there is new work */
  3915. if (sw_idx == hw_idx) {
  3916. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3917. rmb();
  3918. }
  3919. }
  3920. /* ACK the status ring. */
  3921. tnapi->rx_rcb_ptr = sw_idx;
  3922. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3923. /* Refill RX ring(s). */
  3924. if (work_mask & RXD_OPAQUE_RING_STD) {
  3925. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3926. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3927. sw_idx);
  3928. }
  3929. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3930. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3931. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3932. sw_idx);
  3933. }
  3934. mmiowb();
  3935. return received;
  3936. }
  3937. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3938. {
  3939. struct tg3 *tp = tnapi->tp;
  3940. struct tg3_hw_status *sblk = tnapi->hw_status;
  3941. /* handle link change and other phy events */
  3942. if (!(tp->tg3_flags &
  3943. (TG3_FLAG_USE_LINKCHG_REG |
  3944. TG3_FLAG_POLL_SERDES))) {
  3945. if (sblk->status & SD_STATUS_LINK_CHG) {
  3946. sblk->status = SD_STATUS_UPDATED |
  3947. (sblk->status & ~SD_STATUS_LINK_CHG);
  3948. spin_lock(&tp->lock);
  3949. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3950. tw32_f(MAC_STATUS,
  3951. (MAC_STATUS_SYNC_CHANGED |
  3952. MAC_STATUS_CFG_CHANGED |
  3953. MAC_STATUS_MI_COMPLETION |
  3954. MAC_STATUS_LNKSTATE_CHANGED));
  3955. udelay(40);
  3956. } else
  3957. tg3_setup_phy(tp, 0);
  3958. spin_unlock(&tp->lock);
  3959. }
  3960. }
  3961. /* run TX completion thread */
  3962. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3963. tg3_tx(tnapi);
  3964. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3965. return work_done;
  3966. }
  3967. /* run RX thread, within the bounds set by NAPI.
  3968. * All RX "locking" is done by ensuring outside
  3969. * code synchronizes with tg3->napi.poll()
  3970. */
  3971. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3972. work_done += tg3_rx(tnapi, budget - work_done);
  3973. return work_done;
  3974. }
  3975. static int tg3_poll(struct napi_struct *napi, int budget)
  3976. {
  3977. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3978. struct tg3 *tp = tnapi->tp;
  3979. int work_done = 0;
  3980. struct tg3_hw_status *sblk = tnapi->hw_status;
  3981. while (1) {
  3982. work_done = tg3_poll_work(tnapi, work_done, budget);
  3983. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3984. goto tx_recovery;
  3985. if (unlikely(work_done >= budget))
  3986. break;
  3987. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3988. /* tp->last_tag is used in tg3_int_reenable() below
  3989. * to tell the hw how much work has been processed,
  3990. * so we must read it before checking for more work.
  3991. */
  3992. tnapi->last_tag = sblk->status_tag;
  3993. tnapi->last_irq_tag = tnapi->last_tag;
  3994. rmb();
  3995. } else
  3996. sblk->status &= ~SD_STATUS_UPDATED;
  3997. if (likely(!tg3_has_work(tnapi))) {
  3998. napi_complete(napi);
  3999. tg3_int_reenable(tnapi);
  4000. break;
  4001. }
  4002. }
  4003. return work_done;
  4004. tx_recovery:
  4005. /* work_done is guaranteed to be less than budget. */
  4006. napi_complete(napi);
  4007. schedule_work(&tp->reset_task);
  4008. return work_done;
  4009. }
  4010. static void tg3_irq_quiesce(struct tg3 *tp)
  4011. {
  4012. int i;
  4013. BUG_ON(tp->irq_sync);
  4014. tp->irq_sync = 1;
  4015. smp_mb();
  4016. for (i = 0; i < tp->irq_cnt; i++)
  4017. synchronize_irq(tp->napi[i].irq_vec);
  4018. }
  4019. static inline int tg3_irq_sync(struct tg3 *tp)
  4020. {
  4021. return tp->irq_sync;
  4022. }
  4023. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4024. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4025. * with as well. Most of the time, this is not necessary except when
  4026. * shutting down the device.
  4027. */
  4028. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4029. {
  4030. spin_lock_bh(&tp->lock);
  4031. if (irq_sync)
  4032. tg3_irq_quiesce(tp);
  4033. }
  4034. static inline void tg3_full_unlock(struct tg3 *tp)
  4035. {
  4036. spin_unlock_bh(&tp->lock);
  4037. }
  4038. /* One-shot MSI handler - Chip automatically disables interrupt
  4039. * after sending MSI so driver doesn't have to do it.
  4040. */
  4041. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4042. {
  4043. struct tg3_napi *tnapi = dev_id;
  4044. struct tg3 *tp = tnapi->tp;
  4045. prefetch(tnapi->hw_status);
  4046. if (tnapi->rx_rcb)
  4047. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4048. if (likely(!tg3_irq_sync(tp)))
  4049. napi_schedule(&tnapi->napi);
  4050. return IRQ_HANDLED;
  4051. }
  4052. /* MSI ISR - No need to check for interrupt sharing and no need to
  4053. * flush status block and interrupt mailbox. PCI ordering rules
  4054. * guarantee that MSI will arrive after the status block.
  4055. */
  4056. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4057. {
  4058. struct tg3_napi *tnapi = dev_id;
  4059. struct tg3 *tp = tnapi->tp;
  4060. prefetch(tnapi->hw_status);
  4061. if (tnapi->rx_rcb)
  4062. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4063. /*
  4064. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4065. * chip-internal interrupt pending events.
  4066. * Writing non-zero to intr-mbox-0 additional tells the
  4067. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4068. * event coalescing.
  4069. */
  4070. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4071. if (likely(!tg3_irq_sync(tp)))
  4072. napi_schedule(&tnapi->napi);
  4073. return IRQ_RETVAL(1);
  4074. }
  4075. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4076. {
  4077. struct tg3_napi *tnapi = dev_id;
  4078. struct tg3 *tp = tnapi->tp;
  4079. struct tg3_hw_status *sblk = tnapi->hw_status;
  4080. unsigned int handled = 1;
  4081. /* In INTx mode, it is possible for the interrupt to arrive at
  4082. * the CPU before the status block posted prior to the interrupt.
  4083. * Reading the PCI State register will confirm whether the
  4084. * interrupt is ours and will flush the status block.
  4085. */
  4086. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4087. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4088. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4089. handled = 0;
  4090. goto out;
  4091. }
  4092. }
  4093. /*
  4094. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4095. * chip-internal interrupt pending events.
  4096. * Writing non-zero to intr-mbox-0 additional tells the
  4097. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4098. * event coalescing.
  4099. *
  4100. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4101. * spurious interrupts. The flush impacts performance but
  4102. * excessive spurious interrupts can be worse in some cases.
  4103. */
  4104. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4105. if (tg3_irq_sync(tp))
  4106. goto out;
  4107. sblk->status &= ~SD_STATUS_UPDATED;
  4108. if (likely(tg3_has_work(tnapi))) {
  4109. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4110. napi_schedule(&tnapi->napi);
  4111. } else {
  4112. /* No work, shared interrupt perhaps? re-enable
  4113. * interrupts, and flush that PCI write
  4114. */
  4115. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4116. 0x00000000);
  4117. }
  4118. out:
  4119. return IRQ_RETVAL(handled);
  4120. }
  4121. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4122. {
  4123. struct tg3_napi *tnapi = dev_id;
  4124. struct tg3 *tp = tnapi->tp;
  4125. struct tg3_hw_status *sblk = tnapi->hw_status;
  4126. unsigned int handled = 1;
  4127. /* In INTx mode, it is possible for the interrupt to arrive at
  4128. * the CPU before the status block posted prior to the interrupt.
  4129. * Reading the PCI State register will confirm whether the
  4130. * interrupt is ours and will flush the status block.
  4131. */
  4132. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4133. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4134. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4135. handled = 0;
  4136. goto out;
  4137. }
  4138. }
  4139. /*
  4140. * writing any value to intr-mbox-0 clears PCI INTA# and
  4141. * chip-internal interrupt pending events.
  4142. * writing non-zero to intr-mbox-0 additional tells the
  4143. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4144. * event coalescing.
  4145. *
  4146. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4147. * spurious interrupts. The flush impacts performance but
  4148. * excessive spurious interrupts can be worse in some cases.
  4149. */
  4150. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4151. /*
  4152. * In a shared interrupt configuration, sometimes other devices'
  4153. * interrupts will scream. We record the current status tag here
  4154. * so that the above check can report that the screaming interrupts
  4155. * are unhandled. Eventually they will be silenced.
  4156. */
  4157. tnapi->last_irq_tag = sblk->status_tag;
  4158. if (tg3_irq_sync(tp))
  4159. goto out;
  4160. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4161. napi_schedule(&tnapi->napi);
  4162. out:
  4163. return IRQ_RETVAL(handled);
  4164. }
  4165. /* ISR for interrupt test */
  4166. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4167. {
  4168. struct tg3_napi *tnapi = dev_id;
  4169. struct tg3 *tp = tnapi->tp;
  4170. struct tg3_hw_status *sblk = tnapi->hw_status;
  4171. if ((sblk->status & SD_STATUS_UPDATED) ||
  4172. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4173. tg3_disable_ints(tp);
  4174. return IRQ_RETVAL(1);
  4175. }
  4176. return IRQ_RETVAL(0);
  4177. }
  4178. static int tg3_init_hw(struct tg3 *, int);
  4179. static int tg3_halt(struct tg3 *, int, int);
  4180. /* Restart hardware after configuration changes, self-test, etc.
  4181. * Invoked with tp->lock held.
  4182. */
  4183. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4184. __releases(tp->lock)
  4185. __acquires(tp->lock)
  4186. {
  4187. int err;
  4188. err = tg3_init_hw(tp, reset_phy);
  4189. if (err) {
  4190. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4191. "aborting.\n", tp->dev->name);
  4192. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4193. tg3_full_unlock(tp);
  4194. del_timer_sync(&tp->timer);
  4195. tp->irq_sync = 0;
  4196. tg3_napi_enable(tp);
  4197. dev_close(tp->dev);
  4198. tg3_full_lock(tp, 0);
  4199. }
  4200. return err;
  4201. }
  4202. #ifdef CONFIG_NET_POLL_CONTROLLER
  4203. static void tg3_poll_controller(struct net_device *dev)
  4204. {
  4205. int i;
  4206. struct tg3 *tp = netdev_priv(dev);
  4207. for (i = 0; i < tp->irq_cnt; i++)
  4208. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4209. }
  4210. #endif
  4211. static void tg3_reset_task(struct work_struct *work)
  4212. {
  4213. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4214. int err;
  4215. unsigned int restart_timer;
  4216. tg3_full_lock(tp, 0);
  4217. if (!netif_running(tp->dev)) {
  4218. tg3_full_unlock(tp);
  4219. return;
  4220. }
  4221. tg3_full_unlock(tp);
  4222. tg3_phy_stop(tp);
  4223. tg3_netif_stop(tp);
  4224. tg3_full_lock(tp, 1);
  4225. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4226. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4227. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4228. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4229. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4230. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4231. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4232. }
  4233. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4234. err = tg3_init_hw(tp, 1);
  4235. if (err)
  4236. goto out;
  4237. tg3_netif_start(tp);
  4238. if (restart_timer)
  4239. mod_timer(&tp->timer, jiffies + 1);
  4240. out:
  4241. tg3_full_unlock(tp);
  4242. if (!err)
  4243. tg3_phy_start(tp);
  4244. }
  4245. static void tg3_dump_short_state(struct tg3 *tp)
  4246. {
  4247. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4248. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4249. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4250. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4251. }
  4252. static void tg3_tx_timeout(struct net_device *dev)
  4253. {
  4254. struct tg3 *tp = netdev_priv(dev);
  4255. if (netif_msg_tx_err(tp)) {
  4256. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4257. dev->name);
  4258. tg3_dump_short_state(tp);
  4259. }
  4260. schedule_work(&tp->reset_task);
  4261. }
  4262. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4263. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4264. {
  4265. u32 base = (u32) mapping & 0xffffffff;
  4266. return ((base > 0xffffdcc0) &&
  4267. (base + len + 8 < base));
  4268. }
  4269. /* Test for DMA addresses > 40-bit */
  4270. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4271. int len)
  4272. {
  4273. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4274. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4275. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4276. return 0;
  4277. #else
  4278. return 0;
  4279. #endif
  4280. }
  4281. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4282. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4283. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4284. struct sk_buff *skb, u32 last_plus_one,
  4285. u32 *start, u32 base_flags, u32 mss)
  4286. {
  4287. struct tg3 *tp = tnapi->tp;
  4288. struct sk_buff *new_skb;
  4289. dma_addr_t new_addr = 0;
  4290. u32 entry = *start;
  4291. int i, ret = 0;
  4292. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4293. new_skb = skb_copy(skb, GFP_ATOMIC);
  4294. else {
  4295. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4296. new_skb = skb_copy_expand(skb,
  4297. skb_headroom(skb) + more_headroom,
  4298. skb_tailroom(skb), GFP_ATOMIC);
  4299. }
  4300. if (!new_skb) {
  4301. ret = -1;
  4302. } else {
  4303. /* New SKB is guaranteed to be linear. */
  4304. entry = *start;
  4305. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4306. new_addr = skb_shinfo(new_skb)->dma_head;
  4307. /* Make sure new skb does not cross any 4G boundaries.
  4308. * Drop the packet if it does.
  4309. */
  4310. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4311. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4312. if (!ret)
  4313. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4314. DMA_TO_DEVICE);
  4315. ret = -1;
  4316. dev_kfree_skb(new_skb);
  4317. new_skb = NULL;
  4318. } else {
  4319. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4320. base_flags, 1 | (mss << 1));
  4321. *start = NEXT_TX(entry);
  4322. }
  4323. }
  4324. /* Now clean up the sw ring entries. */
  4325. i = 0;
  4326. while (entry != last_plus_one) {
  4327. if (i == 0)
  4328. tnapi->tx_buffers[entry].skb = new_skb;
  4329. else
  4330. tnapi->tx_buffers[entry].skb = NULL;
  4331. entry = NEXT_TX(entry);
  4332. i++;
  4333. }
  4334. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4335. dev_kfree_skb(skb);
  4336. return ret;
  4337. }
  4338. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4339. dma_addr_t mapping, int len, u32 flags,
  4340. u32 mss_and_is_end)
  4341. {
  4342. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4343. int is_end = (mss_and_is_end & 0x1);
  4344. u32 mss = (mss_and_is_end >> 1);
  4345. u32 vlan_tag = 0;
  4346. if (is_end)
  4347. flags |= TXD_FLAG_END;
  4348. if (flags & TXD_FLAG_VLAN) {
  4349. vlan_tag = flags >> 16;
  4350. flags &= 0xffff;
  4351. }
  4352. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4353. txd->addr_hi = ((u64) mapping >> 32);
  4354. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4355. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4356. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4357. }
  4358. /* hard_start_xmit for devices that don't have any bugs and
  4359. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4360. */
  4361. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4362. struct net_device *dev)
  4363. {
  4364. struct tg3 *tp = netdev_priv(dev);
  4365. u32 len, entry, base_flags, mss;
  4366. struct skb_shared_info *sp;
  4367. dma_addr_t mapping;
  4368. struct tg3_napi *tnapi;
  4369. struct netdev_queue *txq;
  4370. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4371. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4372. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4373. tnapi++;
  4374. /* We are running in BH disabled context with netif_tx_lock
  4375. * and TX reclaim runs via tp->napi.poll inside of a software
  4376. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4377. * no IRQ context deadlocks to worry about either. Rejoice!
  4378. */
  4379. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4380. if (!netif_tx_queue_stopped(txq)) {
  4381. netif_tx_stop_queue(txq);
  4382. /* This is a hard error, log it. */
  4383. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4384. "queue awake!\n", dev->name);
  4385. }
  4386. return NETDEV_TX_BUSY;
  4387. }
  4388. entry = tnapi->tx_prod;
  4389. base_flags = 0;
  4390. mss = 0;
  4391. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4392. int tcp_opt_len, ip_tcp_len;
  4393. u32 hdrlen;
  4394. if (skb_header_cloned(skb) &&
  4395. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4396. dev_kfree_skb(skb);
  4397. goto out_unlock;
  4398. }
  4399. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4400. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4401. else {
  4402. struct iphdr *iph = ip_hdr(skb);
  4403. tcp_opt_len = tcp_optlen(skb);
  4404. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4405. iph->check = 0;
  4406. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4407. hdrlen = ip_tcp_len + tcp_opt_len;
  4408. }
  4409. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4410. mss |= (hdrlen & 0xc) << 12;
  4411. if (hdrlen & 0x10)
  4412. base_flags |= 0x00000010;
  4413. base_flags |= (hdrlen & 0x3e0) << 5;
  4414. } else
  4415. mss |= hdrlen << 9;
  4416. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4417. TXD_FLAG_CPU_POST_DMA);
  4418. tcp_hdr(skb)->check = 0;
  4419. }
  4420. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4421. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4422. #if TG3_VLAN_TAG_USED
  4423. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4424. base_flags |= (TXD_FLAG_VLAN |
  4425. (vlan_tx_tag_get(skb) << 16));
  4426. #endif
  4427. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4428. dev_kfree_skb(skb);
  4429. goto out_unlock;
  4430. }
  4431. sp = skb_shinfo(skb);
  4432. mapping = sp->dma_head;
  4433. tnapi->tx_buffers[entry].skb = skb;
  4434. len = skb_headlen(skb);
  4435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4436. !mss && skb->len > ETH_DATA_LEN)
  4437. base_flags |= TXD_FLAG_JMB_PKT;
  4438. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4439. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4440. entry = NEXT_TX(entry);
  4441. /* Now loop through additional data fragments, and queue them. */
  4442. if (skb_shinfo(skb)->nr_frags > 0) {
  4443. unsigned int i, last;
  4444. last = skb_shinfo(skb)->nr_frags - 1;
  4445. for (i = 0; i <= last; i++) {
  4446. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4447. len = frag->size;
  4448. mapping = sp->dma_maps[i];
  4449. tnapi->tx_buffers[entry].skb = NULL;
  4450. tg3_set_txd(tnapi, entry, mapping, len,
  4451. base_flags, (i == last) | (mss << 1));
  4452. entry = NEXT_TX(entry);
  4453. }
  4454. }
  4455. /* Packets are ready, update Tx producer idx local and on card. */
  4456. tw32_tx_mbox(tnapi->prodmbox, entry);
  4457. tnapi->tx_prod = entry;
  4458. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4459. netif_tx_stop_queue(txq);
  4460. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4461. netif_tx_wake_queue(txq);
  4462. }
  4463. out_unlock:
  4464. mmiowb();
  4465. return NETDEV_TX_OK;
  4466. }
  4467. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4468. struct net_device *);
  4469. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4470. * TSO header is greater than 80 bytes.
  4471. */
  4472. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4473. {
  4474. struct sk_buff *segs, *nskb;
  4475. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4476. /* Estimate the number of fragments in the worst case */
  4477. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4478. netif_stop_queue(tp->dev);
  4479. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4480. return NETDEV_TX_BUSY;
  4481. netif_wake_queue(tp->dev);
  4482. }
  4483. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4484. if (IS_ERR(segs))
  4485. goto tg3_tso_bug_end;
  4486. do {
  4487. nskb = segs;
  4488. segs = segs->next;
  4489. nskb->next = NULL;
  4490. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4491. } while (segs);
  4492. tg3_tso_bug_end:
  4493. dev_kfree_skb(skb);
  4494. return NETDEV_TX_OK;
  4495. }
  4496. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4497. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4498. */
  4499. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4500. struct net_device *dev)
  4501. {
  4502. struct tg3 *tp = netdev_priv(dev);
  4503. u32 len, entry, base_flags, mss;
  4504. struct skb_shared_info *sp;
  4505. int would_hit_hwbug;
  4506. dma_addr_t mapping;
  4507. struct tg3_napi *tnapi;
  4508. struct netdev_queue *txq;
  4509. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4510. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4511. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4512. tnapi++;
  4513. /* We are running in BH disabled context with netif_tx_lock
  4514. * and TX reclaim runs via tp->napi.poll inside of a software
  4515. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4516. * no IRQ context deadlocks to worry about either. Rejoice!
  4517. */
  4518. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4519. if (!netif_tx_queue_stopped(txq)) {
  4520. netif_tx_stop_queue(txq);
  4521. /* This is a hard error, log it. */
  4522. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4523. "queue awake!\n", dev->name);
  4524. }
  4525. return NETDEV_TX_BUSY;
  4526. }
  4527. entry = tnapi->tx_prod;
  4528. base_flags = 0;
  4529. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4530. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4531. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4532. struct iphdr *iph;
  4533. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4534. if (skb_header_cloned(skb) &&
  4535. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4536. dev_kfree_skb(skb);
  4537. goto out_unlock;
  4538. }
  4539. tcp_opt_len = tcp_optlen(skb);
  4540. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4541. hdr_len = ip_tcp_len + tcp_opt_len;
  4542. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4543. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4544. return (tg3_tso_bug(tp, skb));
  4545. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4546. TXD_FLAG_CPU_POST_DMA);
  4547. iph = ip_hdr(skb);
  4548. iph->check = 0;
  4549. iph->tot_len = htons(mss + hdr_len);
  4550. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4551. tcp_hdr(skb)->check = 0;
  4552. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4553. } else
  4554. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4555. iph->daddr, 0,
  4556. IPPROTO_TCP,
  4557. 0);
  4558. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4559. mss |= (hdr_len & 0xc) << 12;
  4560. if (hdr_len & 0x10)
  4561. base_flags |= 0x00000010;
  4562. base_flags |= (hdr_len & 0x3e0) << 5;
  4563. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4564. mss |= hdr_len << 9;
  4565. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4567. if (tcp_opt_len || iph->ihl > 5) {
  4568. int tsflags;
  4569. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4570. mss |= (tsflags << 11);
  4571. }
  4572. } else {
  4573. if (tcp_opt_len || iph->ihl > 5) {
  4574. int tsflags;
  4575. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4576. base_flags |= tsflags << 12;
  4577. }
  4578. }
  4579. }
  4580. #if TG3_VLAN_TAG_USED
  4581. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4582. base_flags |= (TXD_FLAG_VLAN |
  4583. (vlan_tx_tag_get(skb) << 16));
  4584. #endif
  4585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4586. !mss && skb->len > ETH_DATA_LEN)
  4587. base_flags |= TXD_FLAG_JMB_PKT;
  4588. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4589. dev_kfree_skb(skb);
  4590. goto out_unlock;
  4591. }
  4592. sp = skb_shinfo(skb);
  4593. mapping = sp->dma_head;
  4594. tnapi->tx_buffers[entry].skb = skb;
  4595. would_hit_hwbug = 0;
  4596. len = skb_headlen(skb);
  4597. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4598. would_hit_hwbug = 1;
  4599. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4600. tg3_4g_overflow_test(mapping, len))
  4601. would_hit_hwbug = 1;
  4602. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4603. tg3_40bit_overflow_test(tp, mapping, len))
  4604. would_hit_hwbug = 1;
  4605. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4606. would_hit_hwbug = 1;
  4607. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4608. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4609. entry = NEXT_TX(entry);
  4610. /* Now loop through additional data fragments, and queue them. */
  4611. if (skb_shinfo(skb)->nr_frags > 0) {
  4612. unsigned int i, last;
  4613. last = skb_shinfo(skb)->nr_frags - 1;
  4614. for (i = 0; i <= last; i++) {
  4615. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4616. len = frag->size;
  4617. mapping = sp->dma_maps[i];
  4618. tnapi->tx_buffers[entry].skb = NULL;
  4619. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4620. len <= 8)
  4621. would_hit_hwbug = 1;
  4622. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4623. tg3_4g_overflow_test(mapping, len))
  4624. would_hit_hwbug = 1;
  4625. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4626. tg3_40bit_overflow_test(tp, mapping, len))
  4627. would_hit_hwbug = 1;
  4628. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4629. tg3_set_txd(tnapi, entry, mapping, len,
  4630. base_flags, (i == last)|(mss << 1));
  4631. else
  4632. tg3_set_txd(tnapi, entry, mapping, len,
  4633. base_flags, (i == last));
  4634. entry = NEXT_TX(entry);
  4635. }
  4636. }
  4637. if (would_hit_hwbug) {
  4638. u32 last_plus_one = entry;
  4639. u32 start;
  4640. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4641. start &= (TG3_TX_RING_SIZE - 1);
  4642. /* If the workaround fails due to memory/mapping
  4643. * failure, silently drop this packet.
  4644. */
  4645. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4646. &start, base_flags, mss))
  4647. goto out_unlock;
  4648. entry = start;
  4649. }
  4650. /* Packets are ready, update Tx producer idx local and on card. */
  4651. tw32_tx_mbox(tnapi->prodmbox, entry);
  4652. tnapi->tx_prod = entry;
  4653. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4654. netif_tx_stop_queue(txq);
  4655. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4656. netif_tx_wake_queue(txq);
  4657. }
  4658. out_unlock:
  4659. mmiowb();
  4660. return NETDEV_TX_OK;
  4661. }
  4662. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4663. int new_mtu)
  4664. {
  4665. dev->mtu = new_mtu;
  4666. if (new_mtu > ETH_DATA_LEN) {
  4667. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4668. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4669. ethtool_op_set_tso(dev, 0);
  4670. }
  4671. else
  4672. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4673. } else {
  4674. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4675. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4676. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4677. }
  4678. }
  4679. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4680. {
  4681. struct tg3 *tp = netdev_priv(dev);
  4682. int err;
  4683. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4684. return -EINVAL;
  4685. if (!netif_running(dev)) {
  4686. /* We'll just catch it later when the
  4687. * device is up'd.
  4688. */
  4689. tg3_set_mtu(dev, tp, new_mtu);
  4690. return 0;
  4691. }
  4692. tg3_phy_stop(tp);
  4693. tg3_netif_stop(tp);
  4694. tg3_full_lock(tp, 1);
  4695. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4696. tg3_set_mtu(dev, tp, new_mtu);
  4697. err = tg3_restart_hw(tp, 0);
  4698. if (!err)
  4699. tg3_netif_start(tp);
  4700. tg3_full_unlock(tp);
  4701. if (!err)
  4702. tg3_phy_start(tp);
  4703. return err;
  4704. }
  4705. static void tg3_rx_prodring_free(struct tg3 *tp,
  4706. struct tg3_rx_prodring_set *tpr)
  4707. {
  4708. int i;
  4709. struct ring_info *rxp;
  4710. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4711. rxp = &tpr->rx_std_buffers[i];
  4712. if (rxp->skb == NULL)
  4713. continue;
  4714. pci_unmap_single(tp->pdev,
  4715. pci_unmap_addr(rxp, mapping),
  4716. tp->rx_pkt_map_sz,
  4717. PCI_DMA_FROMDEVICE);
  4718. dev_kfree_skb_any(rxp->skb);
  4719. rxp->skb = NULL;
  4720. }
  4721. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4722. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4723. rxp = &tpr->rx_jmb_buffers[i];
  4724. if (rxp->skb == NULL)
  4725. continue;
  4726. pci_unmap_single(tp->pdev,
  4727. pci_unmap_addr(rxp, mapping),
  4728. TG3_RX_JMB_MAP_SZ,
  4729. PCI_DMA_FROMDEVICE);
  4730. dev_kfree_skb_any(rxp->skb);
  4731. rxp->skb = NULL;
  4732. }
  4733. }
  4734. }
  4735. /* Initialize tx/rx rings for packet processing.
  4736. *
  4737. * The chip has been shut down and the driver detached from
  4738. * the networking, so no interrupts or new tx packets will
  4739. * end up in the driver. tp->{tx,}lock are held and thus
  4740. * we may not sleep.
  4741. */
  4742. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4743. struct tg3_rx_prodring_set *tpr)
  4744. {
  4745. u32 i, rx_pkt_dma_sz;
  4746. struct tg3_napi *tnapi = &tp->napi[0];
  4747. /* Zero out all descriptors. */
  4748. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4749. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4750. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4751. tp->dev->mtu > ETH_DATA_LEN)
  4752. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4753. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4754. /* Initialize invariants of the rings, we only set this
  4755. * stuff once. This works because the card does not
  4756. * write into the rx buffer posting rings.
  4757. */
  4758. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4759. struct tg3_rx_buffer_desc *rxd;
  4760. rxd = &tpr->rx_std[i];
  4761. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4762. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4763. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4764. (i << RXD_OPAQUE_INDEX_SHIFT));
  4765. }
  4766. /* Now allocate fresh SKBs for each rx ring. */
  4767. for (i = 0; i < tp->rx_pending; i++) {
  4768. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4769. printk(KERN_WARNING PFX
  4770. "%s: Using a smaller RX standard ring, "
  4771. "only %d out of %d buffers were allocated "
  4772. "successfully.\n",
  4773. tp->dev->name, i, tp->rx_pending);
  4774. if (i == 0)
  4775. goto initfail;
  4776. tp->rx_pending = i;
  4777. break;
  4778. }
  4779. }
  4780. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4781. goto done;
  4782. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4783. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4784. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4785. struct tg3_rx_buffer_desc *rxd;
  4786. rxd = &tpr->rx_jmb[i].std;
  4787. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4788. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4789. RXD_FLAG_JUMBO;
  4790. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4791. (i << RXD_OPAQUE_INDEX_SHIFT));
  4792. }
  4793. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4794. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4795. -1, i) < 0) {
  4796. printk(KERN_WARNING PFX
  4797. "%s: Using a smaller RX jumbo ring, "
  4798. "only %d out of %d buffers were "
  4799. "allocated successfully.\n",
  4800. tp->dev->name, i, tp->rx_jumbo_pending);
  4801. if (i == 0)
  4802. goto initfail;
  4803. tp->rx_jumbo_pending = i;
  4804. break;
  4805. }
  4806. }
  4807. }
  4808. done:
  4809. return 0;
  4810. initfail:
  4811. tg3_rx_prodring_free(tp, tpr);
  4812. return -ENOMEM;
  4813. }
  4814. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4815. struct tg3_rx_prodring_set *tpr)
  4816. {
  4817. kfree(tpr->rx_std_buffers);
  4818. tpr->rx_std_buffers = NULL;
  4819. kfree(tpr->rx_jmb_buffers);
  4820. tpr->rx_jmb_buffers = NULL;
  4821. if (tpr->rx_std) {
  4822. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4823. tpr->rx_std, tpr->rx_std_mapping);
  4824. tpr->rx_std = NULL;
  4825. }
  4826. if (tpr->rx_jmb) {
  4827. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4828. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4829. tpr->rx_jmb = NULL;
  4830. }
  4831. }
  4832. static int tg3_rx_prodring_init(struct tg3 *tp,
  4833. struct tg3_rx_prodring_set *tpr)
  4834. {
  4835. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4836. TG3_RX_RING_SIZE, GFP_KERNEL);
  4837. if (!tpr->rx_std_buffers)
  4838. return -ENOMEM;
  4839. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4840. &tpr->rx_std_mapping);
  4841. if (!tpr->rx_std)
  4842. goto err_out;
  4843. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4844. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4845. TG3_RX_JUMBO_RING_SIZE,
  4846. GFP_KERNEL);
  4847. if (!tpr->rx_jmb_buffers)
  4848. goto err_out;
  4849. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4850. TG3_RX_JUMBO_RING_BYTES,
  4851. &tpr->rx_jmb_mapping);
  4852. if (!tpr->rx_jmb)
  4853. goto err_out;
  4854. }
  4855. return 0;
  4856. err_out:
  4857. tg3_rx_prodring_fini(tp, tpr);
  4858. return -ENOMEM;
  4859. }
  4860. /* Free up pending packets in all rx/tx rings.
  4861. *
  4862. * The chip has been shut down and the driver detached from
  4863. * the networking, so no interrupts or new tx packets will
  4864. * end up in the driver. tp->{tx,}lock is not held and we are not
  4865. * in an interrupt context and thus may sleep.
  4866. */
  4867. static void tg3_free_rings(struct tg3 *tp)
  4868. {
  4869. int i, j;
  4870. for (j = 0; j < tp->irq_cnt; j++) {
  4871. struct tg3_napi *tnapi = &tp->napi[j];
  4872. if (!tnapi->tx_buffers)
  4873. continue;
  4874. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4875. struct tx_ring_info *txp;
  4876. struct sk_buff *skb;
  4877. txp = &tnapi->tx_buffers[i];
  4878. skb = txp->skb;
  4879. if (skb == NULL) {
  4880. i++;
  4881. continue;
  4882. }
  4883. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4884. txp->skb = NULL;
  4885. i += skb_shinfo(skb)->nr_frags + 1;
  4886. dev_kfree_skb_any(skb);
  4887. }
  4888. }
  4889. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4890. }
  4891. /* Initialize tx/rx rings for packet processing.
  4892. *
  4893. * The chip has been shut down and the driver detached from
  4894. * the networking, so no interrupts or new tx packets will
  4895. * end up in the driver. tp->{tx,}lock are held and thus
  4896. * we may not sleep.
  4897. */
  4898. static int tg3_init_rings(struct tg3 *tp)
  4899. {
  4900. int i;
  4901. /* Free up all the SKBs. */
  4902. tg3_free_rings(tp);
  4903. for (i = 0; i < tp->irq_cnt; i++) {
  4904. struct tg3_napi *tnapi = &tp->napi[i];
  4905. tnapi->last_tag = 0;
  4906. tnapi->last_irq_tag = 0;
  4907. tnapi->hw_status->status = 0;
  4908. tnapi->hw_status->status_tag = 0;
  4909. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4910. tnapi->tx_prod = 0;
  4911. tnapi->tx_cons = 0;
  4912. if (tnapi->tx_ring)
  4913. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4914. tnapi->rx_rcb_ptr = 0;
  4915. if (tnapi->rx_rcb)
  4916. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4917. }
  4918. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4919. }
  4920. /*
  4921. * Must not be invoked with interrupt sources disabled and
  4922. * the hardware shutdown down.
  4923. */
  4924. static void tg3_free_consistent(struct tg3 *tp)
  4925. {
  4926. int i;
  4927. for (i = 0; i < tp->irq_cnt; i++) {
  4928. struct tg3_napi *tnapi = &tp->napi[i];
  4929. if (tnapi->tx_ring) {
  4930. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4931. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4932. tnapi->tx_ring = NULL;
  4933. }
  4934. kfree(tnapi->tx_buffers);
  4935. tnapi->tx_buffers = NULL;
  4936. if (tnapi->rx_rcb) {
  4937. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4938. tnapi->rx_rcb,
  4939. tnapi->rx_rcb_mapping);
  4940. tnapi->rx_rcb = NULL;
  4941. }
  4942. if (tnapi->hw_status) {
  4943. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4944. tnapi->hw_status,
  4945. tnapi->status_mapping);
  4946. tnapi->hw_status = NULL;
  4947. }
  4948. }
  4949. if (tp->hw_stats) {
  4950. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4951. tp->hw_stats, tp->stats_mapping);
  4952. tp->hw_stats = NULL;
  4953. }
  4954. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4955. }
  4956. /*
  4957. * Must not be invoked with interrupt sources disabled and
  4958. * the hardware shutdown down. Can sleep.
  4959. */
  4960. static int tg3_alloc_consistent(struct tg3 *tp)
  4961. {
  4962. int i;
  4963. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4964. return -ENOMEM;
  4965. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4966. sizeof(struct tg3_hw_stats),
  4967. &tp->stats_mapping);
  4968. if (!tp->hw_stats)
  4969. goto err_out;
  4970. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4971. for (i = 0; i < tp->irq_cnt; i++) {
  4972. struct tg3_napi *tnapi = &tp->napi[i];
  4973. struct tg3_hw_status *sblk;
  4974. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4975. TG3_HW_STATUS_SIZE,
  4976. &tnapi->status_mapping);
  4977. if (!tnapi->hw_status)
  4978. goto err_out;
  4979. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4980. sblk = tnapi->hw_status;
  4981. /*
  4982. * When RSS is enabled, the status block format changes
  4983. * slightly. The "rx_jumbo_consumer", "reserved",
  4984. * and "rx_mini_consumer" members get mapped to the
  4985. * other three rx return ring producer indexes.
  4986. */
  4987. switch (i) {
  4988. default:
  4989. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4990. break;
  4991. case 2:
  4992. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4993. break;
  4994. case 3:
  4995. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4996. break;
  4997. case 4:
  4998. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4999. break;
  5000. }
  5001. /*
  5002. * If multivector RSS is enabled, vector 0 does not handle
  5003. * rx or tx interrupts. Don't allocate any resources for it.
  5004. */
  5005. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5006. continue;
  5007. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5008. TG3_RX_RCB_RING_BYTES(tp),
  5009. &tnapi->rx_rcb_mapping);
  5010. if (!tnapi->rx_rcb)
  5011. goto err_out;
  5012. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5013. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  5014. TG3_TX_RING_SIZE, GFP_KERNEL);
  5015. if (!tnapi->tx_buffers)
  5016. goto err_out;
  5017. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5018. TG3_TX_RING_BYTES,
  5019. &tnapi->tx_desc_mapping);
  5020. if (!tnapi->tx_ring)
  5021. goto err_out;
  5022. }
  5023. return 0;
  5024. err_out:
  5025. tg3_free_consistent(tp);
  5026. return -ENOMEM;
  5027. }
  5028. #define MAX_WAIT_CNT 1000
  5029. /* To stop a block, clear the enable bit and poll till it
  5030. * clears. tp->lock is held.
  5031. */
  5032. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5033. {
  5034. unsigned int i;
  5035. u32 val;
  5036. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5037. switch (ofs) {
  5038. case RCVLSC_MODE:
  5039. case DMAC_MODE:
  5040. case MBFREE_MODE:
  5041. case BUFMGR_MODE:
  5042. case MEMARB_MODE:
  5043. /* We can't enable/disable these bits of the
  5044. * 5705/5750, just say success.
  5045. */
  5046. return 0;
  5047. default:
  5048. break;
  5049. }
  5050. }
  5051. val = tr32(ofs);
  5052. val &= ~enable_bit;
  5053. tw32_f(ofs, val);
  5054. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5055. udelay(100);
  5056. val = tr32(ofs);
  5057. if ((val & enable_bit) == 0)
  5058. break;
  5059. }
  5060. if (i == MAX_WAIT_CNT && !silent) {
  5061. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5062. "ofs=%lx enable_bit=%x\n",
  5063. ofs, enable_bit);
  5064. return -ENODEV;
  5065. }
  5066. return 0;
  5067. }
  5068. /* tp->lock is held. */
  5069. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5070. {
  5071. int i, err;
  5072. tg3_disable_ints(tp);
  5073. tp->rx_mode &= ~RX_MODE_ENABLE;
  5074. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5075. udelay(10);
  5076. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5077. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5078. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5079. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5080. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5081. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5082. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5083. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5084. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5085. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5086. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5087. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5088. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5089. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5090. tw32_f(MAC_MODE, tp->mac_mode);
  5091. udelay(40);
  5092. tp->tx_mode &= ~TX_MODE_ENABLE;
  5093. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5094. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5095. udelay(100);
  5096. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5097. break;
  5098. }
  5099. if (i >= MAX_WAIT_CNT) {
  5100. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5101. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5102. tp->dev->name, tr32(MAC_TX_MODE));
  5103. err |= -ENODEV;
  5104. }
  5105. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5106. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5107. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5108. tw32(FTQ_RESET, 0xffffffff);
  5109. tw32(FTQ_RESET, 0x00000000);
  5110. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5111. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5112. for (i = 0; i < tp->irq_cnt; i++) {
  5113. struct tg3_napi *tnapi = &tp->napi[i];
  5114. if (tnapi->hw_status)
  5115. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5116. }
  5117. if (tp->hw_stats)
  5118. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5119. return err;
  5120. }
  5121. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5122. {
  5123. int i;
  5124. u32 apedata;
  5125. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5126. if (apedata != APE_SEG_SIG_MAGIC)
  5127. return;
  5128. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5129. if (!(apedata & APE_FW_STATUS_READY))
  5130. return;
  5131. /* Wait for up to 1 millisecond for APE to service previous event. */
  5132. for (i = 0; i < 10; i++) {
  5133. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5134. return;
  5135. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5136. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5137. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5138. event | APE_EVENT_STATUS_EVENT_PENDING);
  5139. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5140. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5141. break;
  5142. udelay(100);
  5143. }
  5144. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5145. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5146. }
  5147. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5148. {
  5149. u32 event;
  5150. u32 apedata;
  5151. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5152. return;
  5153. switch (kind) {
  5154. case RESET_KIND_INIT:
  5155. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5156. APE_HOST_SEG_SIG_MAGIC);
  5157. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5158. APE_HOST_SEG_LEN_MAGIC);
  5159. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5160. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5161. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5162. APE_HOST_DRIVER_ID_MAGIC);
  5163. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5164. APE_HOST_BEHAV_NO_PHYLOCK);
  5165. event = APE_EVENT_STATUS_STATE_START;
  5166. break;
  5167. case RESET_KIND_SHUTDOWN:
  5168. /* With the interface we are currently using,
  5169. * APE does not track driver state. Wiping
  5170. * out the HOST SEGMENT SIGNATURE forces
  5171. * the APE to assume OS absent status.
  5172. */
  5173. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5174. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5175. break;
  5176. case RESET_KIND_SUSPEND:
  5177. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5178. break;
  5179. default:
  5180. return;
  5181. }
  5182. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5183. tg3_ape_send_event(tp, event);
  5184. }
  5185. /* tp->lock is held. */
  5186. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5187. {
  5188. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5189. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5190. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5191. switch (kind) {
  5192. case RESET_KIND_INIT:
  5193. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5194. DRV_STATE_START);
  5195. break;
  5196. case RESET_KIND_SHUTDOWN:
  5197. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5198. DRV_STATE_UNLOAD);
  5199. break;
  5200. case RESET_KIND_SUSPEND:
  5201. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5202. DRV_STATE_SUSPEND);
  5203. break;
  5204. default:
  5205. break;
  5206. }
  5207. }
  5208. if (kind == RESET_KIND_INIT ||
  5209. kind == RESET_KIND_SUSPEND)
  5210. tg3_ape_driver_state_change(tp, kind);
  5211. }
  5212. /* tp->lock is held. */
  5213. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5214. {
  5215. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5216. switch (kind) {
  5217. case RESET_KIND_INIT:
  5218. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5219. DRV_STATE_START_DONE);
  5220. break;
  5221. case RESET_KIND_SHUTDOWN:
  5222. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5223. DRV_STATE_UNLOAD_DONE);
  5224. break;
  5225. default:
  5226. break;
  5227. }
  5228. }
  5229. if (kind == RESET_KIND_SHUTDOWN)
  5230. tg3_ape_driver_state_change(tp, kind);
  5231. }
  5232. /* tp->lock is held. */
  5233. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5234. {
  5235. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5236. switch (kind) {
  5237. case RESET_KIND_INIT:
  5238. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5239. DRV_STATE_START);
  5240. break;
  5241. case RESET_KIND_SHUTDOWN:
  5242. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5243. DRV_STATE_UNLOAD);
  5244. break;
  5245. case RESET_KIND_SUSPEND:
  5246. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5247. DRV_STATE_SUSPEND);
  5248. break;
  5249. default:
  5250. break;
  5251. }
  5252. }
  5253. }
  5254. static int tg3_poll_fw(struct tg3 *tp)
  5255. {
  5256. int i;
  5257. u32 val;
  5258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5259. /* Wait up to 20ms for init done. */
  5260. for (i = 0; i < 200; i++) {
  5261. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5262. return 0;
  5263. udelay(100);
  5264. }
  5265. return -ENODEV;
  5266. }
  5267. /* Wait for firmware initialization to complete. */
  5268. for (i = 0; i < 100000; i++) {
  5269. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5270. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5271. break;
  5272. udelay(10);
  5273. }
  5274. /* Chip might not be fitted with firmware. Some Sun onboard
  5275. * parts are configured like that. So don't signal the timeout
  5276. * of the above loop as an error, but do report the lack of
  5277. * running firmware once.
  5278. */
  5279. if (i >= 100000 &&
  5280. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5281. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5282. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5283. tp->dev->name);
  5284. }
  5285. return 0;
  5286. }
  5287. /* Save PCI command register before chip reset */
  5288. static void tg3_save_pci_state(struct tg3 *tp)
  5289. {
  5290. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5291. }
  5292. /* Restore PCI state after chip reset */
  5293. static void tg3_restore_pci_state(struct tg3 *tp)
  5294. {
  5295. u32 val;
  5296. /* Re-enable indirect register accesses. */
  5297. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5298. tp->misc_host_ctrl);
  5299. /* Set MAX PCI retry to zero. */
  5300. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5301. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5302. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5303. val |= PCISTATE_RETRY_SAME_DMA;
  5304. /* Allow reads and writes to the APE register and memory space. */
  5305. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5306. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5307. PCISTATE_ALLOW_APE_SHMEM_WR;
  5308. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5309. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5310. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5311. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5312. pcie_set_readrq(tp->pdev, 4096);
  5313. else {
  5314. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5315. tp->pci_cacheline_sz);
  5316. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5317. tp->pci_lat_timer);
  5318. }
  5319. }
  5320. /* Make sure PCI-X relaxed ordering bit is clear. */
  5321. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5322. u16 pcix_cmd;
  5323. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5324. &pcix_cmd);
  5325. pcix_cmd &= ~PCI_X_CMD_ERO;
  5326. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5327. pcix_cmd);
  5328. }
  5329. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5330. /* Chip reset on 5780 will reset MSI enable bit,
  5331. * so need to restore it.
  5332. */
  5333. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5334. u16 ctrl;
  5335. pci_read_config_word(tp->pdev,
  5336. tp->msi_cap + PCI_MSI_FLAGS,
  5337. &ctrl);
  5338. pci_write_config_word(tp->pdev,
  5339. tp->msi_cap + PCI_MSI_FLAGS,
  5340. ctrl | PCI_MSI_FLAGS_ENABLE);
  5341. val = tr32(MSGINT_MODE);
  5342. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5343. }
  5344. }
  5345. }
  5346. static void tg3_stop_fw(struct tg3 *);
  5347. /* tp->lock is held. */
  5348. static int tg3_chip_reset(struct tg3 *tp)
  5349. {
  5350. u32 val;
  5351. void (*write_op)(struct tg3 *, u32, u32);
  5352. int i, err;
  5353. tg3_nvram_lock(tp);
  5354. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5355. /* No matching tg3_nvram_unlock() after this because
  5356. * chip reset below will undo the nvram lock.
  5357. */
  5358. tp->nvram_lock_cnt = 0;
  5359. /* GRC_MISC_CFG core clock reset will clear the memory
  5360. * enable bit in PCI register 4 and the MSI enable bit
  5361. * on some chips, so we save relevant registers here.
  5362. */
  5363. tg3_save_pci_state(tp);
  5364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5365. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5366. tw32(GRC_FASTBOOT_PC, 0);
  5367. /*
  5368. * We must avoid the readl() that normally takes place.
  5369. * It locks machines, causes machine checks, and other
  5370. * fun things. So, temporarily disable the 5701
  5371. * hardware workaround, while we do the reset.
  5372. */
  5373. write_op = tp->write32;
  5374. if (write_op == tg3_write_flush_reg32)
  5375. tp->write32 = tg3_write32;
  5376. /* Prevent the irq handler from reading or writing PCI registers
  5377. * during chip reset when the memory enable bit in the PCI command
  5378. * register may be cleared. The chip does not generate interrupt
  5379. * at this time, but the irq handler may still be called due to irq
  5380. * sharing or irqpoll.
  5381. */
  5382. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5383. for (i = 0; i < tp->irq_cnt; i++) {
  5384. struct tg3_napi *tnapi = &tp->napi[i];
  5385. if (tnapi->hw_status) {
  5386. tnapi->hw_status->status = 0;
  5387. tnapi->hw_status->status_tag = 0;
  5388. }
  5389. tnapi->last_tag = 0;
  5390. tnapi->last_irq_tag = 0;
  5391. }
  5392. smp_mb();
  5393. for (i = 0; i < tp->irq_cnt; i++)
  5394. synchronize_irq(tp->napi[i].irq_vec);
  5395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5396. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5397. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5398. }
  5399. /* do the reset */
  5400. val = GRC_MISC_CFG_CORECLK_RESET;
  5401. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5402. if (tr32(0x7e2c) == 0x60) {
  5403. tw32(0x7e2c, 0x20);
  5404. }
  5405. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5406. tw32(GRC_MISC_CFG, (1 << 29));
  5407. val |= (1 << 29);
  5408. }
  5409. }
  5410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5411. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5412. tw32(GRC_VCPU_EXT_CTRL,
  5413. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5414. }
  5415. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5416. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5417. tw32(GRC_MISC_CFG, val);
  5418. /* restore 5701 hardware bug workaround write method */
  5419. tp->write32 = write_op;
  5420. /* Unfortunately, we have to delay before the PCI read back.
  5421. * Some 575X chips even will not respond to a PCI cfg access
  5422. * when the reset command is given to the chip.
  5423. *
  5424. * How do these hardware designers expect things to work
  5425. * properly if the PCI write is posted for a long period
  5426. * of time? It is always necessary to have some method by
  5427. * which a register read back can occur to push the write
  5428. * out which does the reset.
  5429. *
  5430. * For most tg3 variants the trick below was working.
  5431. * Ho hum...
  5432. */
  5433. udelay(120);
  5434. /* Flush PCI posted writes. The normal MMIO registers
  5435. * are inaccessible at this time so this is the only
  5436. * way to make this reliably (actually, this is no longer
  5437. * the case, see above). I tried to use indirect
  5438. * register read/write but this upset some 5701 variants.
  5439. */
  5440. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5441. udelay(120);
  5442. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5443. u16 val16;
  5444. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5445. int i;
  5446. u32 cfg_val;
  5447. /* Wait for link training to complete. */
  5448. for (i = 0; i < 5000; i++)
  5449. udelay(100);
  5450. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5451. pci_write_config_dword(tp->pdev, 0xc4,
  5452. cfg_val | (1 << 15));
  5453. }
  5454. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5455. pci_read_config_word(tp->pdev,
  5456. tp->pcie_cap + PCI_EXP_DEVCTL,
  5457. &val16);
  5458. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5459. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5460. /*
  5461. * Older PCIe devices only support the 128 byte
  5462. * MPS setting. Enforce the restriction.
  5463. */
  5464. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5465. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5466. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5467. pci_write_config_word(tp->pdev,
  5468. tp->pcie_cap + PCI_EXP_DEVCTL,
  5469. val16);
  5470. pcie_set_readrq(tp->pdev, 4096);
  5471. /* Clear error status */
  5472. pci_write_config_word(tp->pdev,
  5473. tp->pcie_cap + PCI_EXP_DEVSTA,
  5474. PCI_EXP_DEVSTA_CED |
  5475. PCI_EXP_DEVSTA_NFED |
  5476. PCI_EXP_DEVSTA_FED |
  5477. PCI_EXP_DEVSTA_URD);
  5478. }
  5479. tg3_restore_pci_state(tp);
  5480. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5481. val = 0;
  5482. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5483. val = tr32(MEMARB_MODE);
  5484. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5485. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5486. tg3_stop_fw(tp);
  5487. tw32(0x5000, 0x400);
  5488. }
  5489. tw32(GRC_MODE, tp->grc_mode);
  5490. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5491. val = tr32(0xc4);
  5492. tw32(0xc4, val | (1 << 15));
  5493. }
  5494. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5496. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5497. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5498. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5499. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5500. }
  5501. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5502. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5503. tw32_f(MAC_MODE, tp->mac_mode);
  5504. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5505. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5506. tw32_f(MAC_MODE, tp->mac_mode);
  5507. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5508. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5509. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5510. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5511. tw32_f(MAC_MODE, tp->mac_mode);
  5512. } else
  5513. tw32_f(MAC_MODE, 0);
  5514. udelay(40);
  5515. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5516. err = tg3_poll_fw(tp);
  5517. if (err)
  5518. return err;
  5519. tg3_mdio_start(tp);
  5520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5521. u8 phy_addr;
  5522. phy_addr = tp->phy_addr;
  5523. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5524. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5525. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5526. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5527. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5528. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5529. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5530. udelay(10);
  5531. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5532. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5533. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5534. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5535. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5536. udelay(10);
  5537. tp->phy_addr = phy_addr;
  5538. }
  5539. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5540. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5541. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5542. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5543. val = tr32(0x7c00);
  5544. tw32(0x7c00, val | (1 << 25));
  5545. }
  5546. /* Reprobe ASF enable state. */
  5547. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5548. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5549. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5550. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5551. u32 nic_cfg;
  5552. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5553. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5554. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5555. tp->last_event_jiffies = jiffies;
  5556. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5557. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5558. }
  5559. }
  5560. return 0;
  5561. }
  5562. /* tp->lock is held. */
  5563. static void tg3_stop_fw(struct tg3 *tp)
  5564. {
  5565. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5566. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5567. /* Wait for RX cpu to ACK the previous event. */
  5568. tg3_wait_for_event_ack(tp);
  5569. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5570. tg3_generate_fw_event(tp);
  5571. /* Wait for RX cpu to ACK this event. */
  5572. tg3_wait_for_event_ack(tp);
  5573. }
  5574. }
  5575. /* tp->lock is held. */
  5576. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5577. {
  5578. int err;
  5579. tg3_stop_fw(tp);
  5580. tg3_write_sig_pre_reset(tp, kind);
  5581. tg3_abort_hw(tp, silent);
  5582. err = tg3_chip_reset(tp);
  5583. __tg3_set_mac_addr(tp, 0);
  5584. tg3_write_sig_legacy(tp, kind);
  5585. tg3_write_sig_post_reset(tp, kind);
  5586. if (err)
  5587. return err;
  5588. return 0;
  5589. }
  5590. #define RX_CPU_SCRATCH_BASE 0x30000
  5591. #define RX_CPU_SCRATCH_SIZE 0x04000
  5592. #define TX_CPU_SCRATCH_BASE 0x34000
  5593. #define TX_CPU_SCRATCH_SIZE 0x04000
  5594. /* tp->lock is held. */
  5595. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5596. {
  5597. int i;
  5598. BUG_ON(offset == TX_CPU_BASE &&
  5599. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5601. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5602. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5603. return 0;
  5604. }
  5605. if (offset == RX_CPU_BASE) {
  5606. for (i = 0; i < 10000; i++) {
  5607. tw32(offset + CPU_STATE, 0xffffffff);
  5608. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5609. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5610. break;
  5611. }
  5612. tw32(offset + CPU_STATE, 0xffffffff);
  5613. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5614. udelay(10);
  5615. } else {
  5616. for (i = 0; i < 10000; i++) {
  5617. tw32(offset + CPU_STATE, 0xffffffff);
  5618. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5619. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5620. break;
  5621. }
  5622. }
  5623. if (i >= 10000) {
  5624. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5625. "and %s CPU\n",
  5626. tp->dev->name,
  5627. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5628. return -ENODEV;
  5629. }
  5630. /* Clear firmware's nvram arbitration. */
  5631. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5632. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5633. return 0;
  5634. }
  5635. struct fw_info {
  5636. unsigned int fw_base;
  5637. unsigned int fw_len;
  5638. const __be32 *fw_data;
  5639. };
  5640. /* tp->lock is held. */
  5641. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5642. int cpu_scratch_size, struct fw_info *info)
  5643. {
  5644. int err, lock_err, i;
  5645. void (*write_op)(struct tg3 *, u32, u32);
  5646. if (cpu_base == TX_CPU_BASE &&
  5647. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5648. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5649. "TX cpu firmware on %s which is 5705.\n",
  5650. tp->dev->name);
  5651. return -EINVAL;
  5652. }
  5653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5654. write_op = tg3_write_mem;
  5655. else
  5656. write_op = tg3_write_indirect_reg32;
  5657. /* It is possible that bootcode is still loading at this point.
  5658. * Get the nvram lock first before halting the cpu.
  5659. */
  5660. lock_err = tg3_nvram_lock(tp);
  5661. err = tg3_halt_cpu(tp, cpu_base);
  5662. if (!lock_err)
  5663. tg3_nvram_unlock(tp);
  5664. if (err)
  5665. goto out;
  5666. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5667. write_op(tp, cpu_scratch_base + i, 0);
  5668. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5669. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5670. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5671. write_op(tp, (cpu_scratch_base +
  5672. (info->fw_base & 0xffff) +
  5673. (i * sizeof(u32))),
  5674. be32_to_cpu(info->fw_data[i]));
  5675. err = 0;
  5676. out:
  5677. return err;
  5678. }
  5679. /* tp->lock is held. */
  5680. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5681. {
  5682. struct fw_info info;
  5683. const __be32 *fw_data;
  5684. int err, i;
  5685. fw_data = (void *)tp->fw->data;
  5686. /* Firmware blob starts with version numbers, followed by
  5687. start address and length. We are setting complete length.
  5688. length = end_address_of_bss - start_address_of_text.
  5689. Remainder is the blob to be loaded contiguously
  5690. from start address. */
  5691. info.fw_base = be32_to_cpu(fw_data[1]);
  5692. info.fw_len = tp->fw->size - 12;
  5693. info.fw_data = &fw_data[3];
  5694. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5695. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5696. &info);
  5697. if (err)
  5698. return err;
  5699. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5700. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5701. &info);
  5702. if (err)
  5703. return err;
  5704. /* Now startup only the RX cpu. */
  5705. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5706. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5707. for (i = 0; i < 5; i++) {
  5708. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5709. break;
  5710. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5711. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5712. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5713. udelay(1000);
  5714. }
  5715. if (i >= 5) {
  5716. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5717. "to set RX CPU PC, is %08x should be %08x\n",
  5718. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5719. info.fw_base);
  5720. return -ENODEV;
  5721. }
  5722. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5723. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5724. return 0;
  5725. }
  5726. /* 5705 needs a special version of the TSO firmware. */
  5727. /* tp->lock is held. */
  5728. static int tg3_load_tso_firmware(struct tg3 *tp)
  5729. {
  5730. struct fw_info info;
  5731. const __be32 *fw_data;
  5732. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5733. int err, i;
  5734. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5735. return 0;
  5736. fw_data = (void *)tp->fw->data;
  5737. /* Firmware blob starts with version numbers, followed by
  5738. start address and length. We are setting complete length.
  5739. length = end_address_of_bss - start_address_of_text.
  5740. Remainder is the blob to be loaded contiguously
  5741. from start address. */
  5742. info.fw_base = be32_to_cpu(fw_data[1]);
  5743. cpu_scratch_size = tp->fw_len;
  5744. info.fw_len = tp->fw->size - 12;
  5745. info.fw_data = &fw_data[3];
  5746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5747. cpu_base = RX_CPU_BASE;
  5748. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5749. } else {
  5750. cpu_base = TX_CPU_BASE;
  5751. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5752. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5753. }
  5754. err = tg3_load_firmware_cpu(tp, cpu_base,
  5755. cpu_scratch_base, cpu_scratch_size,
  5756. &info);
  5757. if (err)
  5758. return err;
  5759. /* Now startup the cpu. */
  5760. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5761. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5762. for (i = 0; i < 5; i++) {
  5763. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5764. break;
  5765. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5766. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5767. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5768. udelay(1000);
  5769. }
  5770. if (i >= 5) {
  5771. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5772. "to set CPU PC, is %08x should be %08x\n",
  5773. tp->dev->name, tr32(cpu_base + CPU_PC),
  5774. info.fw_base);
  5775. return -ENODEV;
  5776. }
  5777. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5778. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5779. return 0;
  5780. }
  5781. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5782. {
  5783. struct tg3 *tp = netdev_priv(dev);
  5784. struct sockaddr *addr = p;
  5785. int err = 0, skip_mac_1 = 0;
  5786. if (!is_valid_ether_addr(addr->sa_data))
  5787. return -EINVAL;
  5788. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5789. if (!netif_running(dev))
  5790. return 0;
  5791. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5792. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5793. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5794. addr0_low = tr32(MAC_ADDR_0_LOW);
  5795. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5796. addr1_low = tr32(MAC_ADDR_1_LOW);
  5797. /* Skip MAC addr 1 if ASF is using it. */
  5798. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5799. !(addr1_high == 0 && addr1_low == 0))
  5800. skip_mac_1 = 1;
  5801. }
  5802. spin_lock_bh(&tp->lock);
  5803. __tg3_set_mac_addr(tp, skip_mac_1);
  5804. spin_unlock_bh(&tp->lock);
  5805. return err;
  5806. }
  5807. /* tp->lock is held. */
  5808. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5809. dma_addr_t mapping, u32 maxlen_flags,
  5810. u32 nic_addr)
  5811. {
  5812. tg3_write_mem(tp,
  5813. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5814. ((u64) mapping >> 32));
  5815. tg3_write_mem(tp,
  5816. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5817. ((u64) mapping & 0xffffffff));
  5818. tg3_write_mem(tp,
  5819. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5820. maxlen_flags);
  5821. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5822. tg3_write_mem(tp,
  5823. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5824. nic_addr);
  5825. }
  5826. static void __tg3_set_rx_mode(struct net_device *);
  5827. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5828. {
  5829. int i;
  5830. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5831. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5832. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5833. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5834. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5835. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5836. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5837. } else {
  5838. tw32(HOSTCC_TXCOL_TICKS, 0);
  5839. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5840. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5841. tw32(HOSTCC_RXCOL_TICKS, 0);
  5842. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5843. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5844. }
  5845. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5846. u32 val = ec->stats_block_coalesce_usecs;
  5847. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5848. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5849. if (!netif_carrier_ok(tp->dev))
  5850. val = 0;
  5851. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5852. }
  5853. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5854. u32 reg;
  5855. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5856. tw32(reg, ec->rx_coalesce_usecs);
  5857. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5858. tw32(reg, ec->tx_coalesce_usecs);
  5859. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5860. tw32(reg, ec->rx_max_coalesced_frames);
  5861. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5862. tw32(reg, ec->tx_max_coalesced_frames);
  5863. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5864. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5865. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5866. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5867. }
  5868. for (; i < tp->irq_max - 1; i++) {
  5869. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5870. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5871. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5872. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5873. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5874. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5875. }
  5876. }
  5877. /* tp->lock is held. */
  5878. static void tg3_rings_reset(struct tg3 *tp)
  5879. {
  5880. int i;
  5881. u32 stblk, txrcb, rxrcb, limit;
  5882. struct tg3_napi *tnapi = &tp->napi[0];
  5883. /* Disable all transmit rings but the first. */
  5884. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5885. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5886. else
  5887. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5888. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5889. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5890. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5891. BDINFO_FLAGS_DISABLED);
  5892. /* Disable all receive return rings but the first. */
  5893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5894. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5895. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5896. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5897. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5898. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5899. else
  5900. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5901. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5902. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5903. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5904. BDINFO_FLAGS_DISABLED);
  5905. /* Disable interrupts */
  5906. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5907. /* Zero mailbox registers. */
  5908. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5909. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5910. tp->napi[i].tx_prod = 0;
  5911. tp->napi[i].tx_cons = 0;
  5912. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5913. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5914. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5915. }
  5916. } else {
  5917. tp->napi[0].tx_prod = 0;
  5918. tp->napi[0].tx_cons = 0;
  5919. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5920. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5921. }
  5922. /* Make sure the NIC-based send BD rings are disabled. */
  5923. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5924. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5925. for (i = 0; i < 16; i++)
  5926. tw32_tx_mbox(mbox + i * 8, 0);
  5927. }
  5928. txrcb = NIC_SRAM_SEND_RCB;
  5929. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5930. /* Clear status block in ram. */
  5931. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5932. /* Set status block DMA address */
  5933. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5934. ((u64) tnapi->status_mapping >> 32));
  5935. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5936. ((u64) tnapi->status_mapping & 0xffffffff));
  5937. if (tnapi->tx_ring) {
  5938. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5939. (TG3_TX_RING_SIZE <<
  5940. BDINFO_FLAGS_MAXLEN_SHIFT),
  5941. NIC_SRAM_TX_BUFFER_DESC);
  5942. txrcb += TG3_BDINFO_SIZE;
  5943. }
  5944. if (tnapi->rx_rcb) {
  5945. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5946. (TG3_RX_RCB_RING_SIZE(tp) <<
  5947. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5948. rxrcb += TG3_BDINFO_SIZE;
  5949. }
  5950. stblk = HOSTCC_STATBLCK_RING1;
  5951. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5952. u64 mapping = (u64)tnapi->status_mapping;
  5953. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5954. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5955. /* Clear status block in ram. */
  5956. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5957. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5958. (TG3_TX_RING_SIZE <<
  5959. BDINFO_FLAGS_MAXLEN_SHIFT),
  5960. NIC_SRAM_TX_BUFFER_DESC);
  5961. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5962. (TG3_RX_RCB_RING_SIZE(tp) <<
  5963. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5964. stblk += 8;
  5965. txrcb += TG3_BDINFO_SIZE;
  5966. rxrcb += TG3_BDINFO_SIZE;
  5967. }
  5968. }
  5969. /* tp->lock is held. */
  5970. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5971. {
  5972. u32 val, rdmac_mode;
  5973. int i, err, limit;
  5974. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5975. tg3_disable_ints(tp);
  5976. tg3_stop_fw(tp);
  5977. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5978. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5979. tg3_abort_hw(tp, 1);
  5980. }
  5981. if (reset_phy &&
  5982. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5983. tg3_phy_reset(tp);
  5984. err = tg3_chip_reset(tp);
  5985. if (err)
  5986. return err;
  5987. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5988. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5989. val = tr32(TG3_CPMU_CTRL);
  5990. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5991. tw32(TG3_CPMU_CTRL, val);
  5992. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5993. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5994. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5995. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5996. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5997. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5998. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5999. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6000. val = tr32(TG3_CPMU_HST_ACC);
  6001. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6002. val |= CPMU_HST_ACC_MACCLK_6_25;
  6003. tw32(TG3_CPMU_HST_ACC, val);
  6004. }
  6005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6006. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6007. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6008. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6009. tw32(PCIE_PWR_MGMT_THRESH, val);
  6010. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6011. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6012. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6013. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6014. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6015. }
  6016. /* This works around an issue with Athlon chipsets on
  6017. * B3 tigon3 silicon. This bit has no effect on any
  6018. * other revision. But do not set this on PCI Express
  6019. * chips and don't even touch the clocks if the CPMU is present.
  6020. */
  6021. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6022. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6023. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6024. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6025. }
  6026. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6027. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6028. val = tr32(TG3PCI_PCISTATE);
  6029. val |= PCISTATE_RETRY_SAME_DMA;
  6030. tw32(TG3PCI_PCISTATE, val);
  6031. }
  6032. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6033. /* Allow reads and writes to the
  6034. * APE register and memory space.
  6035. */
  6036. val = tr32(TG3PCI_PCISTATE);
  6037. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6038. PCISTATE_ALLOW_APE_SHMEM_WR;
  6039. tw32(TG3PCI_PCISTATE, val);
  6040. }
  6041. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6042. /* Enable some hw fixes. */
  6043. val = tr32(TG3PCI_MSI_DATA);
  6044. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6045. tw32(TG3PCI_MSI_DATA, val);
  6046. }
  6047. /* Descriptor ring init may make accesses to the
  6048. * NIC SRAM area to setup the TX descriptors, so we
  6049. * can only do this after the hardware has been
  6050. * successfully reset.
  6051. */
  6052. err = tg3_init_rings(tp);
  6053. if (err)
  6054. return err;
  6055. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6056. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6057. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  6058. /* This value is determined during the probe time DMA
  6059. * engine test, tg3_test_dma.
  6060. */
  6061. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6062. }
  6063. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6064. GRC_MODE_4X_NIC_SEND_RINGS |
  6065. GRC_MODE_NO_TX_PHDR_CSUM |
  6066. GRC_MODE_NO_RX_PHDR_CSUM);
  6067. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6068. /* Pseudo-header checksum is done by hardware logic and not
  6069. * the offload processers, so make the chip do the pseudo-
  6070. * header checksums on receive. For transmit it is more
  6071. * convenient to do the pseudo-header checksum in software
  6072. * as Linux does that on transmit for us in all cases.
  6073. */
  6074. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6075. tw32(GRC_MODE,
  6076. tp->grc_mode |
  6077. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6078. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6079. val = tr32(GRC_MISC_CFG);
  6080. val &= ~0xff;
  6081. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6082. tw32(GRC_MISC_CFG, val);
  6083. /* Initialize MBUF/DESC pool. */
  6084. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6085. /* Do nothing. */
  6086. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6087. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6089. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6090. else
  6091. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6092. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6093. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6094. }
  6095. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6096. int fw_len;
  6097. fw_len = tp->fw_len;
  6098. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6099. tw32(BUFMGR_MB_POOL_ADDR,
  6100. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6101. tw32(BUFMGR_MB_POOL_SIZE,
  6102. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6103. }
  6104. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6105. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6106. tp->bufmgr_config.mbuf_read_dma_low_water);
  6107. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6108. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6109. tw32(BUFMGR_MB_HIGH_WATER,
  6110. tp->bufmgr_config.mbuf_high_water);
  6111. } else {
  6112. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6113. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6114. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6115. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6116. tw32(BUFMGR_MB_HIGH_WATER,
  6117. tp->bufmgr_config.mbuf_high_water_jumbo);
  6118. }
  6119. tw32(BUFMGR_DMA_LOW_WATER,
  6120. tp->bufmgr_config.dma_low_water);
  6121. tw32(BUFMGR_DMA_HIGH_WATER,
  6122. tp->bufmgr_config.dma_high_water);
  6123. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6124. for (i = 0; i < 2000; i++) {
  6125. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6126. break;
  6127. udelay(10);
  6128. }
  6129. if (i >= 2000) {
  6130. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6131. tp->dev->name);
  6132. return -ENODEV;
  6133. }
  6134. /* Setup replenish threshold. */
  6135. val = tp->rx_pending / 8;
  6136. if (val == 0)
  6137. val = 1;
  6138. else if (val > tp->rx_std_max_post)
  6139. val = tp->rx_std_max_post;
  6140. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6141. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6142. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6143. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6144. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6145. }
  6146. tw32(RCVBDI_STD_THRESH, val);
  6147. /* Initialize TG3_BDINFO's at:
  6148. * RCVDBDI_STD_BD: standard eth size rx ring
  6149. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6150. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6151. *
  6152. * like so:
  6153. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6154. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6155. * ring attribute flags
  6156. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6157. *
  6158. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6159. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6160. *
  6161. * The size of each ring is fixed in the firmware, but the location is
  6162. * configurable.
  6163. */
  6164. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6165. ((u64) tpr->rx_std_mapping >> 32));
  6166. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6167. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6168. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6169. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6170. NIC_SRAM_RX_BUFFER_DESC);
  6171. /* Disable the mini ring */
  6172. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6173. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6174. BDINFO_FLAGS_DISABLED);
  6175. /* Program the jumbo buffer descriptor ring control
  6176. * blocks on those devices that have them.
  6177. */
  6178. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6179. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6180. /* Setup replenish threshold. */
  6181. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6182. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6183. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6184. ((u64) tpr->rx_jmb_mapping >> 32));
  6185. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6186. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6187. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6188. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6189. BDINFO_FLAGS_USE_EXT_RECV);
  6190. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6191. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6192. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6193. } else {
  6194. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6195. BDINFO_FLAGS_DISABLED);
  6196. }
  6197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6198. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6199. (RX_STD_MAX_SIZE << 2);
  6200. else
  6201. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6202. } else
  6203. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6204. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6205. tpr->rx_std_ptr = tp->rx_pending;
  6206. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6207. tpr->rx_std_ptr);
  6208. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6209. tp->rx_jumbo_pending : 0;
  6210. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6211. tpr->rx_jmb_ptr);
  6212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6213. tw32(STD_REPLENISH_LWM, 32);
  6214. tw32(JMB_REPLENISH_LWM, 16);
  6215. }
  6216. tg3_rings_reset(tp);
  6217. /* Initialize MAC address and backoff seed. */
  6218. __tg3_set_mac_addr(tp, 0);
  6219. /* MTU + ethernet header + FCS + optional VLAN tag */
  6220. tw32(MAC_RX_MTU_SIZE,
  6221. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6222. /* The slot time is changed by tg3_setup_phy if we
  6223. * run at gigabit with half duplex.
  6224. */
  6225. tw32(MAC_TX_LENGTHS,
  6226. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6227. (6 << TX_LENGTHS_IPG_SHIFT) |
  6228. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6229. /* Receive rules. */
  6230. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6231. tw32(RCVLPC_CONFIG, 0x0181);
  6232. /* Calculate RDMAC_MODE setting early, we need it to determine
  6233. * the RCVLPC_STATE_ENABLE mask.
  6234. */
  6235. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6236. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6237. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6238. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6239. RDMAC_MODE_LNGREAD_ENAB);
  6240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6241. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6243. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6244. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6245. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6246. /* If statement applies to 5705 and 5750 PCI devices only */
  6247. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6248. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6249. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6250. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6252. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6253. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6254. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6255. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6256. }
  6257. }
  6258. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6259. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6260. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6261. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6262. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6263. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6265. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6266. /* Receive/send statistics. */
  6267. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6268. val = tr32(RCVLPC_STATS_ENABLE);
  6269. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6270. tw32(RCVLPC_STATS_ENABLE, val);
  6271. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6272. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6273. val = tr32(RCVLPC_STATS_ENABLE);
  6274. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6275. tw32(RCVLPC_STATS_ENABLE, val);
  6276. } else {
  6277. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6278. }
  6279. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6280. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6281. tw32(SNDDATAI_STATSCTRL,
  6282. (SNDDATAI_SCTRL_ENABLE |
  6283. SNDDATAI_SCTRL_FASTUPD));
  6284. /* Setup host coalescing engine. */
  6285. tw32(HOSTCC_MODE, 0);
  6286. for (i = 0; i < 2000; i++) {
  6287. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6288. break;
  6289. udelay(10);
  6290. }
  6291. __tg3_set_coalesce(tp, &tp->coal);
  6292. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6293. /* Status/statistics block address. See tg3_timer,
  6294. * the tg3_periodic_fetch_stats call there, and
  6295. * tg3_get_stats to see how this works for 5705/5750 chips.
  6296. */
  6297. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6298. ((u64) tp->stats_mapping >> 32));
  6299. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6300. ((u64) tp->stats_mapping & 0xffffffff));
  6301. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6302. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6303. /* Clear statistics and status block memory areas */
  6304. for (i = NIC_SRAM_STATS_BLK;
  6305. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6306. i += sizeof(u32)) {
  6307. tg3_write_mem(tp, i, 0);
  6308. udelay(40);
  6309. }
  6310. }
  6311. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6312. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6313. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6314. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6315. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6316. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6317. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6318. /* reset to prevent losing 1st rx packet intermittently */
  6319. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6320. udelay(10);
  6321. }
  6322. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6323. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6324. else
  6325. tp->mac_mode = 0;
  6326. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6327. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6328. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6329. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6330. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6331. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6332. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6333. udelay(40);
  6334. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6335. * If TG3_FLG2_IS_NIC is zero, we should read the
  6336. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6337. * whether used as inputs or outputs, are set by boot code after
  6338. * reset.
  6339. */
  6340. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6341. u32 gpio_mask;
  6342. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6343. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6344. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6346. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6347. GRC_LCLCTRL_GPIO_OUTPUT3;
  6348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6349. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6350. tp->grc_local_ctrl &= ~gpio_mask;
  6351. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6352. /* GPIO1 must be driven high for eeprom write protect */
  6353. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6354. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6355. GRC_LCLCTRL_GPIO_OUTPUT1);
  6356. }
  6357. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6358. udelay(100);
  6359. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6360. val = tr32(MSGINT_MODE);
  6361. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6362. tw32(MSGINT_MODE, val);
  6363. }
  6364. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6365. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6366. udelay(40);
  6367. }
  6368. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6369. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6370. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6371. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6372. WDMAC_MODE_LNGREAD_ENAB);
  6373. /* If statement applies to 5705 and 5750 PCI devices only */
  6374. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6375. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6377. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6378. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6379. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6380. /* nothing */
  6381. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6382. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6383. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6384. val |= WDMAC_MODE_RX_ACCEL;
  6385. }
  6386. }
  6387. /* Enable host coalescing bug fix */
  6388. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6389. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6391. val |= WDMAC_MODE_BURST_ALL_DATA;
  6392. tw32_f(WDMAC_MODE, val);
  6393. udelay(40);
  6394. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6395. u16 pcix_cmd;
  6396. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6397. &pcix_cmd);
  6398. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6399. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6400. pcix_cmd |= PCI_X_CMD_READ_2K;
  6401. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6402. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6403. pcix_cmd |= PCI_X_CMD_READ_2K;
  6404. }
  6405. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6406. pcix_cmd);
  6407. }
  6408. tw32_f(RDMAC_MODE, rdmac_mode);
  6409. udelay(40);
  6410. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6411. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6412. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6413. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6414. tw32(SNDDATAC_MODE,
  6415. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6416. else
  6417. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6418. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6419. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6420. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6421. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6422. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6423. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6424. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6425. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6426. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6427. tw32(SNDBDI_MODE, val);
  6428. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6429. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6430. err = tg3_load_5701_a0_firmware_fix(tp);
  6431. if (err)
  6432. return err;
  6433. }
  6434. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6435. err = tg3_load_tso_firmware(tp);
  6436. if (err)
  6437. return err;
  6438. }
  6439. tp->tx_mode = TX_MODE_ENABLE;
  6440. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6441. udelay(100);
  6442. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6443. u32 reg = MAC_RSS_INDIR_TBL_0;
  6444. u8 *ent = (u8 *)&val;
  6445. /* Setup the indirection table */
  6446. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6447. int idx = i % sizeof(val);
  6448. ent[idx] = i % (tp->irq_cnt - 1);
  6449. if (idx == sizeof(val) - 1) {
  6450. tw32(reg, val);
  6451. reg += 4;
  6452. }
  6453. }
  6454. /* Setup the "secret" hash key. */
  6455. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6456. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6457. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6458. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6459. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6460. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6461. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6462. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6463. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6464. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6465. }
  6466. tp->rx_mode = RX_MODE_ENABLE;
  6467. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6468. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6469. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6470. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6471. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6472. RX_MODE_RSS_IPV6_HASH_EN |
  6473. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6474. RX_MODE_RSS_IPV4_HASH_EN |
  6475. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6476. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6477. udelay(10);
  6478. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6479. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6480. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6481. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6482. udelay(10);
  6483. }
  6484. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6485. udelay(10);
  6486. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6487. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6488. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6489. /* Set drive transmission level to 1.2V */
  6490. /* only if the signal pre-emphasis bit is not set */
  6491. val = tr32(MAC_SERDES_CFG);
  6492. val &= 0xfffff000;
  6493. val |= 0x880;
  6494. tw32(MAC_SERDES_CFG, val);
  6495. }
  6496. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6497. tw32(MAC_SERDES_CFG, 0x616000);
  6498. }
  6499. /* Prevent chip from dropping frames when flow control
  6500. * is enabled.
  6501. */
  6502. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6504. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6505. /* Use hardware link auto-negotiation */
  6506. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6507. }
  6508. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6509. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6510. u32 tmp;
  6511. tmp = tr32(SERDES_RX_CTRL);
  6512. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6513. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6514. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6515. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6516. }
  6517. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6518. if (tp->link_config.phy_is_low_power) {
  6519. tp->link_config.phy_is_low_power = 0;
  6520. tp->link_config.speed = tp->link_config.orig_speed;
  6521. tp->link_config.duplex = tp->link_config.orig_duplex;
  6522. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6523. }
  6524. err = tg3_setup_phy(tp, 0);
  6525. if (err)
  6526. return err;
  6527. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6528. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6529. u32 tmp;
  6530. /* Clear CRC stats. */
  6531. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6532. tg3_writephy(tp, MII_TG3_TEST1,
  6533. tmp | MII_TG3_TEST1_CRC_EN);
  6534. tg3_readphy(tp, 0x14, &tmp);
  6535. }
  6536. }
  6537. }
  6538. __tg3_set_rx_mode(tp->dev);
  6539. /* Initialize receive rules. */
  6540. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6541. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6542. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6543. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6544. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6545. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6546. limit = 8;
  6547. else
  6548. limit = 16;
  6549. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6550. limit -= 4;
  6551. switch (limit) {
  6552. case 16:
  6553. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6554. case 15:
  6555. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6556. case 14:
  6557. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6558. case 13:
  6559. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6560. case 12:
  6561. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6562. case 11:
  6563. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6564. case 10:
  6565. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6566. case 9:
  6567. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6568. case 8:
  6569. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6570. case 7:
  6571. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6572. case 6:
  6573. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6574. case 5:
  6575. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6576. case 4:
  6577. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6578. case 3:
  6579. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6580. case 2:
  6581. case 1:
  6582. default:
  6583. break;
  6584. }
  6585. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6586. /* Write our heartbeat update interval to APE. */
  6587. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6588. APE_HOST_HEARTBEAT_INT_DISABLE);
  6589. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6590. return 0;
  6591. }
  6592. /* Called at device open time to get the chip ready for
  6593. * packet processing. Invoked with tp->lock held.
  6594. */
  6595. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6596. {
  6597. tg3_switch_clocks(tp);
  6598. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6599. return tg3_reset_hw(tp, reset_phy);
  6600. }
  6601. #define TG3_STAT_ADD32(PSTAT, REG) \
  6602. do { u32 __val = tr32(REG); \
  6603. (PSTAT)->low += __val; \
  6604. if ((PSTAT)->low < __val) \
  6605. (PSTAT)->high += 1; \
  6606. } while (0)
  6607. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6608. {
  6609. struct tg3_hw_stats *sp = tp->hw_stats;
  6610. if (!netif_carrier_ok(tp->dev))
  6611. return;
  6612. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6613. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6614. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6615. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6616. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6617. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6618. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6619. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6620. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6621. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6622. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6623. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6624. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6625. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6626. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6627. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6628. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6629. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6630. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6631. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6632. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6633. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6634. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6635. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6636. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6637. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6638. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6639. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6640. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6641. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6642. }
  6643. static void tg3_timer(unsigned long __opaque)
  6644. {
  6645. struct tg3 *tp = (struct tg3 *) __opaque;
  6646. if (tp->irq_sync)
  6647. goto restart_timer;
  6648. spin_lock(&tp->lock);
  6649. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6650. /* All of this garbage is because when using non-tagged
  6651. * IRQ status the mailbox/status_block protocol the chip
  6652. * uses with the cpu is race prone.
  6653. */
  6654. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6655. tw32(GRC_LOCAL_CTRL,
  6656. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6657. } else {
  6658. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6659. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6660. }
  6661. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6662. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6663. spin_unlock(&tp->lock);
  6664. schedule_work(&tp->reset_task);
  6665. return;
  6666. }
  6667. }
  6668. /* This part only runs once per second. */
  6669. if (!--tp->timer_counter) {
  6670. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6671. tg3_periodic_fetch_stats(tp);
  6672. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6673. u32 mac_stat;
  6674. int phy_event;
  6675. mac_stat = tr32(MAC_STATUS);
  6676. phy_event = 0;
  6677. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6678. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6679. phy_event = 1;
  6680. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6681. phy_event = 1;
  6682. if (phy_event)
  6683. tg3_setup_phy(tp, 0);
  6684. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6685. u32 mac_stat = tr32(MAC_STATUS);
  6686. int need_setup = 0;
  6687. if (netif_carrier_ok(tp->dev) &&
  6688. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6689. need_setup = 1;
  6690. }
  6691. if (! netif_carrier_ok(tp->dev) &&
  6692. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6693. MAC_STATUS_SIGNAL_DET))) {
  6694. need_setup = 1;
  6695. }
  6696. if (need_setup) {
  6697. if (!tp->serdes_counter) {
  6698. tw32_f(MAC_MODE,
  6699. (tp->mac_mode &
  6700. ~MAC_MODE_PORT_MODE_MASK));
  6701. udelay(40);
  6702. tw32_f(MAC_MODE, tp->mac_mode);
  6703. udelay(40);
  6704. }
  6705. tg3_setup_phy(tp, 0);
  6706. }
  6707. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6708. tg3_serdes_parallel_detect(tp);
  6709. tp->timer_counter = tp->timer_multiplier;
  6710. }
  6711. /* Heartbeat is only sent once every 2 seconds.
  6712. *
  6713. * The heartbeat is to tell the ASF firmware that the host
  6714. * driver is still alive. In the event that the OS crashes,
  6715. * ASF needs to reset the hardware to free up the FIFO space
  6716. * that may be filled with rx packets destined for the host.
  6717. * If the FIFO is full, ASF will no longer function properly.
  6718. *
  6719. * Unintended resets have been reported on real time kernels
  6720. * where the timer doesn't run on time. Netpoll will also have
  6721. * same problem.
  6722. *
  6723. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6724. * to check the ring condition when the heartbeat is expiring
  6725. * before doing the reset. This will prevent most unintended
  6726. * resets.
  6727. */
  6728. if (!--tp->asf_counter) {
  6729. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6730. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6731. tg3_wait_for_event_ack(tp);
  6732. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6733. FWCMD_NICDRV_ALIVE3);
  6734. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6735. /* 5 seconds timeout */
  6736. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6737. tg3_generate_fw_event(tp);
  6738. }
  6739. tp->asf_counter = tp->asf_multiplier;
  6740. }
  6741. spin_unlock(&tp->lock);
  6742. restart_timer:
  6743. tp->timer.expires = jiffies + tp->timer_offset;
  6744. add_timer(&tp->timer);
  6745. }
  6746. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6747. {
  6748. irq_handler_t fn;
  6749. unsigned long flags;
  6750. char *name;
  6751. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6752. if (tp->irq_cnt == 1)
  6753. name = tp->dev->name;
  6754. else {
  6755. name = &tnapi->irq_lbl[0];
  6756. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6757. name[IFNAMSIZ-1] = 0;
  6758. }
  6759. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6760. fn = tg3_msi;
  6761. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6762. fn = tg3_msi_1shot;
  6763. flags = IRQF_SAMPLE_RANDOM;
  6764. } else {
  6765. fn = tg3_interrupt;
  6766. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6767. fn = tg3_interrupt_tagged;
  6768. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6769. }
  6770. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6771. }
  6772. static int tg3_test_interrupt(struct tg3 *tp)
  6773. {
  6774. struct tg3_napi *tnapi = &tp->napi[0];
  6775. struct net_device *dev = tp->dev;
  6776. int err, i, intr_ok = 0;
  6777. u32 val;
  6778. if (!netif_running(dev))
  6779. return -ENODEV;
  6780. tg3_disable_ints(tp);
  6781. free_irq(tnapi->irq_vec, tnapi);
  6782. /*
  6783. * Turn off MSI one shot mode. Otherwise this test has no
  6784. * observable way to know whether the interrupt was delivered.
  6785. */
  6786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6787. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6788. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6789. tw32(MSGINT_MODE, val);
  6790. }
  6791. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6792. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6793. if (err)
  6794. return err;
  6795. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6796. tg3_enable_ints(tp);
  6797. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6798. tnapi->coal_now);
  6799. for (i = 0; i < 5; i++) {
  6800. u32 int_mbox, misc_host_ctrl;
  6801. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6802. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6803. if ((int_mbox != 0) ||
  6804. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6805. intr_ok = 1;
  6806. break;
  6807. }
  6808. msleep(10);
  6809. }
  6810. tg3_disable_ints(tp);
  6811. free_irq(tnapi->irq_vec, tnapi);
  6812. err = tg3_request_irq(tp, 0);
  6813. if (err)
  6814. return err;
  6815. if (intr_ok) {
  6816. /* Reenable MSI one shot mode. */
  6817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6818. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6819. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6820. tw32(MSGINT_MODE, val);
  6821. }
  6822. return 0;
  6823. }
  6824. return -EIO;
  6825. }
  6826. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6827. * successfully restored
  6828. */
  6829. static int tg3_test_msi(struct tg3 *tp)
  6830. {
  6831. int err;
  6832. u16 pci_cmd;
  6833. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6834. return 0;
  6835. /* Turn off SERR reporting in case MSI terminates with Master
  6836. * Abort.
  6837. */
  6838. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6839. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6840. pci_cmd & ~PCI_COMMAND_SERR);
  6841. err = tg3_test_interrupt(tp);
  6842. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6843. if (!err)
  6844. return 0;
  6845. /* other failures */
  6846. if (err != -EIO)
  6847. return err;
  6848. /* MSI test failed, go back to INTx mode */
  6849. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6850. "switching to INTx mode. Please report this failure to "
  6851. "the PCI maintainer and include system chipset information.\n",
  6852. tp->dev->name);
  6853. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6854. pci_disable_msi(tp->pdev);
  6855. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6856. err = tg3_request_irq(tp, 0);
  6857. if (err)
  6858. return err;
  6859. /* Need to reset the chip because the MSI cycle may have terminated
  6860. * with Master Abort.
  6861. */
  6862. tg3_full_lock(tp, 1);
  6863. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6864. err = tg3_init_hw(tp, 1);
  6865. tg3_full_unlock(tp);
  6866. if (err)
  6867. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6868. return err;
  6869. }
  6870. static int tg3_request_firmware(struct tg3 *tp)
  6871. {
  6872. const __be32 *fw_data;
  6873. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6874. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6875. tp->dev->name, tp->fw_needed);
  6876. return -ENOENT;
  6877. }
  6878. fw_data = (void *)tp->fw->data;
  6879. /* Firmware blob starts with version numbers, followed by
  6880. * start address and _full_ length including BSS sections
  6881. * (which must be longer than the actual data, of course
  6882. */
  6883. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6884. if (tp->fw_len < (tp->fw->size - 12)) {
  6885. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6886. tp->dev->name, tp->fw_len, tp->fw_needed);
  6887. release_firmware(tp->fw);
  6888. tp->fw = NULL;
  6889. return -EINVAL;
  6890. }
  6891. /* We no longer need firmware; we have it. */
  6892. tp->fw_needed = NULL;
  6893. return 0;
  6894. }
  6895. static bool tg3_enable_msix(struct tg3 *tp)
  6896. {
  6897. int i, rc, cpus = num_online_cpus();
  6898. struct msix_entry msix_ent[tp->irq_max];
  6899. if (cpus == 1)
  6900. /* Just fallback to the simpler MSI mode. */
  6901. return false;
  6902. /*
  6903. * We want as many rx rings enabled as there are cpus.
  6904. * The first MSIX vector only deals with link interrupts, etc,
  6905. * so we add one to the number of vectors we are requesting.
  6906. */
  6907. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6908. for (i = 0; i < tp->irq_max; i++) {
  6909. msix_ent[i].entry = i;
  6910. msix_ent[i].vector = 0;
  6911. }
  6912. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6913. if (rc != 0) {
  6914. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6915. return false;
  6916. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6917. return false;
  6918. printk(KERN_NOTICE
  6919. "%s: Requested %d MSI-X vectors, received %d\n",
  6920. tp->dev->name, tp->irq_cnt, rc);
  6921. tp->irq_cnt = rc;
  6922. }
  6923. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6924. for (i = 0; i < tp->irq_max; i++)
  6925. tp->napi[i].irq_vec = msix_ent[i].vector;
  6926. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6927. return true;
  6928. }
  6929. static void tg3_ints_init(struct tg3 *tp)
  6930. {
  6931. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6932. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6933. /* All MSI supporting chips should support tagged
  6934. * status. Assert that this is the case.
  6935. */
  6936. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6937. "Not using MSI.\n", tp->dev->name);
  6938. goto defcfg;
  6939. }
  6940. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6941. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6942. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6943. pci_enable_msi(tp->pdev) == 0)
  6944. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6945. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6946. u32 msi_mode = tr32(MSGINT_MODE);
  6947. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6948. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6949. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6950. }
  6951. defcfg:
  6952. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6953. tp->irq_cnt = 1;
  6954. tp->napi[0].irq_vec = tp->pdev->irq;
  6955. tp->dev->real_num_tx_queues = 1;
  6956. }
  6957. }
  6958. static void tg3_ints_fini(struct tg3 *tp)
  6959. {
  6960. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6961. pci_disable_msix(tp->pdev);
  6962. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6963. pci_disable_msi(tp->pdev);
  6964. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6965. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6966. }
  6967. static int tg3_open(struct net_device *dev)
  6968. {
  6969. struct tg3 *tp = netdev_priv(dev);
  6970. int i, err;
  6971. if (tp->fw_needed) {
  6972. err = tg3_request_firmware(tp);
  6973. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6974. if (err)
  6975. return err;
  6976. } else if (err) {
  6977. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6978. tp->dev->name);
  6979. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6980. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6981. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6982. tp->dev->name);
  6983. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6984. }
  6985. }
  6986. netif_carrier_off(tp->dev);
  6987. err = tg3_set_power_state(tp, PCI_D0);
  6988. if (err)
  6989. return err;
  6990. tg3_full_lock(tp, 0);
  6991. tg3_disable_ints(tp);
  6992. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6993. tg3_full_unlock(tp);
  6994. /*
  6995. * Setup interrupts first so we know how
  6996. * many NAPI resources to allocate
  6997. */
  6998. tg3_ints_init(tp);
  6999. /* The placement of this call is tied
  7000. * to the setup and use of Host TX descriptors.
  7001. */
  7002. err = tg3_alloc_consistent(tp);
  7003. if (err)
  7004. goto err_out1;
  7005. tg3_napi_enable(tp);
  7006. for (i = 0; i < tp->irq_cnt; i++) {
  7007. struct tg3_napi *tnapi = &tp->napi[i];
  7008. err = tg3_request_irq(tp, i);
  7009. if (err) {
  7010. for (i--; i >= 0; i--)
  7011. free_irq(tnapi->irq_vec, tnapi);
  7012. break;
  7013. }
  7014. }
  7015. if (err)
  7016. goto err_out2;
  7017. tg3_full_lock(tp, 0);
  7018. err = tg3_init_hw(tp, 1);
  7019. if (err) {
  7020. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7021. tg3_free_rings(tp);
  7022. } else {
  7023. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7024. tp->timer_offset = HZ;
  7025. else
  7026. tp->timer_offset = HZ / 10;
  7027. BUG_ON(tp->timer_offset > HZ);
  7028. tp->timer_counter = tp->timer_multiplier =
  7029. (HZ / tp->timer_offset);
  7030. tp->asf_counter = tp->asf_multiplier =
  7031. ((HZ / tp->timer_offset) * 2);
  7032. init_timer(&tp->timer);
  7033. tp->timer.expires = jiffies + tp->timer_offset;
  7034. tp->timer.data = (unsigned long) tp;
  7035. tp->timer.function = tg3_timer;
  7036. }
  7037. tg3_full_unlock(tp);
  7038. if (err)
  7039. goto err_out3;
  7040. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7041. err = tg3_test_msi(tp);
  7042. if (err) {
  7043. tg3_full_lock(tp, 0);
  7044. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7045. tg3_free_rings(tp);
  7046. tg3_full_unlock(tp);
  7047. goto err_out2;
  7048. }
  7049. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7050. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7051. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7052. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7053. tw32(PCIE_TRANSACTION_CFG,
  7054. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7055. }
  7056. }
  7057. tg3_phy_start(tp);
  7058. tg3_full_lock(tp, 0);
  7059. add_timer(&tp->timer);
  7060. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7061. tg3_enable_ints(tp);
  7062. tg3_full_unlock(tp);
  7063. netif_tx_start_all_queues(dev);
  7064. return 0;
  7065. err_out3:
  7066. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7067. struct tg3_napi *tnapi = &tp->napi[i];
  7068. free_irq(tnapi->irq_vec, tnapi);
  7069. }
  7070. err_out2:
  7071. tg3_napi_disable(tp);
  7072. tg3_free_consistent(tp);
  7073. err_out1:
  7074. tg3_ints_fini(tp);
  7075. return err;
  7076. }
  7077. #if 0
  7078. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7079. {
  7080. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7081. u16 val16;
  7082. int i;
  7083. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7084. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7085. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7086. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7087. val16, val32);
  7088. /* MAC block */
  7089. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7090. tr32(MAC_MODE), tr32(MAC_STATUS));
  7091. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7092. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7093. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7094. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7095. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7096. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7097. /* Send data initiator control block */
  7098. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7099. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7100. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7101. tr32(SNDDATAI_STATSCTRL));
  7102. /* Send data completion control block */
  7103. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7104. /* Send BD ring selector block */
  7105. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7106. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7107. /* Send BD initiator control block */
  7108. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7109. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7110. /* Send BD completion control block */
  7111. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7112. /* Receive list placement control block */
  7113. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7114. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7115. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7116. tr32(RCVLPC_STATSCTRL));
  7117. /* Receive data and receive BD initiator control block */
  7118. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7119. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7120. /* Receive data completion control block */
  7121. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7122. tr32(RCVDCC_MODE));
  7123. /* Receive BD initiator control block */
  7124. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7125. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7126. /* Receive BD completion control block */
  7127. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7128. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7129. /* Receive list selector control block */
  7130. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7131. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7132. /* Mbuf cluster free block */
  7133. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7134. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7135. /* Host coalescing control block */
  7136. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7137. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7138. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7139. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7140. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7141. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7142. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7143. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7144. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7145. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7146. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7147. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7148. /* Memory arbiter control block */
  7149. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7150. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7151. /* Buffer manager control block */
  7152. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7153. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7154. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7155. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7156. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7157. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7158. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7159. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7160. /* Read DMA control block */
  7161. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7162. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7163. /* Write DMA control block */
  7164. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7165. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7166. /* DMA completion block */
  7167. printk("DEBUG: DMAC_MODE[%08x]\n",
  7168. tr32(DMAC_MODE));
  7169. /* GRC block */
  7170. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7171. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7172. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7173. tr32(GRC_LOCAL_CTRL));
  7174. /* TG3_BDINFOs */
  7175. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7176. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7177. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7178. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7179. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7180. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7181. tr32(RCVDBDI_STD_BD + 0x0),
  7182. tr32(RCVDBDI_STD_BD + 0x4),
  7183. tr32(RCVDBDI_STD_BD + 0x8),
  7184. tr32(RCVDBDI_STD_BD + 0xc));
  7185. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7186. tr32(RCVDBDI_MINI_BD + 0x0),
  7187. tr32(RCVDBDI_MINI_BD + 0x4),
  7188. tr32(RCVDBDI_MINI_BD + 0x8),
  7189. tr32(RCVDBDI_MINI_BD + 0xc));
  7190. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7191. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7192. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7193. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7194. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7195. val32, val32_2, val32_3, val32_4);
  7196. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7197. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7198. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7199. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7200. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7201. val32, val32_2, val32_3, val32_4);
  7202. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7203. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7204. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7205. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7206. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7207. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7208. val32, val32_2, val32_3, val32_4, val32_5);
  7209. /* SW status block */
  7210. printk(KERN_DEBUG
  7211. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7212. sblk->status,
  7213. sblk->status_tag,
  7214. sblk->rx_jumbo_consumer,
  7215. sblk->rx_consumer,
  7216. sblk->rx_mini_consumer,
  7217. sblk->idx[0].rx_producer,
  7218. sblk->idx[0].tx_consumer);
  7219. /* SW statistics block */
  7220. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7221. ((u32 *)tp->hw_stats)[0],
  7222. ((u32 *)tp->hw_stats)[1],
  7223. ((u32 *)tp->hw_stats)[2],
  7224. ((u32 *)tp->hw_stats)[3]);
  7225. /* Mailboxes */
  7226. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7227. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7228. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7229. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7230. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7231. /* NIC side send descriptors. */
  7232. for (i = 0; i < 6; i++) {
  7233. unsigned long txd;
  7234. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7235. + (i * sizeof(struct tg3_tx_buffer_desc));
  7236. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7237. i,
  7238. readl(txd + 0x0), readl(txd + 0x4),
  7239. readl(txd + 0x8), readl(txd + 0xc));
  7240. }
  7241. /* NIC side RX descriptors. */
  7242. for (i = 0; i < 6; i++) {
  7243. unsigned long rxd;
  7244. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7245. + (i * sizeof(struct tg3_rx_buffer_desc));
  7246. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7247. i,
  7248. readl(rxd + 0x0), readl(rxd + 0x4),
  7249. readl(rxd + 0x8), readl(rxd + 0xc));
  7250. rxd += (4 * sizeof(u32));
  7251. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7252. i,
  7253. readl(rxd + 0x0), readl(rxd + 0x4),
  7254. readl(rxd + 0x8), readl(rxd + 0xc));
  7255. }
  7256. for (i = 0; i < 6; i++) {
  7257. unsigned long rxd;
  7258. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7259. + (i * sizeof(struct tg3_rx_buffer_desc));
  7260. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7261. i,
  7262. readl(rxd + 0x0), readl(rxd + 0x4),
  7263. readl(rxd + 0x8), readl(rxd + 0xc));
  7264. rxd += (4 * sizeof(u32));
  7265. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7266. i,
  7267. readl(rxd + 0x0), readl(rxd + 0x4),
  7268. readl(rxd + 0x8), readl(rxd + 0xc));
  7269. }
  7270. }
  7271. #endif
  7272. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7273. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7274. static int tg3_close(struct net_device *dev)
  7275. {
  7276. int i;
  7277. struct tg3 *tp = netdev_priv(dev);
  7278. tg3_napi_disable(tp);
  7279. cancel_work_sync(&tp->reset_task);
  7280. netif_tx_stop_all_queues(dev);
  7281. del_timer_sync(&tp->timer);
  7282. tg3_phy_stop(tp);
  7283. tg3_full_lock(tp, 1);
  7284. #if 0
  7285. tg3_dump_state(tp);
  7286. #endif
  7287. tg3_disable_ints(tp);
  7288. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7289. tg3_free_rings(tp);
  7290. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7291. tg3_full_unlock(tp);
  7292. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7293. struct tg3_napi *tnapi = &tp->napi[i];
  7294. free_irq(tnapi->irq_vec, tnapi);
  7295. }
  7296. tg3_ints_fini(tp);
  7297. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7298. sizeof(tp->net_stats_prev));
  7299. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7300. sizeof(tp->estats_prev));
  7301. tg3_free_consistent(tp);
  7302. tg3_set_power_state(tp, PCI_D3hot);
  7303. netif_carrier_off(tp->dev);
  7304. return 0;
  7305. }
  7306. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7307. {
  7308. unsigned long ret;
  7309. #if (BITS_PER_LONG == 32)
  7310. ret = val->low;
  7311. #else
  7312. ret = ((u64)val->high << 32) | ((u64)val->low);
  7313. #endif
  7314. return ret;
  7315. }
  7316. static inline u64 get_estat64(tg3_stat64_t *val)
  7317. {
  7318. return ((u64)val->high << 32) | ((u64)val->low);
  7319. }
  7320. static unsigned long calc_crc_errors(struct tg3 *tp)
  7321. {
  7322. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7323. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7324. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7326. u32 val;
  7327. spin_lock_bh(&tp->lock);
  7328. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7329. tg3_writephy(tp, MII_TG3_TEST1,
  7330. val | MII_TG3_TEST1_CRC_EN);
  7331. tg3_readphy(tp, 0x14, &val);
  7332. } else
  7333. val = 0;
  7334. spin_unlock_bh(&tp->lock);
  7335. tp->phy_crc_errors += val;
  7336. return tp->phy_crc_errors;
  7337. }
  7338. return get_stat64(&hw_stats->rx_fcs_errors);
  7339. }
  7340. #define ESTAT_ADD(member) \
  7341. estats->member = old_estats->member + \
  7342. get_estat64(&hw_stats->member)
  7343. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7344. {
  7345. struct tg3_ethtool_stats *estats = &tp->estats;
  7346. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7347. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7348. if (!hw_stats)
  7349. return old_estats;
  7350. ESTAT_ADD(rx_octets);
  7351. ESTAT_ADD(rx_fragments);
  7352. ESTAT_ADD(rx_ucast_packets);
  7353. ESTAT_ADD(rx_mcast_packets);
  7354. ESTAT_ADD(rx_bcast_packets);
  7355. ESTAT_ADD(rx_fcs_errors);
  7356. ESTAT_ADD(rx_align_errors);
  7357. ESTAT_ADD(rx_xon_pause_rcvd);
  7358. ESTAT_ADD(rx_xoff_pause_rcvd);
  7359. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7360. ESTAT_ADD(rx_xoff_entered);
  7361. ESTAT_ADD(rx_frame_too_long_errors);
  7362. ESTAT_ADD(rx_jabbers);
  7363. ESTAT_ADD(rx_undersize_packets);
  7364. ESTAT_ADD(rx_in_length_errors);
  7365. ESTAT_ADD(rx_out_length_errors);
  7366. ESTAT_ADD(rx_64_or_less_octet_packets);
  7367. ESTAT_ADD(rx_65_to_127_octet_packets);
  7368. ESTAT_ADD(rx_128_to_255_octet_packets);
  7369. ESTAT_ADD(rx_256_to_511_octet_packets);
  7370. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7371. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7372. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7373. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7374. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7375. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7376. ESTAT_ADD(tx_octets);
  7377. ESTAT_ADD(tx_collisions);
  7378. ESTAT_ADD(tx_xon_sent);
  7379. ESTAT_ADD(tx_xoff_sent);
  7380. ESTAT_ADD(tx_flow_control);
  7381. ESTAT_ADD(tx_mac_errors);
  7382. ESTAT_ADD(tx_single_collisions);
  7383. ESTAT_ADD(tx_mult_collisions);
  7384. ESTAT_ADD(tx_deferred);
  7385. ESTAT_ADD(tx_excessive_collisions);
  7386. ESTAT_ADD(tx_late_collisions);
  7387. ESTAT_ADD(tx_collide_2times);
  7388. ESTAT_ADD(tx_collide_3times);
  7389. ESTAT_ADD(tx_collide_4times);
  7390. ESTAT_ADD(tx_collide_5times);
  7391. ESTAT_ADD(tx_collide_6times);
  7392. ESTAT_ADD(tx_collide_7times);
  7393. ESTAT_ADD(tx_collide_8times);
  7394. ESTAT_ADD(tx_collide_9times);
  7395. ESTAT_ADD(tx_collide_10times);
  7396. ESTAT_ADD(tx_collide_11times);
  7397. ESTAT_ADD(tx_collide_12times);
  7398. ESTAT_ADD(tx_collide_13times);
  7399. ESTAT_ADD(tx_collide_14times);
  7400. ESTAT_ADD(tx_collide_15times);
  7401. ESTAT_ADD(tx_ucast_packets);
  7402. ESTAT_ADD(tx_mcast_packets);
  7403. ESTAT_ADD(tx_bcast_packets);
  7404. ESTAT_ADD(tx_carrier_sense_errors);
  7405. ESTAT_ADD(tx_discards);
  7406. ESTAT_ADD(tx_errors);
  7407. ESTAT_ADD(dma_writeq_full);
  7408. ESTAT_ADD(dma_write_prioq_full);
  7409. ESTAT_ADD(rxbds_empty);
  7410. ESTAT_ADD(rx_discards);
  7411. ESTAT_ADD(rx_errors);
  7412. ESTAT_ADD(rx_threshold_hit);
  7413. ESTAT_ADD(dma_readq_full);
  7414. ESTAT_ADD(dma_read_prioq_full);
  7415. ESTAT_ADD(tx_comp_queue_full);
  7416. ESTAT_ADD(ring_set_send_prod_index);
  7417. ESTAT_ADD(ring_status_update);
  7418. ESTAT_ADD(nic_irqs);
  7419. ESTAT_ADD(nic_avoided_irqs);
  7420. ESTAT_ADD(nic_tx_threshold_hit);
  7421. return estats;
  7422. }
  7423. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7424. {
  7425. struct tg3 *tp = netdev_priv(dev);
  7426. struct net_device_stats *stats = &tp->net_stats;
  7427. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7428. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7429. if (!hw_stats)
  7430. return old_stats;
  7431. stats->rx_packets = old_stats->rx_packets +
  7432. get_stat64(&hw_stats->rx_ucast_packets) +
  7433. get_stat64(&hw_stats->rx_mcast_packets) +
  7434. get_stat64(&hw_stats->rx_bcast_packets);
  7435. stats->tx_packets = old_stats->tx_packets +
  7436. get_stat64(&hw_stats->tx_ucast_packets) +
  7437. get_stat64(&hw_stats->tx_mcast_packets) +
  7438. get_stat64(&hw_stats->tx_bcast_packets);
  7439. stats->rx_bytes = old_stats->rx_bytes +
  7440. get_stat64(&hw_stats->rx_octets);
  7441. stats->tx_bytes = old_stats->tx_bytes +
  7442. get_stat64(&hw_stats->tx_octets);
  7443. stats->rx_errors = old_stats->rx_errors +
  7444. get_stat64(&hw_stats->rx_errors);
  7445. stats->tx_errors = old_stats->tx_errors +
  7446. get_stat64(&hw_stats->tx_errors) +
  7447. get_stat64(&hw_stats->tx_mac_errors) +
  7448. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7449. get_stat64(&hw_stats->tx_discards);
  7450. stats->multicast = old_stats->multicast +
  7451. get_stat64(&hw_stats->rx_mcast_packets);
  7452. stats->collisions = old_stats->collisions +
  7453. get_stat64(&hw_stats->tx_collisions);
  7454. stats->rx_length_errors = old_stats->rx_length_errors +
  7455. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7456. get_stat64(&hw_stats->rx_undersize_packets);
  7457. stats->rx_over_errors = old_stats->rx_over_errors +
  7458. get_stat64(&hw_stats->rxbds_empty);
  7459. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7460. get_stat64(&hw_stats->rx_align_errors);
  7461. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7462. get_stat64(&hw_stats->tx_discards);
  7463. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7464. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7465. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7466. calc_crc_errors(tp);
  7467. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7468. get_stat64(&hw_stats->rx_discards);
  7469. return stats;
  7470. }
  7471. static inline u32 calc_crc(unsigned char *buf, int len)
  7472. {
  7473. u32 reg;
  7474. u32 tmp;
  7475. int j, k;
  7476. reg = 0xffffffff;
  7477. for (j = 0; j < len; j++) {
  7478. reg ^= buf[j];
  7479. for (k = 0; k < 8; k++) {
  7480. tmp = reg & 0x01;
  7481. reg >>= 1;
  7482. if (tmp) {
  7483. reg ^= 0xedb88320;
  7484. }
  7485. }
  7486. }
  7487. return ~reg;
  7488. }
  7489. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7490. {
  7491. /* accept or reject all multicast frames */
  7492. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7493. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7494. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7495. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7496. }
  7497. static void __tg3_set_rx_mode(struct net_device *dev)
  7498. {
  7499. struct tg3 *tp = netdev_priv(dev);
  7500. u32 rx_mode;
  7501. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7502. RX_MODE_KEEP_VLAN_TAG);
  7503. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7504. * flag clear.
  7505. */
  7506. #if TG3_VLAN_TAG_USED
  7507. if (!tp->vlgrp &&
  7508. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7509. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7510. #else
  7511. /* By definition, VLAN is disabled always in this
  7512. * case.
  7513. */
  7514. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7515. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7516. #endif
  7517. if (dev->flags & IFF_PROMISC) {
  7518. /* Promiscuous mode. */
  7519. rx_mode |= RX_MODE_PROMISC;
  7520. } else if (dev->flags & IFF_ALLMULTI) {
  7521. /* Accept all multicast. */
  7522. tg3_set_multi (tp, 1);
  7523. } else if (dev->mc_count < 1) {
  7524. /* Reject all multicast. */
  7525. tg3_set_multi (tp, 0);
  7526. } else {
  7527. /* Accept one or more multicast(s). */
  7528. struct dev_mc_list *mclist;
  7529. unsigned int i;
  7530. u32 mc_filter[4] = { 0, };
  7531. u32 regidx;
  7532. u32 bit;
  7533. u32 crc;
  7534. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7535. i++, mclist = mclist->next) {
  7536. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7537. bit = ~crc & 0x7f;
  7538. regidx = (bit & 0x60) >> 5;
  7539. bit &= 0x1f;
  7540. mc_filter[regidx] |= (1 << bit);
  7541. }
  7542. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7543. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7544. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7545. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7546. }
  7547. if (rx_mode != tp->rx_mode) {
  7548. tp->rx_mode = rx_mode;
  7549. tw32_f(MAC_RX_MODE, rx_mode);
  7550. udelay(10);
  7551. }
  7552. }
  7553. static void tg3_set_rx_mode(struct net_device *dev)
  7554. {
  7555. struct tg3 *tp = netdev_priv(dev);
  7556. if (!netif_running(dev))
  7557. return;
  7558. tg3_full_lock(tp, 0);
  7559. __tg3_set_rx_mode(dev);
  7560. tg3_full_unlock(tp);
  7561. }
  7562. #define TG3_REGDUMP_LEN (32 * 1024)
  7563. static int tg3_get_regs_len(struct net_device *dev)
  7564. {
  7565. return TG3_REGDUMP_LEN;
  7566. }
  7567. static void tg3_get_regs(struct net_device *dev,
  7568. struct ethtool_regs *regs, void *_p)
  7569. {
  7570. u32 *p = _p;
  7571. struct tg3 *tp = netdev_priv(dev);
  7572. u8 *orig_p = _p;
  7573. int i;
  7574. regs->version = 0;
  7575. memset(p, 0, TG3_REGDUMP_LEN);
  7576. if (tp->link_config.phy_is_low_power)
  7577. return;
  7578. tg3_full_lock(tp, 0);
  7579. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7580. #define GET_REG32_LOOP(base,len) \
  7581. do { p = (u32 *)(orig_p + (base)); \
  7582. for (i = 0; i < len; i += 4) \
  7583. __GET_REG32((base) + i); \
  7584. } while (0)
  7585. #define GET_REG32_1(reg) \
  7586. do { p = (u32 *)(orig_p + (reg)); \
  7587. __GET_REG32((reg)); \
  7588. } while (0)
  7589. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7590. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7591. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7592. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7593. GET_REG32_1(SNDDATAC_MODE);
  7594. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7595. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7596. GET_REG32_1(SNDBDC_MODE);
  7597. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7598. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7599. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7600. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7601. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7602. GET_REG32_1(RCVDCC_MODE);
  7603. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7604. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7605. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7606. GET_REG32_1(MBFREE_MODE);
  7607. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7608. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7609. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7610. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7611. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7612. GET_REG32_1(RX_CPU_MODE);
  7613. GET_REG32_1(RX_CPU_STATE);
  7614. GET_REG32_1(RX_CPU_PGMCTR);
  7615. GET_REG32_1(RX_CPU_HWBKPT);
  7616. GET_REG32_1(TX_CPU_MODE);
  7617. GET_REG32_1(TX_CPU_STATE);
  7618. GET_REG32_1(TX_CPU_PGMCTR);
  7619. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7620. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7621. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7622. GET_REG32_1(DMAC_MODE);
  7623. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7624. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7625. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7626. #undef __GET_REG32
  7627. #undef GET_REG32_LOOP
  7628. #undef GET_REG32_1
  7629. tg3_full_unlock(tp);
  7630. }
  7631. static int tg3_get_eeprom_len(struct net_device *dev)
  7632. {
  7633. struct tg3 *tp = netdev_priv(dev);
  7634. return tp->nvram_size;
  7635. }
  7636. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7637. {
  7638. struct tg3 *tp = netdev_priv(dev);
  7639. int ret;
  7640. u8 *pd;
  7641. u32 i, offset, len, b_offset, b_count;
  7642. __be32 val;
  7643. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7644. return -EINVAL;
  7645. if (tp->link_config.phy_is_low_power)
  7646. return -EAGAIN;
  7647. offset = eeprom->offset;
  7648. len = eeprom->len;
  7649. eeprom->len = 0;
  7650. eeprom->magic = TG3_EEPROM_MAGIC;
  7651. if (offset & 3) {
  7652. /* adjustments to start on required 4 byte boundary */
  7653. b_offset = offset & 3;
  7654. b_count = 4 - b_offset;
  7655. if (b_count > len) {
  7656. /* i.e. offset=1 len=2 */
  7657. b_count = len;
  7658. }
  7659. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7660. if (ret)
  7661. return ret;
  7662. memcpy(data, ((char*)&val) + b_offset, b_count);
  7663. len -= b_count;
  7664. offset += b_count;
  7665. eeprom->len += b_count;
  7666. }
  7667. /* read bytes upto the last 4 byte boundary */
  7668. pd = &data[eeprom->len];
  7669. for (i = 0; i < (len - (len & 3)); i += 4) {
  7670. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7671. if (ret) {
  7672. eeprom->len += i;
  7673. return ret;
  7674. }
  7675. memcpy(pd + i, &val, 4);
  7676. }
  7677. eeprom->len += i;
  7678. if (len & 3) {
  7679. /* read last bytes not ending on 4 byte boundary */
  7680. pd = &data[eeprom->len];
  7681. b_count = len & 3;
  7682. b_offset = offset + len - b_count;
  7683. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7684. if (ret)
  7685. return ret;
  7686. memcpy(pd, &val, b_count);
  7687. eeprom->len += b_count;
  7688. }
  7689. return 0;
  7690. }
  7691. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7692. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7693. {
  7694. struct tg3 *tp = netdev_priv(dev);
  7695. int ret;
  7696. u32 offset, len, b_offset, odd_len;
  7697. u8 *buf;
  7698. __be32 start, end;
  7699. if (tp->link_config.phy_is_low_power)
  7700. return -EAGAIN;
  7701. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7702. eeprom->magic != TG3_EEPROM_MAGIC)
  7703. return -EINVAL;
  7704. offset = eeprom->offset;
  7705. len = eeprom->len;
  7706. if ((b_offset = (offset & 3))) {
  7707. /* adjustments to start on required 4 byte boundary */
  7708. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7709. if (ret)
  7710. return ret;
  7711. len += b_offset;
  7712. offset &= ~3;
  7713. if (len < 4)
  7714. len = 4;
  7715. }
  7716. odd_len = 0;
  7717. if (len & 3) {
  7718. /* adjustments to end on required 4 byte boundary */
  7719. odd_len = 1;
  7720. len = (len + 3) & ~3;
  7721. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7722. if (ret)
  7723. return ret;
  7724. }
  7725. buf = data;
  7726. if (b_offset || odd_len) {
  7727. buf = kmalloc(len, GFP_KERNEL);
  7728. if (!buf)
  7729. return -ENOMEM;
  7730. if (b_offset)
  7731. memcpy(buf, &start, 4);
  7732. if (odd_len)
  7733. memcpy(buf+len-4, &end, 4);
  7734. memcpy(buf + b_offset, data, eeprom->len);
  7735. }
  7736. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7737. if (buf != data)
  7738. kfree(buf);
  7739. return ret;
  7740. }
  7741. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7742. {
  7743. struct tg3 *tp = netdev_priv(dev);
  7744. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7745. struct phy_device *phydev;
  7746. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7747. return -EAGAIN;
  7748. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7749. return phy_ethtool_gset(phydev, cmd);
  7750. }
  7751. cmd->supported = (SUPPORTED_Autoneg);
  7752. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7753. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7754. SUPPORTED_1000baseT_Full);
  7755. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7756. cmd->supported |= (SUPPORTED_100baseT_Half |
  7757. SUPPORTED_100baseT_Full |
  7758. SUPPORTED_10baseT_Half |
  7759. SUPPORTED_10baseT_Full |
  7760. SUPPORTED_TP);
  7761. cmd->port = PORT_TP;
  7762. } else {
  7763. cmd->supported |= SUPPORTED_FIBRE;
  7764. cmd->port = PORT_FIBRE;
  7765. }
  7766. cmd->advertising = tp->link_config.advertising;
  7767. if (netif_running(dev)) {
  7768. cmd->speed = tp->link_config.active_speed;
  7769. cmd->duplex = tp->link_config.active_duplex;
  7770. }
  7771. cmd->phy_address = tp->phy_addr;
  7772. cmd->transceiver = XCVR_INTERNAL;
  7773. cmd->autoneg = tp->link_config.autoneg;
  7774. cmd->maxtxpkt = 0;
  7775. cmd->maxrxpkt = 0;
  7776. return 0;
  7777. }
  7778. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7779. {
  7780. struct tg3 *tp = netdev_priv(dev);
  7781. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7782. struct phy_device *phydev;
  7783. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7784. return -EAGAIN;
  7785. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7786. return phy_ethtool_sset(phydev, cmd);
  7787. }
  7788. if (cmd->autoneg != AUTONEG_ENABLE &&
  7789. cmd->autoneg != AUTONEG_DISABLE)
  7790. return -EINVAL;
  7791. if (cmd->autoneg == AUTONEG_DISABLE &&
  7792. cmd->duplex != DUPLEX_FULL &&
  7793. cmd->duplex != DUPLEX_HALF)
  7794. return -EINVAL;
  7795. if (cmd->autoneg == AUTONEG_ENABLE) {
  7796. u32 mask = ADVERTISED_Autoneg |
  7797. ADVERTISED_Pause |
  7798. ADVERTISED_Asym_Pause;
  7799. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7800. mask |= ADVERTISED_1000baseT_Half |
  7801. ADVERTISED_1000baseT_Full;
  7802. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7803. mask |= ADVERTISED_100baseT_Half |
  7804. ADVERTISED_100baseT_Full |
  7805. ADVERTISED_10baseT_Half |
  7806. ADVERTISED_10baseT_Full |
  7807. ADVERTISED_TP;
  7808. else
  7809. mask |= ADVERTISED_FIBRE;
  7810. if (cmd->advertising & ~mask)
  7811. return -EINVAL;
  7812. mask &= (ADVERTISED_1000baseT_Half |
  7813. ADVERTISED_1000baseT_Full |
  7814. ADVERTISED_100baseT_Half |
  7815. ADVERTISED_100baseT_Full |
  7816. ADVERTISED_10baseT_Half |
  7817. ADVERTISED_10baseT_Full);
  7818. cmd->advertising &= mask;
  7819. } else {
  7820. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7821. if (cmd->speed != SPEED_1000)
  7822. return -EINVAL;
  7823. if (cmd->duplex != DUPLEX_FULL)
  7824. return -EINVAL;
  7825. } else {
  7826. if (cmd->speed != SPEED_100 &&
  7827. cmd->speed != SPEED_10)
  7828. return -EINVAL;
  7829. }
  7830. }
  7831. tg3_full_lock(tp, 0);
  7832. tp->link_config.autoneg = cmd->autoneg;
  7833. if (cmd->autoneg == AUTONEG_ENABLE) {
  7834. tp->link_config.advertising = (cmd->advertising |
  7835. ADVERTISED_Autoneg);
  7836. tp->link_config.speed = SPEED_INVALID;
  7837. tp->link_config.duplex = DUPLEX_INVALID;
  7838. } else {
  7839. tp->link_config.advertising = 0;
  7840. tp->link_config.speed = cmd->speed;
  7841. tp->link_config.duplex = cmd->duplex;
  7842. }
  7843. tp->link_config.orig_speed = tp->link_config.speed;
  7844. tp->link_config.orig_duplex = tp->link_config.duplex;
  7845. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7846. if (netif_running(dev))
  7847. tg3_setup_phy(tp, 1);
  7848. tg3_full_unlock(tp);
  7849. return 0;
  7850. }
  7851. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7852. {
  7853. struct tg3 *tp = netdev_priv(dev);
  7854. strcpy(info->driver, DRV_MODULE_NAME);
  7855. strcpy(info->version, DRV_MODULE_VERSION);
  7856. strcpy(info->fw_version, tp->fw_ver);
  7857. strcpy(info->bus_info, pci_name(tp->pdev));
  7858. }
  7859. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7860. {
  7861. struct tg3 *tp = netdev_priv(dev);
  7862. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7863. device_can_wakeup(&tp->pdev->dev))
  7864. wol->supported = WAKE_MAGIC;
  7865. else
  7866. wol->supported = 0;
  7867. wol->wolopts = 0;
  7868. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7869. device_can_wakeup(&tp->pdev->dev))
  7870. wol->wolopts = WAKE_MAGIC;
  7871. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7872. }
  7873. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7874. {
  7875. struct tg3 *tp = netdev_priv(dev);
  7876. struct device *dp = &tp->pdev->dev;
  7877. if (wol->wolopts & ~WAKE_MAGIC)
  7878. return -EINVAL;
  7879. if ((wol->wolopts & WAKE_MAGIC) &&
  7880. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7881. return -EINVAL;
  7882. spin_lock_bh(&tp->lock);
  7883. if (wol->wolopts & WAKE_MAGIC) {
  7884. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7885. device_set_wakeup_enable(dp, true);
  7886. } else {
  7887. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7888. device_set_wakeup_enable(dp, false);
  7889. }
  7890. spin_unlock_bh(&tp->lock);
  7891. return 0;
  7892. }
  7893. static u32 tg3_get_msglevel(struct net_device *dev)
  7894. {
  7895. struct tg3 *tp = netdev_priv(dev);
  7896. return tp->msg_enable;
  7897. }
  7898. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7899. {
  7900. struct tg3 *tp = netdev_priv(dev);
  7901. tp->msg_enable = value;
  7902. }
  7903. static int tg3_set_tso(struct net_device *dev, u32 value)
  7904. {
  7905. struct tg3 *tp = netdev_priv(dev);
  7906. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7907. if (value)
  7908. return -EINVAL;
  7909. return 0;
  7910. }
  7911. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7912. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  7913. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  7914. if (value) {
  7915. dev->features |= NETIF_F_TSO6;
  7916. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  7917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7918. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7919. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7922. dev->features |= NETIF_F_TSO_ECN;
  7923. } else
  7924. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7925. }
  7926. return ethtool_op_set_tso(dev, value);
  7927. }
  7928. static int tg3_nway_reset(struct net_device *dev)
  7929. {
  7930. struct tg3 *tp = netdev_priv(dev);
  7931. int r;
  7932. if (!netif_running(dev))
  7933. return -EAGAIN;
  7934. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7935. return -EINVAL;
  7936. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7937. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7938. return -EAGAIN;
  7939. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  7940. } else {
  7941. u32 bmcr;
  7942. spin_lock_bh(&tp->lock);
  7943. r = -EINVAL;
  7944. tg3_readphy(tp, MII_BMCR, &bmcr);
  7945. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7946. ((bmcr & BMCR_ANENABLE) ||
  7947. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7948. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7949. BMCR_ANENABLE);
  7950. r = 0;
  7951. }
  7952. spin_unlock_bh(&tp->lock);
  7953. }
  7954. return r;
  7955. }
  7956. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7957. {
  7958. struct tg3 *tp = netdev_priv(dev);
  7959. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7960. ering->rx_mini_max_pending = 0;
  7961. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7962. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7963. else
  7964. ering->rx_jumbo_max_pending = 0;
  7965. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7966. ering->rx_pending = tp->rx_pending;
  7967. ering->rx_mini_pending = 0;
  7968. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7969. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7970. else
  7971. ering->rx_jumbo_pending = 0;
  7972. ering->tx_pending = tp->napi[0].tx_pending;
  7973. }
  7974. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7975. {
  7976. struct tg3 *tp = netdev_priv(dev);
  7977. int i, irq_sync = 0, err = 0;
  7978. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7979. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7980. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7981. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7982. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7983. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7984. return -EINVAL;
  7985. if (netif_running(dev)) {
  7986. tg3_phy_stop(tp);
  7987. tg3_netif_stop(tp);
  7988. irq_sync = 1;
  7989. }
  7990. tg3_full_lock(tp, irq_sync);
  7991. tp->rx_pending = ering->rx_pending;
  7992. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7993. tp->rx_pending > 63)
  7994. tp->rx_pending = 63;
  7995. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7996. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7997. tp->napi[i].tx_pending = ering->tx_pending;
  7998. if (netif_running(dev)) {
  7999. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8000. err = tg3_restart_hw(tp, 1);
  8001. if (!err)
  8002. tg3_netif_start(tp);
  8003. }
  8004. tg3_full_unlock(tp);
  8005. if (irq_sync && !err)
  8006. tg3_phy_start(tp);
  8007. return err;
  8008. }
  8009. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8010. {
  8011. struct tg3 *tp = netdev_priv(dev);
  8012. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8013. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8014. epause->rx_pause = 1;
  8015. else
  8016. epause->rx_pause = 0;
  8017. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8018. epause->tx_pause = 1;
  8019. else
  8020. epause->tx_pause = 0;
  8021. }
  8022. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8023. {
  8024. struct tg3 *tp = netdev_priv(dev);
  8025. int err = 0;
  8026. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8027. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8028. return -EAGAIN;
  8029. if (epause->autoneg) {
  8030. u32 newadv;
  8031. struct phy_device *phydev;
  8032. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8033. if (epause->rx_pause) {
  8034. if (epause->tx_pause)
  8035. newadv = ADVERTISED_Pause;
  8036. else
  8037. newadv = ADVERTISED_Pause |
  8038. ADVERTISED_Asym_Pause;
  8039. } else if (epause->tx_pause) {
  8040. newadv = ADVERTISED_Asym_Pause;
  8041. } else
  8042. newadv = 0;
  8043. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8044. u32 oldadv = phydev->advertising &
  8045. (ADVERTISED_Pause |
  8046. ADVERTISED_Asym_Pause);
  8047. if (oldadv != newadv) {
  8048. phydev->advertising &=
  8049. ~(ADVERTISED_Pause |
  8050. ADVERTISED_Asym_Pause);
  8051. phydev->advertising |= newadv;
  8052. err = phy_start_aneg(phydev);
  8053. }
  8054. } else {
  8055. tp->link_config.advertising &=
  8056. ~(ADVERTISED_Pause |
  8057. ADVERTISED_Asym_Pause);
  8058. tp->link_config.advertising |= newadv;
  8059. }
  8060. } else {
  8061. if (epause->rx_pause)
  8062. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8063. else
  8064. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8065. if (epause->tx_pause)
  8066. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8067. else
  8068. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8069. if (netif_running(dev))
  8070. tg3_setup_flow_control(tp, 0, 0);
  8071. }
  8072. } else {
  8073. int irq_sync = 0;
  8074. if (netif_running(dev)) {
  8075. tg3_netif_stop(tp);
  8076. irq_sync = 1;
  8077. }
  8078. tg3_full_lock(tp, irq_sync);
  8079. if (epause->autoneg)
  8080. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8081. else
  8082. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8083. if (epause->rx_pause)
  8084. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8085. else
  8086. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8087. if (epause->tx_pause)
  8088. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8089. else
  8090. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8091. if (netif_running(dev)) {
  8092. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8093. err = tg3_restart_hw(tp, 1);
  8094. if (!err)
  8095. tg3_netif_start(tp);
  8096. }
  8097. tg3_full_unlock(tp);
  8098. }
  8099. return err;
  8100. }
  8101. static u32 tg3_get_rx_csum(struct net_device *dev)
  8102. {
  8103. struct tg3 *tp = netdev_priv(dev);
  8104. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8105. }
  8106. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8107. {
  8108. struct tg3 *tp = netdev_priv(dev);
  8109. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8110. if (data != 0)
  8111. return -EINVAL;
  8112. return 0;
  8113. }
  8114. spin_lock_bh(&tp->lock);
  8115. if (data)
  8116. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8117. else
  8118. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8119. spin_unlock_bh(&tp->lock);
  8120. return 0;
  8121. }
  8122. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8123. {
  8124. struct tg3 *tp = netdev_priv(dev);
  8125. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8126. if (data != 0)
  8127. return -EINVAL;
  8128. return 0;
  8129. }
  8130. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8131. ethtool_op_set_tx_ipv6_csum(dev, data);
  8132. else
  8133. ethtool_op_set_tx_csum(dev, data);
  8134. return 0;
  8135. }
  8136. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8137. {
  8138. switch (sset) {
  8139. case ETH_SS_TEST:
  8140. return TG3_NUM_TEST;
  8141. case ETH_SS_STATS:
  8142. return TG3_NUM_STATS;
  8143. default:
  8144. return -EOPNOTSUPP;
  8145. }
  8146. }
  8147. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8148. {
  8149. switch (stringset) {
  8150. case ETH_SS_STATS:
  8151. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8152. break;
  8153. case ETH_SS_TEST:
  8154. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8155. break;
  8156. default:
  8157. WARN_ON(1); /* we need a WARN() */
  8158. break;
  8159. }
  8160. }
  8161. static int tg3_phys_id(struct net_device *dev, u32 data)
  8162. {
  8163. struct tg3 *tp = netdev_priv(dev);
  8164. int i;
  8165. if (!netif_running(tp->dev))
  8166. return -EAGAIN;
  8167. if (data == 0)
  8168. data = UINT_MAX / 2;
  8169. for (i = 0; i < (data * 2); i++) {
  8170. if ((i % 2) == 0)
  8171. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8172. LED_CTRL_1000MBPS_ON |
  8173. LED_CTRL_100MBPS_ON |
  8174. LED_CTRL_10MBPS_ON |
  8175. LED_CTRL_TRAFFIC_OVERRIDE |
  8176. LED_CTRL_TRAFFIC_BLINK |
  8177. LED_CTRL_TRAFFIC_LED);
  8178. else
  8179. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8180. LED_CTRL_TRAFFIC_OVERRIDE);
  8181. if (msleep_interruptible(500))
  8182. break;
  8183. }
  8184. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8185. return 0;
  8186. }
  8187. static void tg3_get_ethtool_stats (struct net_device *dev,
  8188. struct ethtool_stats *estats, u64 *tmp_stats)
  8189. {
  8190. struct tg3 *tp = netdev_priv(dev);
  8191. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8192. }
  8193. #define NVRAM_TEST_SIZE 0x100
  8194. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8195. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8196. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8197. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8198. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8199. static int tg3_test_nvram(struct tg3 *tp)
  8200. {
  8201. u32 csum, magic;
  8202. __be32 *buf;
  8203. int i, j, k, err = 0, size;
  8204. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8205. return 0;
  8206. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8207. return -EIO;
  8208. if (magic == TG3_EEPROM_MAGIC)
  8209. size = NVRAM_TEST_SIZE;
  8210. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8211. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8212. TG3_EEPROM_SB_FORMAT_1) {
  8213. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8214. case TG3_EEPROM_SB_REVISION_0:
  8215. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8216. break;
  8217. case TG3_EEPROM_SB_REVISION_2:
  8218. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8219. break;
  8220. case TG3_EEPROM_SB_REVISION_3:
  8221. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8222. break;
  8223. default:
  8224. return 0;
  8225. }
  8226. } else
  8227. return 0;
  8228. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8229. size = NVRAM_SELFBOOT_HW_SIZE;
  8230. else
  8231. return -EIO;
  8232. buf = kmalloc(size, GFP_KERNEL);
  8233. if (buf == NULL)
  8234. return -ENOMEM;
  8235. err = -EIO;
  8236. for (i = 0, j = 0; i < size; i += 4, j++) {
  8237. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8238. if (err)
  8239. break;
  8240. }
  8241. if (i < size)
  8242. goto out;
  8243. /* Selfboot format */
  8244. magic = be32_to_cpu(buf[0]);
  8245. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8246. TG3_EEPROM_MAGIC_FW) {
  8247. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8248. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8249. TG3_EEPROM_SB_REVISION_2) {
  8250. /* For rev 2, the csum doesn't include the MBA. */
  8251. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8252. csum8 += buf8[i];
  8253. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8254. csum8 += buf8[i];
  8255. } else {
  8256. for (i = 0; i < size; i++)
  8257. csum8 += buf8[i];
  8258. }
  8259. if (csum8 == 0) {
  8260. err = 0;
  8261. goto out;
  8262. }
  8263. err = -EIO;
  8264. goto out;
  8265. }
  8266. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8267. TG3_EEPROM_MAGIC_HW) {
  8268. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8269. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8270. u8 *buf8 = (u8 *) buf;
  8271. /* Separate the parity bits and the data bytes. */
  8272. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8273. if ((i == 0) || (i == 8)) {
  8274. int l;
  8275. u8 msk;
  8276. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8277. parity[k++] = buf8[i] & msk;
  8278. i++;
  8279. }
  8280. else if (i == 16) {
  8281. int l;
  8282. u8 msk;
  8283. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8284. parity[k++] = buf8[i] & msk;
  8285. i++;
  8286. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8287. parity[k++] = buf8[i] & msk;
  8288. i++;
  8289. }
  8290. data[j++] = buf8[i];
  8291. }
  8292. err = -EIO;
  8293. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8294. u8 hw8 = hweight8(data[i]);
  8295. if ((hw8 & 0x1) && parity[i])
  8296. goto out;
  8297. else if (!(hw8 & 0x1) && !parity[i])
  8298. goto out;
  8299. }
  8300. err = 0;
  8301. goto out;
  8302. }
  8303. /* Bootstrap checksum at offset 0x10 */
  8304. csum = calc_crc((unsigned char *) buf, 0x10);
  8305. if (csum != be32_to_cpu(buf[0x10/4]))
  8306. goto out;
  8307. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8308. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8309. if (csum != be32_to_cpu(buf[0xfc/4]))
  8310. goto out;
  8311. err = 0;
  8312. out:
  8313. kfree(buf);
  8314. return err;
  8315. }
  8316. #define TG3_SERDES_TIMEOUT_SEC 2
  8317. #define TG3_COPPER_TIMEOUT_SEC 6
  8318. static int tg3_test_link(struct tg3 *tp)
  8319. {
  8320. int i, max;
  8321. if (!netif_running(tp->dev))
  8322. return -ENODEV;
  8323. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8324. max = TG3_SERDES_TIMEOUT_SEC;
  8325. else
  8326. max = TG3_COPPER_TIMEOUT_SEC;
  8327. for (i = 0; i < max; i++) {
  8328. if (netif_carrier_ok(tp->dev))
  8329. return 0;
  8330. if (msleep_interruptible(1000))
  8331. break;
  8332. }
  8333. return -EIO;
  8334. }
  8335. /* Only test the commonly used registers */
  8336. static int tg3_test_registers(struct tg3 *tp)
  8337. {
  8338. int i, is_5705, is_5750;
  8339. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8340. static struct {
  8341. u16 offset;
  8342. u16 flags;
  8343. #define TG3_FL_5705 0x1
  8344. #define TG3_FL_NOT_5705 0x2
  8345. #define TG3_FL_NOT_5788 0x4
  8346. #define TG3_FL_NOT_5750 0x8
  8347. u32 read_mask;
  8348. u32 write_mask;
  8349. } reg_tbl[] = {
  8350. /* MAC Control Registers */
  8351. { MAC_MODE, TG3_FL_NOT_5705,
  8352. 0x00000000, 0x00ef6f8c },
  8353. { MAC_MODE, TG3_FL_5705,
  8354. 0x00000000, 0x01ef6b8c },
  8355. { MAC_STATUS, TG3_FL_NOT_5705,
  8356. 0x03800107, 0x00000000 },
  8357. { MAC_STATUS, TG3_FL_5705,
  8358. 0x03800100, 0x00000000 },
  8359. { MAC_ADDR_0_HIGH, 0x0000,
  8360. 0x00000000, 0x0000ffff },
  8361. { MAC_ADDR_0_LOW, 0x0000,
  8362. 0x00000000, 0xffffffff },
  8363. { MAC_RX_MTU_SIZE, 0x0000,
  8364. 0x00000000, 0x0000ffff },
  8365. { MAC_TX_MODE, 0x0000,
  8366. 0x00000000, 0x00000070 },
  8367. { MAC_TX_LENGTHS, 0x0000,
  8368. 0x00000000, 0x00003fff },
  8369. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8370. 0x00000000, 0x000007fc },
  8371. { MAC_RX_MODE, TG3_FL_5705,
  8372. 0x00000000, 0x000007dc },
  8373. { MAC_HASH_REG_0, 0x0000,
  8374. 0x00000000, 0xffffffff },
  8375. { MAC_HASH_REG_1, 0x0000,
  8376. 0x00000000, 0xffffffff },
  8377. { MAC_HASH_REG_2, 0x0000,
  8378. 0x00000000, 0xffffffff },
  8379. { MAC_HASH_REG_3, 0x0000,
  8380. 0x00000000, 0xffffffff },
  8381. /* Receive Data and Receive BD Initiator Control Registers. */
  8382. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8383. 0x00000000, 0xffffffff },
  8384. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8385. 0x00000000, 0xffffffff },
  8386. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8387. 0x00000000, 0x00000003 },
  8388. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8389. 0x00000000, 0xffffffff },
  8390. { RCVDBDI_STD_BD+0, 0x0000,
  8391. 0x00000000, 0xffffffff },
  8392. { RCVDBDI_STD_BD+4, 0x0000,
  8393. 0x00000000, 0xffffffff },
  8394. { RCVDBDI_STD_BD+8, 0x0000,
  8395. 0x00000000, 0xffff0002 },
  8396. { RCVDBDI_STD_BD+0xc, 0x0000,
  8397. 0x00000000, 0xffffffff },
  8398. /* Receive BD Initiator Control Registers. */
  8399. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8400. 0x00000000, 0xffffffff },
  8401. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8402. 0x00000000, 0x000003ff },
  8403. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8404. 0x00000000, 0xffffffff },
  8405. /* Host Coalescing Control Registers. */
  8406. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8407. 0x00000000, 0x00000004 },
  8408. { HOSTCC_MODE, TG3_FL_5705,
  8409. 0x00000000, 0x000000f6 },
  8410. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8411. 0x00000000, 0xffffffff },
  8412. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8413. 0x00000000, 0x000003ff },
  8414. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8415. 0x00000000, 0xffffffff },
  8416. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8417. 0x00000000, 0x000003ff },
  8418. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8419. 0x00000000, 0xffffffff },
  8420. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8421. 0x00000000, 0x000000ff },
  8422. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8423. 0x00000000, 0xffffffff },
  8424. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8425. 0x00000000, 0x000000ff },
  8426. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8427. 0x00000000, 0xffffffff },
  8428. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8429. 0x00000000, 0xffffffff },
  8430. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8431. 0x00000000, 0xffffffff },
  8432. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8433. 0x00000000, 0x000000ff },
  8434. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8435. 0x00000000, 0xffffffff },
  8436. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8437. 0x00000000, 0x000000ff },
  8438. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8439. 0x00000000, 0xffffffff },
  8440. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8441. 0x00000000, 0xffffffff },
  8442. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8443. 0x00000000, 0xffffffff },
  8444. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8445. 0x00000000, 0xffffffff },
  8446. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8447. 0x00000000, 0xffffffff },
  8448. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8449. 0xffffffff, 0x00000000 },
  8450. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8451. 0xffffffff, 0x00000000 },
  8452. /* Buffer Manager Control Registers. */
  8453. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8454. 0x00000000, 0x007fff80 },
  8455. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8456. 0x00000000, 0x007fffff },
  8457. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8458. 0x00000000, 0x0000003f },
  8459. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8460. 0x00000000, 0x000001ff },
  8461. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8462. 0x00000000, 0x000001ff },
  8463. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8464. 0xffffffff, 0x00000000 },
  8465. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8466. 0xffffffff, 0x00000000 },
  8467. /* Mailbox Registers */
  8468. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8469. 0x00000000, 0x000001ff },
  8470. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8471. 0x00000000, 0x000001ff },
  8472. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8473. 0x00000000, 0x000007ff },
  8474. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8475. 0x00000000, 0x000001ff },
  8476. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8477. };
  8478. is_5705 = is_5750 = 0;
  8479. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8480. is_5705 = 1;
  8481. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8482. is_5750 = 1;
  8483. }
  8484. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8485. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8486. continue;
  8487. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8488. continue;
  8489. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8490. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8491. continue;
  8492. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8493. continue;
  8494. offset = (u32) reg_tbl[i].offset;
  8495. read_mask = reg_tbl[i].read_mask;
  8496. write_mask = reg_tbl[i].write_mask;
  8497. /* Save the original register content */
  8498. save_val = tr32(offset);
  8499. /* Determine the read-only value. */
  8500. read_val = save_val & read_mask;
  8501. /* Write zero to the register, then make sure the read-only bits
  8502. * are not changed and the read/write bits are all zeros.
  8503. */
  8504. tw32(offset, 0);
  8505. val = tr32(offset);
  8506. /* Test the read-only and read/write bits. */
  8507. if (((val & read_mask) != read_val) || (val & write_mask))
  8508. goto out;
  8509. /* Write ones to all the bits defined by RdMask and WrMask, then
  8510. * make sure the read-only bits are not changed and the
  8511. * read/write bits are all ones.
  8512. */
  8513. tw32(offset, read_mask | write_mask);
  8514. val = tr32(offset);
  8515. /* Test the read-only bits. */
  8516. if ((val & read_mask) != read_val)
  8517. goto out;
  8518. /* Test the read/write bits. */
  8519. if ((val & write_mask) != write_mask)
  8520. goto out;
  8521. tw32(offset, save_val);
  8522. }
  8523. return 0;
  8524. out:
  8525. if (netif_msg_hw(tp))
  8526. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8527. offset);
  8528. tw32(offset, save_val);
  8529. return -EIO;
  8530. }
  8531. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8532. {
  8533. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8534. int i;
  8535. u32 j;
  8536. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8537. for (j = 0; j < len; j += 4) {
  8538. u32 val;
  8539. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8540. tg3_read_mem(tp, offset + j, &val);
  8541. if (val != test_pattern[i])
  8542. return -EIO;
  8543. }
  8544. }
  8545. return 0;
  8546. }
  8547. static int tg3_test_memory(struct tg3 *tp)
  8548. {
  8549. static struct mem_entry {
  8550. u32 offset;
  8551. u32 len;
  8552. } mem_tbl_570x[] = {
  8553. { 0x00000000, 0x00b50},
  8554. { 0x00002000, 0x1c000},
  8555. { 0xffffffff, 0x00000}
  8556. }, mem_tbl_5705[] = {
  8557. { 0x00000100, 0x0000c},
  8558. { 0x00000200, 0x00008},
  8559. { 0x00004000, 0x00800},
  8560. { 0x00006000, 0x01000},
  8561. { 0x00008000, 0x02000},
  8562. { 0x00010000, 0x0e000},
  8563. { 0xffffffff, 0x00000}
  8564. }, mem_tbl_5755[] = {
  8565. { 0x00000200, 0x00008},
  8566. { 0x00004000, 0x00800},
  8567. { 0x00006000, 0x00800},
  8568. { 0x00008000, 0x02000},
  8569. { 0x00010000, 0x0c000},
  8570. { 0xffffffff, 0x00000}
  8571. }, mem_tbl_5906[] = {
  8572. { 0x00000200, 0x00008},
  8573. { 0x00004000, 0x00400},
  8574. { 0x00006000, 0x00400},
  8575. { 0x00008000, 0x01000},
  8576. { 0x00010000, 0x01000},
  8577. { 0xffffffff, 0x00000}
  8578. };
  8579. struct mem_entry *mem_tbl;
  8580. int err = 0;
  8581. int i;
  8582. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8583. mem_tbl = mem_tbl_5755;
  8584. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8585. mem_tbl = mem_tbl_5906;
  8586. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8587. mem_tbl = mem_tbl_5705;
  8588. else
  8589. mem_tbl = mem_tbl_570x;
  8590. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8591. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8592. mem_tbl[i].len)) != 0)
  8593. break;
  8594. }
  8595. return err;
  8596. }
  8597. #define TG3_MAC_LOOPBACK 0
  8598. #define TG3_PHY_LOOPBACK 1
  8599. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8600. {
  8601. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8602. u32 desc_idx, coal_now;
  8603. struct sk_buff *skb, *rx_skb;
  8604. u8 *tx_data;
  8605. dma_addr_t map;
  8606. int num_pkts, tx_len, rx_len, i, err;
  8607. struct tg3_rx_buffer_desc *desc;
  8608. struct tg3_napi *tnapi, *rnapi;
  8609. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8610. if (tp->irq_cnt > 1) {
  8611. tnapi = &tp->napi[1];
  8612. rnapi = &tp->napi[1];
  8613. } else {
  8614. tnapi = &tp->napi[0];
  8615. rnapi = &tp->napi[0];
  8616. }
  8617. coal_now = tnapi->coal_now | rnapi->coal_now;
  8618. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8619. /* HW errata - mac loopback fails in some cases on 5780.
  8620. * Normal traffic and PHY loopback are not affected by
  8621. * errata.
  8622. */
  8623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8624. return 0;
  8625. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8626. MAC_MODE_PORT_INT_LPBACK;
  8627. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8628. mac_mode |= MAC_MODE_LINK_POLARITY;
  8629. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8630. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8631. else
  8632. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8633. tw32(MAC_MODE, mac_mode);
  8634. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8635. u32 val;
  8636. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8637. tg3_phy_fet_toggle_apd(tp, false);
  8638. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8639. } else
  8640. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8641. tg3_phy_toggle_automdix(tp, 0);
  8642. tg3_writephy(tp, MII_BMCR, val);
  8643. udelay(40);
  8644. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8645. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8647. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8648. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8649. } else
  8650. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8651. /* reset to prevent losing 1st rx packet intermittently */
  8652. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8653. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8654. udelay(10);
  8655. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8656. }
  8657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8658. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8659. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8660. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8661. mac_mode |= MAC_MODE_LINK_POLARITY;
  8662. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8663. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8664. }
  8665. tw32(MAC_MODE, mac_mode);
  8666. }
  8667. else
  8668. return -EINVAL;
  8669. err = -EIO;
  8670. tx_len = 1514;
  8671. skb = netdev_alloc_skb(tp->dev, tx_len);
  8672. if (!skb)
  8673. return -ENOMEM;
  8674. tx_data = skb_put(skb, tx_len);
  8675. memcpy(tx_data, tp->dev->dev_addr, 6);
  8676. memset(tx_data + 6, 0x0, 8);
  8677. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8678. for (i = 14; i < tx_len; i++)
  8679. tx_data[i] = (u8) (i & 0xff);
  8680. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  8681. dev_kfree_skb(skb);
  8682. return -EIO;
  8683. }
  8684. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8685. rnapi->coal_now);
  8686. udelay(10);
  8687. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8688. num_pkts = 0;
  8689. tg3_set_txd(tnapi, tnapi->tx_prod,
  8690. skb_shinfo(skb)->dma_head, tx_len, 0, 1);
  8691. tnapi->tx_prod++;
  8692. num_pkts++;
  8693. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8694. tr32_mailbox(tnapi->prodmbox);
  8695. udelay(10);
  8696. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8697. for (i = 0; i < 35; i++) {
  8698. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8699. coal_now);
  8700. udelay(10);
  8701. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8702. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8703. if ((tx_idx == tnapi->tx_prod) &&
  8704. (rx_idx == (rx_start_idx + num_pkts)))
  8705. break;
  8706. }
  8707. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  8708. dev_kfree_skb(skb);
  8709. if (tx_idx != tnapi->tx_prod)
  8710. goto out;
  8711. if (rx_idx != rx_start_idx + num_pkts)
  8712. goto out;
  8713. desc = &rnapi->rx_rcb[rx_start_idx];
  8714. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8715. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8716. if (opaque_key != RXD_OPAQUE_RING_STD)
  8717. goto out;
  8718. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8719. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8720. goto out;
  8721. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8722. if (rx_len != tx_len)
  8723. goto out;
  8724. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8725. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8726. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8727. for (i = 14; i < tx_len; i++) {
  8728. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8729. goto out;
  8730. }
  8731. err = 0;
  8732. /* tg3_free_rings will unmap and free the rx_skb */
  8733. out:
  8734. return err;
  8735. }
  8736. #define TG3_MAC_LOOPBACK_FAILED 1
  8737. #define TG3_PHY_LOOPBACK_FAILED 2
  8738. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8739. TG3_PHY_LOOPBACK_FAILED)
  8740. static int tg3_test_loopback(struct tg3 *tp)
  8741. {
  8742. int err = 0;
  8743. u32 cpmuctrl = 0;
  8744. if (!netif_running(tp->dev))
  8745. return TG3_LOOPBACK_FAILED;
  8746. err = tg3_reset_hw(tp, 1);
  8747. if (err)
  8748. return TG3_LOOPBACK_FAILED;
  8749. /* Turn off gphy autopowerdown. */
  8750. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8751. tg3_phy_toggle_apd(tp, false);
  8752. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8753. int i;
  8754. u32 status;
  8755. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8756. /* Wait for up to 40 microseconds to acquire lock. */
  8757. for (i = 0; i < 4; i++) {
  8758. status = tr32(TG3_CPMU_MUTEX_GNT);
  8759. if (status == CPMU_MUTEX_GNT_DRIVER)
  8760. break;
  8761. udelay(10);
  8762. }
  8763. if (status != CPMU_MUTEX_GNT_DRIVER)
  8764. return TG3_LOOPBACK_FAILED;
  8765. /* Turn off link-based power management. */
  8766. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8767. tw32(TG3_CPMU_CTRL,
  8768. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8769. CPMU_CTRL_LINK_AWARE_MODE));
  8770. }
  8771. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8772. err |= TG3_MAC_LOOPBACK_FAILED;
  8773. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8774. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8775. /* Release the mutex */
  8776. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8777. }
  8778. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8779. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8780. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8781. err |= TG3_PHY_LOOPBACK_FAILED;
  8782. }
  8783. /* Re-enable gphy autopowerdown. */
  8784. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8785. tg3_phy_toggle_apd(tp, true);
  8786. return err;
  8787. }
  8788. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8789. u64 *data)
  8790. {
  8791. struct tg3 *tp = netdev_priv(dev);
  8792. if (tp->link_config.phy_is_low_power)
  8793. tg3_set_power_state(tp, PCI_D0);
  8794. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8795. if (tg3_test_nvram(tp) != 0) {
  8796. etest->flags |= ETH_TEST_FL_FAILED;
  8797. data[0] = 1;
  8798. }
  8799. if (tg3_test_link(tp) != 0) {
  8800. etest->flags |= ETH_TEST_FL_FAILED;
  8801. data[1] = 1;
  8802. }
  8803. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8804. int err, err2 = 0, irq_sync = 0;
  8805. if (netif_running(dev)) {
  8806. tg3_phy_stop(tp);
  8807. tg3_netif_stop(tp);
  8808. irq_sync = 1;
  8809. }
  8810. tg3_full_lock(tp, irq_sync);
  8811. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8812. err = tg3_nvram_lock(tp);
  8813. tg3_halt_cpu(tp, RX_CPU_BASE);
  8814. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8815. tg3_halt_cpu(tp, TX_CPU_BASE);
  8816. if (!err)
  8817. tg3_nvram_unlock(tp);
  8818. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8819. tg3_phy_reset(tp);
  8820. if (tg3_test_registers(tp) != 0) {
  8821. etest->flags |= ETH_TEST_FL_FAILED;
  8822. data[2] = 1;
  8823. }
  8824. if (tg3_test_memory(tp) != 0) {
  8825. etest->flags |= ETH_TEST_FL_FAILED;
  8826. data[3] = 1;
  8827. }
  8828. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8829. etest->flags |= ETH_TEST_FL_FAILED;
  8830. tg3_full_unlock(tp);
  8831. if (tg3_test_interrupt(tp) != 0) {
  8832. etest->flags |= ETH_TEST_FL_FAILED;
  8833. data[5] = 1;
  8834. }
  8835. tg3_full_lock(tp, 0);
  8836. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8837. if (netif_running(dev)) {
  8838. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8839. err2 = tg3_restart_hw(tp, 1);
  8840. if (!err2)
  8841. tg3_netif_start(tp);
  8842. }
  8843. tg3_full_unlock(tp);
  8844. if (irq_sync && !err2)
  8845. tg3_phy_start(tp);
  8846. }
  8847. if (tp->link_config.phy_is_low_power)
  8848. tg3_set_power_state(tp, PCI_D3hot);
  8849. }
  8850. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8851. {
  8852. struct mii_ioctl_data *data = if_mii(ifr);
  8853. struct tg3 *tp = netdev_priv(dev);
  8854. int err;
  8855. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8856. struct phy_device *phydev;
  8857. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8858. return -EAGAIN;
  8859. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8860. return phy_mii_ioctl(phydev, data, cmd);
  8861. }
  8862. switch(cmd) {
  8863. case SIOCGMIIPHY:
  8864. data->phy_id = tp->phy_addr;
  8865. /* fallthru */
  8866. case SIOCGMIIREG: {
  8867. u32 mii_regval;
  8868. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8869. break; /* We have no PHY */
  8870. if (tp->link_config.phy_is_low_power)
  8871. return -EAGAIN;
  8872. spin_lock_bh(&tp->lock);
  8873. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8874. spin_unlock_bh(&tp->lock);
  8875. data->val_out = mii_regval;
  8876. return err;
  8877. }
  8878. case SIOCSMIIREG:
  8879. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8880. break; /* We have no PHY */
  8881. if (tp->link_config.phy_is_low_power)
  8882. return -EAGAIN;
  8883. spin_lock_bh(&tp->lock);
  8884. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8885. spin_unlock_bh(&tp->lock);
  8886. return err;
  8887. default:
  8888. /* do nothing */
  8889. break;
  8890. }
  8891. return -EOPNOTSUPP;
  8892. }
  8893. #if TG3_VLAN_TAG_USED
  8894. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8895. {
  8896. struct tg3 *tp = netdev_priv(dev);
  8897. if (!netif_running(dev)) {
  8898. tp->vlgrp = grp;
  8899. return;
  8900. }
  8901. tg3_netif_stop(tp);
  8902. tg3_full_lock(tp, 0);
  8903. tp->vlgrp = grp;
  8904. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8905. __tg3_set_rx_mode(dev);
  8906. tg3_netif_start(tp);
  8907. tg3_full_unlock(tp);
  8908. }
  8909. #endif
  8910. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8911. {
  8912. struct tg3 *tp = netdev_priv(dev);
  8913. memcpy(ec, &tp->coal, sizeof(*ec));
  8914. return 0;
  8915. }
  8916. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8917. {
  8918. struct tg3 *tp = netdev_priv(dev);
  8919. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8920. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8921. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8922. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8923. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8924. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8925. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8926. }
  8927. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8928. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8929. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8930. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8931. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8932. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8933. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8934. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8935. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8936. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8937. return -EINVAL;
  8938. /* No rx interrupts will be generated if both are zero */
  8939. if ((ec->rx_coalesce_usecs == 0) &&
  8940. (ec->rx_max_coalesced_frames == 0))
  8941. return -EINVAL;
  8942. /* No tx interrupts will be generated if both are zero */
  8943. if ((ec->tx_coalesce_usecs == 0) &&
  8944. (ec->tx_max_coalesced_frames == 0))
  8945. return -EINVAL;
  8946. /* Only copy relevant parameters, ignore all others. */
  8947. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8948. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8949. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8950. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8951. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8952. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8953. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8954. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8955. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8956. if (netif_running(dev)) {
  8957. tg3_full_lock(tp, 0);
  8958. __tg3_set_coalesce(tp, &tp->coal);
  8959. tg3_full_unlock(tp);
  8960. }
  8961. return 0;
  8962. }
  8963. static const struct ethtool_ops tg3_ethtool_ops = {
  8964. .get_settings = tg3_get_settings,
  8965. .set_settings = tg3_set_settings,
  8966. .get_drvinfo = tg3_get_drvinfo,
  8967. .get_regs_len = tg3_get_regs_len,
  8968. .get_regs = tg3_get_regs,
  8969. .get_wol = tg3_get_wol,
  8970. .set_wol = tg3_set_wol,
  8971. .get_msglevel = tg3_get_msglevel,
  8972. .set_msglevel = tg3_set_msglevel,
  8973. .nway_reset = tg3_nway_reset,
  8974. .get_link = ethtool_op_get_link,
  8975. .get_eeprom_len = tg3_get_eeprom_len,
  8976. .get_eeprom = tg3_get_eeprom,
  8977. .set_eeprom = tg3_set_eeprom,
  8978. .get_ringparam = tg3_get_ringparam,
  8979. .set_ringparam = tg3_set_ringparam,
  8980. .get_pauseparam = tg3_get_pauseparam,
  8981. .set_pauseparam = tg3_set_pauseparam,
  8982. .get_rx_csum = tg3_get_rx_csum,
  8983. .set_rx_csum = tg3_set_rx_csum,
  8984. .set_tx_csum = tg3_set_tx_csum,
  8985. .set_sg = ethtool_op_set_sg,
  8986. .set_tso = tg3_set_tso,
  8987. .self_test = tg3_self_test,
  8988. .get_strings = tg3_get_strings,
  8989. .phys_id = tg3_phys_id,
  8990. .get_ethtool_stats = tg3_get_ethtool_stats,
  8991. .get_coalesce = tg3_get_coalesce,
  8992. .set_coalesce = tg3_set_coalesce,
  8993. .get_sset_count = tg3_get_sset_count,
  8994. };
  8995. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8996. {
  8997. u32 cursize, val, magic;
  8998. tp->nvram_size = EEPROM_CHIP_SIZE;
  8999. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9000. return;
  9001. if ((magic != TG3_EEPROM_MAGIC) &&
  9002. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9003. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9004. return;
  9005. /*
  9006. * Size the chip by reading offsets at increasing powers of two.
  9007. * When we encounter our validation signature, we know the addressing
  9008. * has wrapped around, and thus have our chip size.
  9009. */
  9010. cursize = 0x10;
  9011. while (cursize < tp->nvram_size) {
  9012. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9013. return;
  9014. if (val == magic)
  9015. break;
  9016. cursize <<= 1;
  9017. }
  9018. tp->nvram_size = cursize;
  9019. }
  9020. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9021. {
  9022. u32 val;
  9023. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9024. tg3_nvram_read(tp, 0, &val) != 0)
  9025. return;
  9026. /* Selfboot format */
  9027. if (val != TG3_EEPROM_MAGIC) {
  9028. tg3_get_eeprom_size(tp);
  9029. return;
  9030. }
  9031. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9032. if (val != 0) {
  9033. /* This is confusing. We want to operate on the
  9034. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9035. * call will read from NVRAM and byteswap the data
  9036. * according to the byteswapping settings for all
  9037. * other register accesses. This ensures the data we
  9038. * want will always reside in the lower 16-bits.
  9039. * However, the data in NVRAM is in LE format, which
  9040. * means the data from the NVRAM read will always be
  9041. * opposite the endianness of the CPU. The 16-bit
  9042. * byteswap then brings the data to CPU endianness.
  9043. */
  9044. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9045. return;
  9046. }
  9047. }
  9048. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9049. }
  9050. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9051. {
  9052. u32 nvcfg1;
  9053. nvcfg1 = tr32(NVRAM_CFG1);
  9054. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9055. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9056. } else {
  9057. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9058. tw32(NVRAM_CFG1, nvcfg1);
  9059. }
  9060. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9061. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9062. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9063. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9064. tp->nvram_jedecnum = JEDEC_ATMEL;
  9065. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9066. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9067. break;
  9068. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9069. tp->nvram_jedecnum = JEDEC_ATMEL;
  9070. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9071. break;
  9072. case FLASH_VENDOR_ATMEL_EEPROM:
  9073. tp->nvram_jedecnum = JEDEC_ATMEL;
  9074. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9075. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9076. break;
  9077. case FLASH_VENDOR_ST:
  9078. tp->nvram_jedecnum = JEDEC_ST;
  9079. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9080. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9081. break;
  9082. case FLASH_VENDOR_SAIFUN:
  9083. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9084. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9085. break;
  9086. case FLASH_VENDOR_SST_SMALL:
  9087. case FLASH_VENDOR_SST_LARGE:
  9088. tp->nvram_jedecnum = JEDEC_SST;
  9089. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9090. break;
  9091. }
  9092. } else {
  9093. tp->nvram_jedecnum = JEDEC_ATMEL;
  9094. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9095. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9096. }
  9097. }
  9098. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9099. {
  9100. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9101. case FLASH_5752PAGE_SIZE_256:
  9102. tp->nvram_pagesize = 256;
  9103. break;
  9104. case FLASH_5752PAGE_SIZE_512:
  9105. tp->nvram_pagesize = 512;
  9106. break;
  9107. case FLASH_5752PAGE_SIZE_1K:
  9108. tp->nvram_pagesize = 1024;
  9109. break;
  9110. case FLASH_5752PAGE_SIZE_2K:
  9111. tp->nvram_pagesize = 2048;
  9112. break;
  9113. case FLASH_5752PAGE_SIZE_4K:
  9114. tp->nvram_pagesize = 4096;
  9115. break;
  9116. case FLASH_5752PAGE_SIZE_264:
  9117. tp->nvram_pagesize = 264;
  9118. break;
  9119. case FLASH_5752PAGE_SIZE_528:
  9120. tp->nvram_pagesize = 528;
  9121. break;
  9122. }
  9123. }
  9124. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9125. {
  9126. u32 nvcfg1;
  9127. nvcfg1 = tr32(NVRAM_CFG1);
  9128. /* NVRAM protection for TPM */
  9129. if (nvcfg1 & (1 << 27))
  9130. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9131. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9132. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9133. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9134. tp->nvram_jedecnum = JEDEC_ATMEL;
  9135. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9136. break;
  9137. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9138. tp->nvram_jedecnum = JEDEC_ATMEL;
  9139. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9140. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9141. break;
  9142. case FLASH_5752VENDOR_ST_M45PE10:
  9143. case FLASH_5752VENDOR_ST_M45PE20:
  9144. case FLASH_5752VENDOR_ST_M45PE40:
  9145. tp->nvram_jedecnum = JEDEC_ST;
  9146. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9147. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9148. break;
  9149. }
  9150. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9151. tg3_nvram_get_pagesize(tp, nvcfg1);
  9152. } else {
  9153. /* For eeprom, set pagesize to maximum eeprom size */
  9154. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9155. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9156. tw32(NVRAM_CFG1, nvcfg1);
  9157. }
  9158. }
  9159. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9160. {
  9161. u32 nvcfg1, protect = 0;
  9162. nvcfg1 = tr32(NVRAM_CFG1);
  9163. /* NVRAM protection for TPM */
  9164. if (nvcfg1 & (1 << 27)) {
  9165. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9166. protect = 1;
  9167. }
  9168. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9169. switch (nvcfg1) {
  9170. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9171. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9172. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9173. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9174. tp->nvram_jedecnum = JEDEC_ATMEL;
  9175. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9176. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9177. tp->nvram_pagesize = 264;
  9178. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9179. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9180. tp->nvram_size = (protect ? 0x3e200 :
  9181. TG3_NVRAM_SIZE_512KB);
  9182. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9183. tp->nvram_size = (protect ? 0x1f200 :
  9184. TG3_NVRAM_SIZE_256KB);
  9185. else
  9186. tp->nvram_size = (protect ? 0x1f200 :
  9187. TG3_NVRAM_SIZE_128KB);
  9188. break;
  9189. case FLASH_5752VENDOR_ST_M45PE10:
  9190. case FLASH_5752VENDOR_ST_M45PE20:
  9191. case FLASH_5752VENDOR_ST_M45PE40:
  9192. tp->nvram_jedecnum = JEDEC_ST;
  9193. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9194. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9195. tp->nvram_pagesize = 256;
  9196. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9197. tp->nvram_size = (protect ?
  9198. TG3_NVRAM_SIZE_64KB :
  9199. TG3_NVRAM_SIZE_128KB);
  9200. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9201. tp->nvram_size = (protect ?
  9202. TG3_NVRAM_SIZE_64KB :
  9203. TG3_NVRAM_SIZE_256KB);
  9204. else
  9205. tp->nvram_size = (protect ?
  9206. TG3_NVRAM_SIZE_128KB :
  9207. TG3_NVRAM_SIZE_512KB);
  9208. break;
  9209. }
  9210. }
  9211. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9212. {
  9213. u32 nvcfg1;
  9214. nvcfg1 = tr32(NVRAM_CFG1);
  9215. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9216. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9217. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9218. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9219. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9220. tp->nvram_jedecnum = JEDEC_ATMEL;
  9221. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9222. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9223. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9224. tw32(NVRAM_CFG1, nvcfg1);
  9225. break;
  9226. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9227. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9228. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9229. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9230. tp->nvram_jedecnum = JEDEC_ATMEL;
  9231. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9232. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9233. tp->nvram_pagesize = 264;
  9234. break;
  9235. case FLASH_5752VENDOR_ST_M45PE10:
  9236. case FLASH_5752VENDOR_ST_M45PE20:
  9237. case FLASH_5752VENDOR_ST_M45PE40:
  9238. tp->nvram_jedecnum = JEDEC_ST;
  9239. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9240. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9241. tp->nvram_pagesize = 256;
  9242. break;
  9243. }
  9244. }
  9245. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9246. {
  9247. u32 nvcfg1, protect = 0;
  9248. nvcfg1 = tr32(NVRAM_CFG1);
  9249. /* NVRAM protection for TPM */
  9250. if (nvcfg1 & (1 << 27)) {
  9251. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9252. protect = 1;
  9253. }
  9254. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9255. switch (nvcfg1) {
  9256. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9257. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9258. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9259. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9260. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9261. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9262. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9263. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9264. tp->nvram_jedecnum = JEDEC_ATMEL;
  9265. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9266. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9267. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9268. tp->nvram_pagesize = 256;
  9269. break;
  9270. case FLASH_5761VENDOR_ST_A_M45PE20:
  9271. case FLASH_5761VENDOR_ST_A_M45PE40:
  9272. case FLASH_5761VENDOR_ST_A_M45PE80:
  9273. case FLASH_5761VENDOR_ST_A_M45PE16:
  9274. case FLASH_5761VENDOR_ST_M_M45PE20:
  9275. case FLASH_5761VENDOR_ST_M_M45PE40:
  9276. case FLASH_5761VENDOR_ST_M_M45PE80:
  9277. case FLASH_5761VENDOR_ST_M_M45PE16:
  9278. tp->nvram_jedecnum = JEDEC_ST;
  9279. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9280. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9281. tp->nvram_pagesize = 256;
  9282. break;
  9283. }
  9284. if (protect) {
  9285. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9286. } else {
  9287. switch (nvcfg1) {
  9288. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9289. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9290. case FLASH_5761VENDOR_ST_A_M45PE16:
  9291. case FLASH_5761VENDOR_ST_M_M45PE16:
  9292. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9293. break;
  9294. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9295. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9296. case FLASH_5761VENDOR_ST_A_M45PE80:
  9297. case FLASH_5761VENDOR_ST_M_M45PE80:
  9298. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9299. break;
  9300. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9301. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9302. case FLASH_5761VENDOR_ST_A_M45PE40:
  9303. case FLASH_5761VENDOR_ST_M_M45PE40:
  9304. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9305. break;
  9306. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9307. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9308. case FLASH_5761VENDOR_ST_A_M45PE20:
  9309. case FLASH_5761VENDOR_ST_M_M45PE20:
  9310. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9311. break;
  9312. }
  9313. }
  9314. }
  9315. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9316. {
  9317. tp->nvram_jedecnum = JEDEC_ATMEL;
  9318. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9319. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9320. }
  9321. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9322. {
  9323. u32 nvcfg1;
  9324. nvcfg1 = tr32(NVRAM_CFG1);
  9325. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9326. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9327. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9328. tp->nvram_jedecnum = JEDEC_ATMEL;
  9329. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9330. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9331. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9332. tw32(NVRAM_CFG1, nvcfg1);
  9333. return;
  9334. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9335. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9336. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9337. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9338. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9339. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9340. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9341. tp->nvram_jedecnum = JEDEC_ATMEL;
  9342. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9343. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9344. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9345. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9346. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9347. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9348. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9349. break;
  9350. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9351. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9352. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9353. break;
  9354. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9355. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9356. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9357. break;
  9358. }
  9359. break;
  9360. case FLASH_5752VENDOR_ST_M45PE10:
  9361. case FLASH_5752VENDOR_ST_M45PE20:
  9362. case FLASH_5752VENDOR_ST_M45PE40:
  9363. tp->nvram_jedecnum = JEDEC_ST;
  9364. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9365. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9366. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9367. case FLASH_5752VENDOR_ST_M45PE10:
  9368. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9369. break;
  9370. case FLASH_5752VENDOR_ST_M45PE20:
  9371. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9372. break;
  9373. case FLASH_5752VENDOR_ST_M45PE40:
  9374. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9375. break;
  9376. }
  9377. break;
  9378. default:
  9379. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9380. return;
  9381. }
  9382. tg3_nvram_get_pagesize(tp, nvcfg1);
  9383. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9384. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9385. }
  9386. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9387. {
  9388. u32 nvcfg1;
  9389. nvcfg1 = tr32(NVRAM_CFG1);
  9390. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9391. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9392. case FLASH_5717VENDOR_MICRO_EEPROM:
  9393. tp->nvram_jedecnum = JEDEC_ATMEL;
  9394. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9395. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9396. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9397. tw32(NVRAM_CFG1, nvcfg1);
  9398. return;
  9399. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9400. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9401. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9402. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9403. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9404. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9405. case FLASH_5717VENDOR_ATMEL_45USPT:
  9406. tp->nvram_jedecnum = JEDEC_ATMEL;
  9407. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9408. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9409. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9410. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9411. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9412. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9413. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9414. break;
  9415. default:
  9416. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9417. break;
  9418. }
  9419. break;
  9420. case FLASH_5717VENDOR_ST_M_M25PE10:
  9421. case FLASH_5717VENDOR_ST_A_M25PE10:
  9422. case FLASH_5717VENDOR_ST_M_M45PE10:
  9423. case FLASH_5717VENDOR_ST_A_M45PE10:
  9424. case FLASH_5717VENDOR_ST_M_M25PE20:
  9425. case FLASH_5717VENDOR_ST_A_M25PE20:
  9426. case FLASH_5717VENDOR_ST_M_M45PE20:
  9427. case FLASH_5717VENDOR_ST_A_M45PE20:
  9428. case FLASH_5717VENDOR_ST_25USPT:
  9429. case FLASH_5717VENDOR_ST_45USPT:
  9430. tp->nvram_jedecnum = JEDEC_ST;
  9431. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9432. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9433. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9434. case FLASH_5717VENDOR_ST_M_M25PE20:
  9435. case FLASH_5717VENDOR_ST_A_M25PE20:
  9436. case FLASH_5717VENDOR_ST_M_M45PE20:
  9437. case FLASH_5717VENDOR_ST_A_M45PE20:
  9438. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9439. break;
  9440. default:
  9441. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9442. break;
  9443. }
  9444. break;
  9445. default:
  9446. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9447. return;
  9448. }
  9449. tg3_nvram_get_pagesize(tp, nvcfg1);
  9450. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9451. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9452. }
  9453. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9454. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9455. {
  9456. tw32_f(GRC_EEPROM_ADDR,
  9457. (EEPROM_ADDR_FSM_RESET |
  9458. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9459. EEPROM_ADDR_CLKPERD_SHIFT)));
  9460. msleep(1);
  9461. /* Enable seeprom accesses. */
  9462. tw32_f(GRC_LOCAL_CTRL,
  9463. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9464. udelay(100);
  9465. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9466. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9467. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9468. if (tg3_nvram_lock(tp)) {
  9469. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9470. "tg3_nvram_init failed.\n", tp->dev->name);
  9471. return;
  9472. }
  9473. tg3_enable_nvram_access(tp);
  9474. tp->nvram_size = 0;
  9475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9476. tg3_get_5752_nvram_info(tp);
  9477. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9478. tg3_get_5755_nvram_info(tp);
  9479. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9482. tg3_get_5787_nvram_info(tp);
  9483. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9484. tg3_get_5761_nvram_info(tp);
  9485. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9486. tg3_get_5906_nvram_info(tp);
  9487. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9488. tg3_get_57780_nvram_info(tp);
  9489. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9490. tg3_get_5717_nvram_info(tp);
  9491. else
  9492. tg3_get_nvram_info(tp);
  9493. if (tp->nvram_size == 0)
  9494. tg3_get_nvram_size(tp);
  9495. tg3_disable_nvram_access(tp);
  9496. tg3_nvram_unlock(tp);
  9497. } else {
  9498. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9499. tg3_get_eeprom_size(tp);
  9500. }
  9501. }
  9502. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9503. u32 offset, u32 len, u8 *buf)
  9504. {
  9505. int i, j, rc = 0;
  9506. u32 val;
  9507. for (i = 0; i < len; i += 4) {
  9508. u32 addr;
  9509. __be32 data;
  9510. addr = offset + i;
  9511. memcpy(&data, buf + i, 4);
  9512. /*
  9513. * The SEEPROM interface expects the data to always be opposite
  9514. * the native endian format. We accomplish this by reversing
  9515. * all the operations that would have been performed on the
  9516. * data from a call to tg3_nvram_read_be32().
  9517. */
  9518. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9519. val = tr32(GRC_EEPROM_ADDR);
  9520. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9521. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9522. EEPROM_ADDR_READ);
  9523. tw32(GRC_EEPROM_ADDR, val |
  9524. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9525. (addr & EEPROM_ADDR_ADDR_MASK) |
  9526. EEPROM_ADDR_START |
  9527. EEPROM_ADDR_WRITE);
  9528. for (j = 0; j < 1000; j++) {
  9529. val = tr32(GRC_EEPROM_ADDR);
  9530. if (val & EEPROM_ADDR_COMPLETE)
  9531. break;
  9532. msleep(1);
  9533. }
  9534. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9535. rc = -EBUSY;
  9536. break;
  9537. }
  9538. }
  9539. return rc;
  9540. }
  9541. /* offset and length are dword aligned */
  9542. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9543. u8 *buf)
  9544. {
  9545. int ret = 0;
  9546. u32 pagesize = tp->nvram_pagesize;
  9547. u32 pagemask = pagesize - 1;
  9548. u32 nvram_cmd;
  9549. u8 *tmp;
  9550. tmp = kmalloc(pagesize, GFP_KERNEL);
  9551. if (tmp == NULL)
  9552. return -ENOMEM;
  9553. while (len) {
  9554. int j;
  9555. u32 phy_addr, page_off, size;
  9556. phy_addr = offset & ~pagemask;
  9557. for (j = 0; j < pagesize; j += 4) {
  9558. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9559. (__be32 *) (tmp + j));
  9560. if (ret)
  9561. break;
  9562. }
  9563. if (ret)
  9564. break;
  9565. page_off = offset & pagemask;
  9566. size = pagesize;
  9567. if (len < size)
  9568. size = len;
  9569. len -= size;
  9570. memcpy(tmp + page_off, buf, size);
  9571. offset = offset + (pagesize - page_off);
  9572. tg3_enable_nvram_access(tp);
  9573. /*
  9574. * Before we can erase the flash page, we need
  9575. * to issue a special "write enable" command.
  9576. */
  9577. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9578. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9579. break;
  9580. /* Erase the target page */
  9581. tw32(NVRAM_ADDR, phy_addr);
  9582. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9583. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9584. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9585. break;
  9586. /* Issue another write enable to start the write. */
  9587. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9588. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9589. break;
  9590. for (j = 0; j < pagesize; j += 4) {
  9591. __be32 data;
  9592. data = *((__be32 *) (tmp + j));
  9593. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9594. tw32(NVRAM_ADDR, phy_addr + j);
  9595. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9596. NVRAM_CMD_WR;
  9597. if (j == 0)
  9598. nvram_cmd |= NVRAM_CMD_FIRST;
  9599. else if (j == (pagesize - 4))
  9600. nvram_cmd |= NVRAM_CMD_LAST;
  9601. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9602. break;
  9603. }
  9604. if (ret)
  9605. break;
  9606. }
  9607. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9608. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9609. kfree(tmp);
  9610. return ret;
  9611. }
  9612. /* offset and length are dword aligned */
  9613. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9614. u8 *buf)
  9615. {
  9616. int i, ret = 0;
  9617. for (i = 0; i < len; i += 4, offset += 4) {
  9618. u32 page_off, phy_addr, nvram_cmd;
  9619. __be32 data;
  9620. memcpy(&data, buf + i, 4);
  9621. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9622. page_off = offset % tp->nvram_pagesize;
  9623. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9624. tw32(NVRAM_ADDR, phy_addr);
  9625. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9626. if ((page_off == 0) || (i == 0))
  9627. nvram_cmd |= NVRAM_CMD_FIRST;
  9628. if (page_off == (tp->nvram_pagesize - 4))
  9629. nvram_cmd |= NVRAM_CMD_LAST;
  9630. if (i == (len - 4))
  9631. nvram_cmd |= NVRAM_CMD_LAST;
  9632. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9633. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9634. (tp->nvram_jedecnum == JEDEC_ST) &&
  9635. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9636. if ((ret = tg3_nvram_exec_cmd(tp,
  9637. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9638. NVRAM_CMD_DONE)))
  9639. break;
  9640. }
  9641. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9642. /* We always do complete word writes to eeprom. */
  9643. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9644. }
  9645. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9646. break;
  9647. }
  9648. return ret;
  9649. }
  9650. /* offset and length are dword aligned */
  9651. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9652. {
  9653. int ret;
  9654. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9655. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9656. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9657. udelay(40);
  9658. }
  9659. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9660. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9661. }
  9662. else {
  9663. u32 grc_mode;
  9664. ret = tg3_nvram_lock(tp);
  9665. if (ret)
  9666. return ret;
  9667. tg3_enable_nvram_access(tp);
  9668. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9669. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9670. tw32(NVRAM_WRITE1, 0x406);
  9671. grc_mode = tr32(GRC_MODE);
  9672. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9673. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9674. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9675. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9676. buf);
  9677. }
  9678. else {
  9679. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9680. buf);
  9681. }
  9682. grc_mode = tr32(GRC_MODE);
  9683. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9684. tg3_disable_nvram_access(tp);
  9685. tg3_nvram_unlock(tp);
  9686. }
  9687. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9688. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9689. udelay(40);
  9690. }
  9691. return ret;
  9692. }
  9693. struct subsys_tbl_ent {
  9694. u16 subsys_vendor, subsys_devid;
  9695. u32 phy_id;
  9696. };
  9697. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9698. /* Broadcom boards. */
  9699. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9700. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9701. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9702. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9703. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9704. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9705. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9706. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9707. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9708. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9709. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9710. /* 3com boards. */
  9711. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9712. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9713. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9714. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9715. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9716. /* DELL boards. */
  9717. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9718. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9719. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9720. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9721. /* Compaq boards. */
  9722. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9723. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9724. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9725. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9726. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9727. /* IBM boards. */
  9728. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9729. };
  9730. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9731. {
  9732. int i;
  9733. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9734. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9735. tp->pdev->subsystem_vendor) &&
  9736. (subsys_id_to_phy_id[i].subsys_devid ==
  9737. tp->pdev->subsystem_device))
  9738. return &subsys_id_to_phy_id[i];
  9739. }
  9740. return NULL;
  9741. }
  9742. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9743. {
  9744. u32 val;
  9745. u16 pmcsr;
  9746. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9747. * so need make sure we're in D0.
  9748. */
  9749. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9750. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9751. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9752. msleep(1);
  9753. /* Make sure register accesses (indirect or otherwise)
  9754. * will function correctly.
  9755. */
  9756. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9757. tp->misc_host_ctrl);
  9758. /* The memory arbiter has to be enabled in order for SRAM accesses
  9759. * to succeed. Normally on powerup the tg3 chip firmware will make
  9760. * sure it is enabled, but other entities such as system netboot
  9761. * code might disable it.
  9762. */
  9763. val = tr32(MEMARB_MODE);
  9764. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9765. tp->phy_id = PHY_ID_INVALID;
  9766. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9767. /* Assume an onboard device and WOL capable by default. */
  9768. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9770. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9771. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9772. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9773. }
  9774. val = tr32(VCPU_CFGSHDW);
  9775. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9776. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9777. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9778. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9779. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9780. goto done;
  9781. }
  9782. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9783. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9784. u32 nic_cfg, led_cfg;
  9785. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9786. int eeprom_phy_serdes = 0;
  9787. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9788. tp->nic_sram_data_cfg = nic_cfg;
  9789. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9790. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9791. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9792. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9793. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9794. (ver > 0) && (ver < 0x100))
  9795. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9797. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9798. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9799. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9800. eeprom_phy_serdes = 1;
  9801. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9802. if (nic_phy_id != 0) {
  9803. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9804. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9805. eeprom_phy_id = (id1 >> 16) << 10;
  9806. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9807. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9808. } else
  9809. eeprom_phy_id = 0;
  9810. tp->phy_id = eeprom_phy_id;
  9811. if (eeprom_phy_serdes) {
  9812. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9813. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9814. else
  9815. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9816. }
  9817. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9818. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9819. SHASTA_EXT_LED_MODE_MASK);
  9820. else
  9821. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9822. switch (led_cfg) {
  9823. default:
  9824. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9825. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9826. break;
  9827. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9828. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9829. break;
  9830. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9831. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9832. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9833. * read on some older 5700/5701 bootcode.
  9834. */
  9835. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9836. ASIC_REV_5700 ||
  9837. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9838. ASIC_REV_5701)
  9839. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9840. break;
  9841. case SHASTA_EXT_LED_SHARED:
  9842. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9843. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9844. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9845. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9846. LED_CTRL_MODE_PHY_2);
  9847. break;
  9848. case SHASTA_EXT_LED_MAC:
  9849. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9850. break;
  9851. case SHASTA_EXT_LED_COMBO:
  9852. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9853. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9854. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9855. LED_CTRL_MODE_PHY_2);
  9856. break;
  9857. }
  9858. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9860. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9861. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9862. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9863. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9864. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9865. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9866. if ((tp->pdev->subsystem_vendor ==
  9867. PCI_VENDOR_ID_ARIMA) &&
  9868. (tp->pdev->subsystem_device == 0x205a ||
  9869. tp->pdev->subsystem_device == 0x2063))
  9870. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9871. } else {
  9872. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9873. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9874. }
  9875. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9876. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9877. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9878. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9879. }
  9880. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9881. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9882. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9883. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9884. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9885. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9886. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9887. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9888. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9889. if (cfg2 & (1 << 17))
  9890. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9891. /* serdes signal pre-emphasis in register 0x590 set by */
  9892. /* bootcode if bit 18 is set */
  9893. if (cfg2 & (1 << 18))
  9894. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9895. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9896. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9897. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9898. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9899. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9900. u32 cfg3;
  9901. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9902. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9903. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9904. }
  9905. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9906. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9907. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9908. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9909. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9910. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9911. }
  9912. done:
  9913. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9914. device_set_wakeup_enable(&tp->pdev->dev,
  9915. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9916. }
  9917. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9918. {
  9919. int i;
  9920. u32 val;
  9921. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9922. tw32(OTP_CTRL, cmd);
  9923. /* Wait for up to 1 ms for command to execute. */
  9924. for (i = 0; i < 100; i++) {
  9925. val = tr32(OTP_STATUS);
  9926. if (val & OTP_STATUS_CMD_DONE)
  9927. break;
  9928. udelay(10);
  9929. }
  9930. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9931. }
  9932. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9933. * configuration is a 32-bit value that straddles the alignment boundary.
  9934. * We do two 32-bit reads and then shift and merge the results.
  9935. */
  9936. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9937. {
  9938. u32 bhalf_otp, thalf_otp;
  9939. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9940. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9941. return 0;
  9942. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9943. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9944. return 0;
  9945. thalf_otp = tr32(OTP_READ_DATA);
  9946. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9947. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9948. return 0;
  9949. bhalf_otp = tr32(OTP_READ_DATA);
  9950. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9951. }
  9952. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9953. {
  9954. u32 hw_phy_id_1, hw_phy_id_2;
  9955. u32 hw_phy_id, hw_phy_id_masked;
  9956. int err;
  9957. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9958. return tg3_phy_init(tp);
  9959. /* Reading the PHY ID register can conflict with ASF
  9960. * firmware access to the PHY hardware.
  9961. */
  9962. err = 0;
  9963. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9964. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9965. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9966. } else {
  9967. /* Now read the physical PHY_ID from the chip and verify
  9968. * that it is sane. If it doesn't look good, we fall back
  9969. * to either the hard-coded table based PHY_ID and failing
  9970. * that the value found in the eeprom area.
  9971. */
  9972. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9973. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9974. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9975. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9976. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9977. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9978. }
  9979. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9980. tp->phy_id = hw_phy_id;
  9981. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9982. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9983. else
  9984. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9985. } else {
  9986. if (tp->phy_id != PHY_ID_INVALID) {
  9987. /* Do nothing, phy ID already set up in
  9988. * tg3_get_eeprom_hw_cfg().
  9989. */
  9990. } else {
  9991. struct subsys_tbl_ent *p;
  9992. /* No eeprom signature? Try the hardcoded
  9993. * subsys device table.
  9994. */
  9995. p = lookup_by_subsys(tp);
  9996. if (!p)
  9997. return -ENODEV;
  9998. tp->phy_id = p->phy_id;
  9999. if (!tp->phy_id ||
  10000. tp->phy_id == PHY_ID_BCM8002)
  10001. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10002. }
  10003. }
  10004. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10005. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10006. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10007. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10008. tg3_readphy(tp, MII_BMSR, &bmsr);
  10009. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10010. (bmsr & BMSR_LSTATUS))
  10011. goto skip_phy_reset;
  10012. err = tg3_phy_reset(tp);
  10013. if (err)
  10014. return err;
  10015. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10016. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10017. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10018. tg3_ctrl = 0;
  10019. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10020. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10021. MII_TG3_CTRL_ADV_1000_FULL);
  10022. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10023. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10024. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10025. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10026. }
  10027. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10028. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10029. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10030. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10031. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10032. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10033. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10034. tg3_writephy(tp, MII_BMCR,
  10035. BMCR_ANENABLE | BMCR_ANRESTART);
  10036. }
  10037. tg3_phy_set_wirespeed(tp);
  10038. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10039. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10040. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10041. }
  10042. skip_phy_reset:
  10043. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10044. err = tg3_init_5401phy_dsp(tp);
  10045. if (err)
  10046. return err;
  10047. }
  10048. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10049. err = tg3_init_5401phy_dsp(tp);
  10050. }
  10051. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10052. tp->link_config.advertising =
  10053. (ADVERTISED_1000baseT_Half |
  10054. ADVERTISED_1000baseT_Full |
  10055. ADVERTISED_Autoneg |
  10056. ADVERTISED_FIBRE);
  10057. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10058. tp->link_config.advertising &=
  10059. ~(ADVERTISED_1000baseT_Half |
  10060. ADVERTISED_1000baseT_Full);
  10061. return err;
  10062. }
  10063. static void __devinit tg3_read_partno(struct tg3 *tp)
  10064. {
  10065. unsigned char vpd_data[256]; /* in little-endian format */
  10066. unsigned int i;
  10067. u32 magic;
  10068. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10069. tg3_nvram_read(tp, 0x0, &magic))
  10070. goto out_not_found;
  10071. if (magic == TG3_EEPROM_MAGIC) {
  10072. for (i = 0; i < 256; i += 4) {
  10073. u32 tmp;
  10074. /* The data is in little-endian format in NVRAM.
  10075. * Use the big-endian read routines to preserve
  10076. * the byte order as it exists in NVRAM.
  10077. */
  10078. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10079. goto out_not_found;
  10080. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10081. }
  10082. } else {
  10083. int vpd_cap;
  10084. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10085. for (i = 0; i < 256; i += 4) {
  10086. u32 tmp, j = 0;
  10087. __le32 v;
  10088. u16 tmp16;
  10089. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10090. i);
  10091. while (j++ < 100) {
  10092. pci_read_config_word(tp->pdev, vpd_cap +
  10093. PCI_VPD_ADDR, &tmp16);
  10094. if (tmp16 & 0x8000)
  10095. break;
  10096. msleep(1);
  10097. }
  10098. if (!(tmp16 & 0x8000))
  10099. goto out_not_found;
  10100. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10101. &tmp);
  10102. v = cpu_to_le32(tmp);
  10103. memcpy(&vpd_data[i], &v, sizeof(v));
  10104. }
  10105. }
  10106. /* Now parse and find the part number. */
  10107. for (i = 0; i < 254; ) {
  10108. unsigned char val = vpd_data[i];
  10109. unsigned int block_end;
  10110. if (val == 0x82 || val == 0x91) {
  10111. i = (i + 3 +
  10112. (vpd_data[i + 1] +
  10113. (vpd_data[i + 2] << 8)));
  10114. continue;
  10115. }
  10116. if (val != 0x90)
  10117. goto out_not_found;
  10118. block_end = (i + 3 +
  10119. (vpd_data[i + 1] +
  10120. (vpd_data[i + 2] << 8)));
  10121. i += 3;
  10122. if (block_end > 256)
  10123. goto out_not_found;
  10124. while (i < (block_end - 2)) {
  10125. if (vpd_data[i + 0] == 'P' &&
  10126. vpd_data[i + 1] == 'N') {
  10127. int partno_len = vpd_data[i + 2];
  10128. i += 3;
  10129. if (partno_len > 24 || (partno_len + i) > 256)
  10130. goto out_not_found;
  10131. memcpy(tp->board_part_number,
  10132. &vpd_data[i], partno_len);
  10133. /* Success. */
  10134. return;
  10135. }
  10136. i += 3 + vpd_data[i + 2];
  10137. }
  10138. /* Part number not found. */
  10139. goto out_not_found;
  10140. }
  10141. out_not_found:
  10142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10143. strcpy(tp->board_part_number, "BCM95906");
  10144. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10145. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10146. strcpy(tp->board_part_number, "BCM57780");
  10147. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10148. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10149. strcpy(tp->board_part_number, "BCM57760");
  10150. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10151. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10152. strcpy(tp->board_part_number, "BCM57790");
  10153. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10154. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10155. strcpy(tp->board_part_number, "BCM57788");
  10156. else
  10157. strcpy(tp->board_part_number, "none");
  10158. }
  10159. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10160. {
  10161. u32 val;
  10162. if (tg3_nvram_read(tp, offset, &val) ||
  10163. (val & 0xfc000000) != 0x0c000000 ||
  10164. tg3_nvram_read(tp, offset + 4, &val) ||
  10165. val != 0)
  10166. return 0;
  10167. return 1;
  10168. }
  10169. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10170. {
  10171. u32 val, offset, start, ver_offset;
  10172. int i;
  10173. bool newver = false;
  10174. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10175. tg3_nvram_read(tp, 0x4, &start))
  10176. return;
  10177. offset = tg3_nvram_logical_addr(tp, offset);
  10178. if (tg3_nvram_read(tp, offset, &val))
  10179. return;
  10180. if ((val & 0xfc000000) == 0x0c000000) {
  10181. if (tg3_nvram_read(tp, offset + 4, &val))
  10182. return;
  10183. if (val == 0)
  10184. newver = true;
  10185. }
  10186. if (newver) {
  10187. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10188. return;
  10189. offset = offset + ver_offset - start;
  10190. for (i = 0; i < 16; i += 4) {
  10191. __be32 v;
  10192. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10193. return;
  10194. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10195. }
  10196. } else {
  10197. u32 major, minor;
  10198. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10199. return;
  10200. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10201. TG3_NVM_BCVER_MAJSFT;
  10202. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10203. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10204. }
  10205. }
  10206. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10207. {
  10208. u32 val, major, minor;
  10209. /* Use native endian representation */
  10210. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10211. return;
  10212. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10213. TG3_NVM_HWSB_CFG1_MAJSFT;
  10214. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10215. TG3_NVM_HWSB_CFG1_MINSFT;
  10216. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10217. }
  10218. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10219. {
  10220. u32 offset, major, minor, build;
  10221. tp->fw_ver[0] = 's';
  10222. tp->fw_ver[1] = 'b';
  10223. tp->fw_ver[2] = '\0';
  10224. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10225. return;
  10226. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10227. case TG3_EEPROM_SB_REVISION_0:
  10228. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10229. break;
  10230. case TG3_EEPROM_SB_REVISION_2:
  10231. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10232. break;
  10233. case TG3_EEPROM_SB_REVISION_3:
  10234. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10235. break;
  10236. default:
  10237. return;
  10238. }
  10239. if (tg3_nvram_read(tp, offset, &val))
  10240. return;
  10241. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10242. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10243. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10244. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10245. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10246. if (minor > 99 || build > 26)
  10247. return;
  10248. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10249. if (build > 0) {
  10250. tp->fw_ver[8] = 'a' + build - 1;
  10251. tp->fw_ver[9] = '\0';
  10252. }
  10253. }
  10254. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10255. {
  10256. u32 val, offset, start;
  10257. int i, vlen;
  10258. for (offset = TG3_NVM_DIR_START;
  10259. offset < TG3_NVM_DIR_END;
  10260. offset += TG3_NVM_DIRENT_SIZE) {
  10261. if (tg3_nvram_read(tp, offset, &val))
  10262. return;
  10263. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10264. break;
  10265. }
  10266. if (offset == TG3_NVM_DIR_END)
  10267. return;
  10268. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10269. start = 0x08000000;
  10270. else if (tg3_nvram_read(tp, offset - 4, &start))
  10271. return;
  10272. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10273. !tg3_fw_img_is_valid(tp, offset) ||
  10274. tg3_nvram_read(tp, offset + 8, &val))
  10275. return;
  10276. offset += val - start;
  10277. vlen = strlen(tp->fw_ver);
  10278. tp->fw_ver[vlen++] = ',';
  10279. tp->fw_ver[vlen++] = ' ';
  10280. for (i = 0; i < 4; i++) {
  10281. __be32 v;
  10282. if (tg3_nvram_read_be32(tp, offset, &v))
  10283. return;
  10284. offset += sizeof(v);
  10285. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10286. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10287. break;
  10288. }
  10289. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10290. vlen += sizeof(v);
  10291. }
  10292. }
  10293. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10294. {
  10295. int vlen;
  10296. u32 apedata;
  10297. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10298. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10299. return;
  10300. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10301. if (apedata != APE_SEG_SIG_MAGIC)
  10302. return;
  10303. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10304. if (!(apedata & APE_FW_STATUS_READY))
  10305. return;
  10306. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10307. vlen = strlen(tp->fw_ver);
  10308. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10309. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10310. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10311. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10312. (apedata & APE_FW_VERSION_BLDMSK));
  10313. }
  10314. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10315. {
  10316. u32 val;
  10317. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10318. tp->fw_ver[0] = 's';
  10319. tp->fw_ver[1] = 'b';
  10320. tp->fw_ver[2] = '\0';
  10321. return;
  10322. }
  10323. if (tg3_nvram_read(tp, 0, &val))
  10324. return;
  10325. if (val == TG3_EEPROM_MAGIC)
  10326. tg3_read_bc_ver(tp);
  10327. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10328. tg3_read_sb_ver(tp, val);
  10329. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10330. tg3_read_hwsb_ver(tp);
  10331. else
  10332. return;
  10333. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10334. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10335. return;
  10336. tg3_read_mgmtfw_ver(tp);
  10337. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10338. }
  10339. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10340. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10341. {
  10342. static struct pci_device_id write_reorder_chipsets[] = {
  10343. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10344. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10345. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10346. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10347. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10348. PCI_DEVICE_ID_VIA_8385_0) },
  10349. { },
  10350. };
  10351. u32 misc_ctrl_reg;
  10352. u32 pci_state_reg, grc_misc_cfg;
  10353. u32 val;
  10354. u16 pci_cmd;
  10355. int err;
  10356. /* Force memory write invalidate off. If we leave it on,
  10357. * then on 5700_BX chips we have to enable a workaround.
  10358. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10359. * to match the cacheline size. The Broadcom driver have this
  10360. * workaround but turns MWI off all the times so never uses
  10361. * it. This seems to suggest that the workaround is insufficient.
  10362. */
  10363. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10364. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10365. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10366. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10367. * has the register indirect write enable bit set before
  10368. * we try to access any of the MMIO registers. It is also
  10369. * critical that the PCI-X hw workaround situation is decided
  10370. * before that as well.
  10371. */
  10372. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10373. &misc_ctrl_reg);
  10374. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10375. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10377. u32 prod_id_asic_rev;
  10378. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10379. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10380. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10381. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10382. pci_read_config_dword(tp->pdev,
  10383. TG3PCI_GEN2_PRODID_ASICREV,
  10384. &prod_id_asic_rev);
  10385. else
  10386. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10387. &prod_id_asic_rev);
  10388. tp->pci_chip_rev_id = prod_id_asic_rev;
  10389. }
  10390. /* Wrong chip ID in 5752 A0. This code can be removed later
  10391. * as A0 is not in production.
  10392. */
  10393. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10394. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10395. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10396. * we need to disable memory and use config. cycles
  10397. * only to access all registers. The 5702/03 chips
  10398. * can mistakenly decode the special cycles from the
  10399. * ICH chipsets as memory write cycles, causing corruption
  10400. * of register and memory space. Only certain ICH bridges
  10401. * will drive special cycles with non-zero data during the
  10402. * address phase which can fall within the 5703's address
  10403. * range. This is not an ICH bug as the PCI spec allows
  10404. * non-zero address during special cycles. However, only
  10405. * these ICH bridges are known to drive non-zero addresses
  10406. * during special cycles.
  10407. *
  10408. * Since special cycles do not cross PCI bridges, we only
  10409. * enable this workaround if the 5703 is on the secondary
  10410. * bus of these ICH bridges.
  10411. */
  10412. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10413. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10414. static struct tg3_dev_id {
  10415. u32 vendor;
  10416. u32 device;
  10417. u32 rev;
  10418. } ich_chipsets[] = {
  10419. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10420. PCI_ANY_ID },
  10421. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10422. PCI_ANY_ID },
  10423. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10424. 0xa },
  10425. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10426. PCI_ANY_ID },
  10427. { },
  10428. };
  10429. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10430. struct pci_dev *bridge = NULL;
  10431. while (pci_id->vendor != 0) {
  10432. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10433. bridge);
  10434. if (!bridge) {
  10435. pci_id++;
  10436. continue;
  10437. }
  10438. if (pci_id->rev != PCI_ANY_ID) {
  10439. if (bridge->revision > pci_id->rev)
  10440. continue;
  10441. }
  10442. if (bridge->subordinate &&
  10443. (bridge->subordinate->number ==
  10444. tp->pdev->bus->number)) {
  10445. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10446. pci_dev_put(bridge);
  10447. break;
  10448. }
  10449. }
  10450. }
  10451. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10452. static struct tg3_dev_id {
  10453. u32 vendor;
  10454. u32 device;
  10455. } bridge_chipsets[] = {
  10456. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10457. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10458. { },
  10459. };
  10460. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10461. struct pci_dev *bridge = NULL;
  10462. while (pci_id->vendor != 0) {
  10463. bridge = pci_get_device(pci_id->vendor,
  10464. pci_id->device,
  10465. bridge);
  10466. if (!bridge) {
  10467. pci_id++;
  10468. continue;
  10469. }
  10470. if (bridge->subordinate &&
  10471. (bridge->subordinate->number <=
  10472. tp->pdev->bus->number) &&
  10473. (bridge->subordinate->subordinate >=
  10474. tp->pdev->bus->number)) {
  10475. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10476. pci_dev_put(bridge);
  10477. break;
  10478. }
  10479. }
  10480. }
  10481. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10482. * DMA addresses > 40-bit. This bridge may have other additional
  10483. * 57xx devices behind it in some 4-port NIC designs for example.
  10484. * Any tg3 device found behind the bridge will also need the 40-bit
  10485. * DMA workaround.
  10486. */
  10487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10489. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10490. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10491. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10492. }
  10493. else {
  10494. struct pci_dev *bridge = NULL;
  10495. do {
  10496. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10497. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10498. bridge);
  10499. if (bridge && bridge->subordinate &&
  10500. (bridge->subordinate->number <=
  10501. tp->pdev->bus->number) &&
  10502. (bridge->subordinate->subordinate >=
  10503. tp->pdev->bus->number)) {
  10504. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10505. pci_dev_put(bridge);
  10506. break;
  10507. }
  10508. } while (bridge);
  10509. }
  10510. /* Initialize misc host control in PCI block. */
  10511. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10512. MISC_HOST_CTRL_CHIPREV);
  10513. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10514. tp->misc_host_ctrl);
  10515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10518. tp->pdev_peer = tg3_find_peer(tp);
  10519. /* Intentionally exclude ASIC_REV_5906 */
  10520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10525. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10527. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10531. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10532. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10533. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10534. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10535. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10536. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10537. /* 5700 B0 chips do not support checksumming correctly due
  10538. * to hardware bugs.
  10539. */
  10540. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10541. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10542. else {
  10543. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10544. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10545. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10546. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10547. }
  10548. /* Determine TSO capabilities */
  10549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10550. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10551. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10553. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10554. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10555. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10557. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10558. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10559. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10560. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10561. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10562. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10564. tp->fw_needed = FIRMWARE_TG3TSO5;
  10565. else
  10566. tp->fw_needed = FIRMWARE_TG3TSO;
  10567. }
  10568. tp->irq_max = 1;
  10569. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10570. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10571. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10572. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10573. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10574. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10575. tp->pdev_peer == tp->pdev))
  10576. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10577. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10579. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10580. }
  10581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10582. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10583. tp->irq_max = TG3_IRQ_MAX_VECS;
  10584. }
  10585. }
  10586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10588. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10589. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10590. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10591. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10592. }
  10593. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10594. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10596. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10597. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10598. &pci_state_reg);
  10599. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10600. if (tp->pcie_cap != 0) {
  10601. u16 lnkctl;
  10602. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10603. pcie_set_readrq(tp->pdev, 4096);
  10604. pci_read_config_word(tp->pdev,
  10605. tp->pcie_cap + PCI_EXP_LNKCTL,
  10606. &lnkctl);
  10607. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10609. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10612. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10613. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10614. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10615. }
  10616. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10617. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10618. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10619. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10620. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10621. if (!tp->pcix_cap) {
  10622. printk(KERN_ERR PFX "Cannot find PCI-X "
  10623. "capability, aborting.\n");
  10624. return -EIO;
  10625. }
  10626. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10627. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10628. }
  10629. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10630. * reordering to the mailbox registers done by the host
  10631. * controller can cause major troubles. We read back from
  10632. * every mailbox register write to force the writes to be
  10633. * posted to the chip in order.
  10634. */
  10635. if (pci_dev_present(write_reorder_chipsets) &&
  10636. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10637. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10638. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10639. &tp->pci_cacheline_sz);
  10640. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10641. &tp->pci_lat_timer);
  10642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10643. tp->pci_lat_timer < 64) {
  10644. tp->pci_lat_timer = 64;
  10645. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10646. tp->pci_lat_timer);
  10647. }
  10648. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10649. /* 5700 BX chips need to have their TX producer index
  10650. * mailboxes written twice to workaround a bug.
  10651. */
  10652. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10653. /* If we are in PCI-X mode, enable register write workaround.
  10654. *
  10655. * The workaround is to use indirect register accesses
  10656. * for all chip writes not to mailbox registers.
  10657. */
  10658. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10659. u32 pm_reg;
  10660. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10661. /* The chip can have it's power management PCI config
  10662. * space registers clobbered due to this bug.
  10663. * So explicitly force the chip into D0 here.
  10664. */
  10665. pci_read_config_dword(tp->pdev,
  10666. tp->pm_cap + PCI_PM_CTRL,
  10667. &pm_reg);
  10668. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10669. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10670. pci_write_config_dword(tp->pdev,
  10671. tp->pm_cap + PCI_PM_CTRL,
  10672. pm_reg);
  10673. /* Also, force SERR#/PERR# in PCI command. */
  10674. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10675. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10676. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10677. }
  10678. }
  10679. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10680. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10681. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10682. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10683. /* Chip-specific fixup from Broadcom driver */
  10684. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10685. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10686. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10687. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10688. }
  10689. /* Default fast path register access methods */
  10690. tp->read32 = tg3_read32;
  10691. tp->write32 = tg3_write32;
  10692. tp->read32_mbox = tg3_read32;
  10693. tp->write32_mbox = tg3_write32;
  10694. tp->write32_tx_mbox = tg3_write32;
  10695. tp->write32_rx_mbox = tg3_write32;
  10696. /* Various workaround register access methods */
  10697. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10698. tp->write32 = tg3_write_indirect_reg32;
  10699. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10700. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10701. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10702. /*
  10703. * Back to back register writes can cause problems on these
  10704. * chips, the workaround is to read back all reg writes
  10705. * except those to mailbox regs.
  10706. *
  10707. * See tg3_write_indirect_reg32().
  10708. */
  10709. tp->write32 = tg3_write_flush_reg32;
  10710. }
  10711. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10712. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10713. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10714. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10715. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10716. }
  10717. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10718. tp->read32 = tg3_read_indirect_reg32;
  10719. tp->write32 = tg3_write_indirect_reg32;
  10720. tp->read32_mbox = tg3_read_indirect_mbox;
  10721. tp->write32_mbox = tg3_write_indirect_mbox;
  10722. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10723. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10724. iounmap(tp->regs);
  10725. tp->regs = NULL;
  10726. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10727. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10728. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10729. }
  10730. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10731. tp->read32_mbox = tg3_read32_mbox_5906;
  10732. tp->write32_mbox = tg3_write32_mbox_5906;
  10733. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10734. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10735. }
  10736. if (tp->write32 == tg3_write_indirect_reg32 ||
  10737. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10738. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10740. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10741. /* Get eeprom hw config before calling tg3_set_power_state().
  10742. * In particular, the TG3_FLG2_IS_NIC flag must be
  10743. * determined before calling tg3_set_power_state() so that
  10744. * we know whether or not to switch out of Vaux power.
  10745. * When the flag is set, it means that GPIO1 is used for eeprom
  10746. * write protect and also implies that it is a LOM where GPIOs
  10747. * are not used to switch power.
  10748. */
  10749. tg3_get_eeprom_hw_cfg(tp);
  10750. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10751. /* Allow reads and writes to the
  10752. * APE register and memory space.
  10753. */
  10754. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10755. PCISTATE_ALLOW_APE_SHMEM_WR;
  10756. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10757. pci_state_reg);
  10758. }
  10759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10764. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10765. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10766. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10767. * It is also used as eeprom write protect on LOMs.
  10768. */
  10769. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10770. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10771. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10772. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10773. GRC_LCLCTRL_GPIO_OUTPUT1);
  10774. /* Unused GPIO3 must be driven as output on 5752 because there
  10775. * are no pull-up resistors on unused GPIO pins.
  10776. */
  10777. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10778. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10781. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10782. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10783. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10784. /* Turn off the debug UART. */
  10785. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10786. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10787. /* Keep VMain power. */
  10788. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10789. GRC_LCLCTRL_GPIO_OUTPUT0;
  10790. }
  10791. /* Force the chip into D0. */
  10792. err = tg3_set_power_state(tp, PCI_D0);
  10793. if (err) {
  10794. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10795. pci_name(tp->pdev));
  10796. return err;
  10797. }
  10798. /* Derive initial jumbo mode from MTU assigned in
  10799. * ether_setup() via the alloc_etherdev() call
  10800. */
  10801. if (tp->dev->mtu > ETH_DATA_LEN &&
  10802. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10803. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10804. /* Determine WakeOnLan speed to use. */
  10805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10806. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10807. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10808. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10809. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10810. } else {
  10811. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10812. }
  10813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10814. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10815. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10816. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10817. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10818. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10819. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10820. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10821. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10822. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10823. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10824. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10825. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10826. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10827. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10828. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10829. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10830. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10831. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10832. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10836. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10837. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10838. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10839. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10840. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10841. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10842. } else
  10843. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10844. }
  10845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10846. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10847. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10848. if (tp->phy_otp == 0)
  10849. tp->phy_otp = TG3_OTP_DEFAULT;
  10850. }
  10851. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10852. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10853. else
  10854. tp->mi_mode = MAC_MI_MODE_BASE;
  10855. tp->coalesce_mode = 0;
  10856. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10857. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10858. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10860. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10861. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10862. err = tg3_mdio_init(tp);
  10863. if (err)
  10864. return err;
  10865. /* Initialize data/descriptor byte/word swapping. */
  10866. val = tr32(GRC_MODE);
  10867. val &= GRC_MODE_HOST_STACKUP;
  10868. tw32(GRC_MODE, val | tp->grc_mode);
  10869. tg3_switch_clocks(tp);
  10870. /* Clear this out for sanity. */
  10871. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10872. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10873. &pci_state_reg);
  10874. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10875. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10876. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10877. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10878. chiprevid == CHIPREV_ID_5701_B0 ||
  10879. chiprevid == CHIPREV_ID_5701_B2 ||
  10880. chiprevid == CHIPREV_ID_5701_B5) {
  10881. void __iomem *sram_base;
  10882. /* Write some dummy words into the SRAM status block
  10883. * area, see if it reads back correctly. If the return
  10884. * value is bad, force enable the PCIX workaround.
  10885. */
  10886. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10887. writel(0x00000000, sram_base);
  10888. writel(0x00000000, sram_base + 4);
  10889. writel(0xffffffff, sram_base + 4);
  10890. if (readl(sram_base) != 0x00000000)
  10891. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10892. }
  10893. }
  10894. udelay(50);
  10895. tg3_nvram_init(tp);
  10896. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10897. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10899. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10900. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10901. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10902. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10903. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10904. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10905. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10906. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10907. HOSTCC_MODE_CLRTICK_TXBD);
  10908. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10909. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10910. tp->misc_host_ctrl);
  10911. }
  10912. /* Preserve the APE MAC_MODE bits */
  10913. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10914. tp->mac_mode = tr32(MAC_MODE) |
  10915. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10916. else
  10917. tp->mac_mode = TG3_DEF_MAC_MODE;
  10918. /* these are limited to 10/100 only */
  10919. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10920. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10921. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10922. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10923. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10924. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10925. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10926. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10927. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10928. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10929. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10930. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10931. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10932. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10933. err = tg3_phy_probe(tp);
  10934. if (err) {
  10935. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10936. pci_name(tp->pdev), err);
  10937. /* ... but do not return immediately ... */
  10938. tg3_mdio_fini(tp);
  10939. }
  10940. tg3_read_partno(tp);
  10941. tg3_read_fw_ver(tp);
  10942. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10943. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10944. } else {
  10945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10946. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10947. else
  10948. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10949. }
  10950. /* 5700 {AX,BX} chips have a broken status block link
  10951. * change bit implementation, so we must use the
  10952. * status register in those cases.
  10953. */
  10954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10955. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10956. else
  10957. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10958. /* The led_ctrl is set during tg3_phy_probe, here we might
  10959. * have to force the link status polling mechanism based
  10960. * upon subsystem IDs.
  10961. */
  10962. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10964. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10965. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10966. TG3_FLAG_USE_LINKCHG_REG);
  10967. }
  10968. /* For all SERDES we poll the MAC status register. */
  10969. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10970. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10971. else
  10972. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10973. tp->rx_offset = NET_IP_ALIGN;
  10974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10975. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10976. tp->rx_offset = 0;
  10977. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10978. /* Increment the rx prod index on the rx std ring by at most
  10979. * 8 for these chips to workaround hw errata.
  10980. */
  10981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10983. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10984. tp->rx_std_max_post = 8;
  10985. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10986. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10987. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10988. return err;
  10989. }
  10990. #ifdef CONFIG_SPARC
  10991. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10992. {
  10993. struct net_device *dev = tp->dev;
  10994. struct pci_dev *pdev = tp->pdev;
  10995. struct device_node *dp = pci_device_to_OF_node(pdev);
  10996. const unsigned char *addr;
  10997. int len;
  10998. addr = of_get_property(dp, "local-mac-address", &len);
  10999. if (addr && len == 6) {
  11000. memcpy(dev->dev_addr, addr, 6);
  11001. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11002. return 0;
  11003. }
  11004. return -ENODEV;
  11005. }
  11006. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11007. {
  11008. struct net_device *dev = tp->dev;
  11009. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11010. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11011. return 0;
  11012. }
  11013. #endif
  11014. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11015. {
  11016. struct net_device *dev = tp->dev;
  11017. u32 hi, lo, mac_offset;
  11018. int addr_ok = 0;
  11019. #ifdef CONFIG_SPARC
  11020. if (!tg3_get_macaddr_sparc(tp))
  11021. return 0;
  11022. #endif
  11023. mac_offset = 0x7c;
  11024. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11025. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11026. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11027. mac_offset = 0xcc;
  11028. if (tg3_nvram_lock(tp))
  11029. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11030. else
  11031. tg3_nvram_unlock(tp);
  11032. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11033. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11034. mac_offset = 0xcc;
  11035. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11036. mac_offset = 0x10;
  11037. /* First try to get it from MAC address mailbox. */
  11038. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11039. if ((hi >> 16) == 0x484b) {
  11040. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11041. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11042. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11043. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11044. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11045. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11046. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11047. /* Some old bootcode may report a 0 MAC address in SRAM */
  11048. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11049. }
  11050. if (!addr_ok) {
  11051. /* Next, try NVRAM. */
  11052. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11053. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11054. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11055. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11056. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11057. }
  11058. /* Finally just fetch it out of the MAC control regs. */
  11059. else {
  11060. hi = tr32(MAC_ADDR_0_HIGH);
  11061. lo = tr32(MAC_ADDR_0_LOW);
  11062. dev->dev_addr[5] = lo & 0xff;
  11063. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11064. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11065. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11066. dev->dev_addr[1] = hi & 0xff;
  11067. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11068. }
  11069. }
  11070. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11071. #ifdef CONFIG_SPARC
  11072. if (!tg3_get_default_macaddr_sparc(tp))
  11073. return 0;
  11074. #endif
  11075. return -EINVAL;
  11076. }
  11077. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11078. return 0;
  11079. }
  11080. #define BOUNDARY_SINGLE_CACHELINE 1
  11081. #define BOUNDARY_MULTI_CACHELINE 2
  11082. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11083. {
  11084. int cacheline_size;
  11085. u8 byte;
  11086. int goal;
  11087. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11088. if (byte == 0)
  11089. cacheline_size = 1024;
  11090. else
  11091. cacheline_size = (int) byte * 4;
  11092. /* On 5703 and later chips, the boundary bits have no
  11093. * effect.
  11094. */
  11095. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11096. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11097. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11098. goto out;
  11099. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11100. goal = BOUNDARY_MULTI_CACHELINE;
  11101. #else
  11102. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11103. goal = BOUNDARY_SINGLE_CACHELINE;
  11104. #else
  11105. goal = 0;
  11106. #endif
  11107. #endif
  11108. if (!goal)
  11109. goto out;
  11110. /* PCI controllers on most RISC systems tend to disconnect
  11111. * when a device tries to burst across a cache-line boundary.
  11112. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11113. *
  11114. * Unfortunately, for PCI-E there are only limited
  11115. * write-side controls for this, and thus for reads
  11116. * we will still get the disconnects. We'll also waste
  11117. * these PCI cycles for both read and write for chips
  11118. * other than 5700 and 5701 which do not implement the
  11119. * boundary bits.
  11120. */
  11121. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11122. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11123. switch (cacheline_size) {
  11124. case 16:
  11125. case 32:
  11126. case 64:
  11127. case 128:
  11128. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11129. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11130. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11131. } else {
  11132. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11133. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11134. }
  11135. break;
  11136. case 256:
  11137. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11138. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11139. break;
  11140. default:
  11141. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11142. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11143. break;
  11144. }
  11145. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11146. switch (cacheline_size) {
  11147. case 16:
  11148. case 32:
  11149. case 64:
  11150. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11151. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11152. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11153. break;
  11154. }
  11155. /* fallthrough */
  11156. case 128:
  11157. default:
  11158. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11159. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11160. break;
  11161. }
  11162. } else {
  11163. switch (cacheline_size) {
  11164. case 16:
  11165. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11166. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11167. DMA_RWCTRL_WRITE_BNDRY_16);
  11168. break;
  11169. }
  11170. /* fallthrough */
  11171. case 32:
  11172. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11173. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11174. DMA_RWCTRL_WRITE_BNDRY_32);
  11175. break;
  11176. }
  11177. /* fallthrough */
  11178. case 64:
  11179. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11180. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11181. DMA_RWCTRL_WRITE_BNDRY_64);
  11182. break;
  11183. }
  11184. /* fallthrough */
  11185. case 128:
  11186. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11187. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11188. DMA_RWCTRL_WRITE_BNDRY_128);
  11189. break;
  11190. }
  11191. /* fallthrough */
  11192. case 256:
  11193. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11194. DMA_RWCTRL_WRITE_BNDRY_256);
  11195. break;
  11196. case 512:
  11197. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11198. DMA_RWCTRL_WRITE_BNDRY_512);
  11199. break;
  11200. case 1024:
  11201. default:
  11202. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11203. DMA_RWCTRL_WRITE_BNDRY_1024);
  11204. break;
  11205. }
  11206. }
  11207. out:
  11208. return val;
  11209. }
  11210. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11211. {
  11212. struct tg3_internal_buffer_desc test_desc;
  11213. u32 sram_dma_descs;
  11214. int i, ret;
  11215. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11216. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11217. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11218. tw32(RDMAC_STATUS, 0);
  11219. tw32(WDMAC_STATUS, 0);
  11220. tw32(BUFMGR_MODE, 0);
  11221. tw32(FTQ_RESET, 0);
  11222. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11223. test_desc.addr_lo = buf_dma & 0xffffffff;
  11224. test_desc.nic_mbuf = 0x00002100;
  11225. test_desc.len = size;
  11226. /*
  11227. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11228. * the *second* time the tg3 driver was getting loaded after an
  11229. * initial scan.
  11230. *
  11231. * Broadcom tells me:
  11232. * ...the DMA engine is connected to the GRC block and a DMA
  11233. * reset may affect the GRC block in some unpredictable way...
  11234. * The behavior of resets to individual blocks has not been tested.
  11235. *
  11236. * Broadcom noted the GRC reset will also reset all sub-components.
  11237. */
  11238. if (to_device) {
  11239. test_desc.cqid_sqid = (13 << 8) | 2;
  11240. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11241. udelay(40);
  11242. } else {
  11243. test_desc.cqid_sqid = (16 << 8) | 7;
  11244. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11245. udelay(40);
  11246. }
  11247. test_desc.flags = 0x00000005;
  11248. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11249. u32 val;
  11250. val = *(((u32 *)&test_desc) + i);
  11251. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11252. sram_dma_descs + (i * sizeof(u32)));
  11253. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11254. }
  11255. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11256. if (to_device) {
  11257. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11258. } else {
  11259. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11260. }
  11261. ret = -ENODEV;
  11262. for (i = 0; i < 40; i++) {
  11263. u32 val;
  11264. if (to_device)
  11265. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11266. else
  11267. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11268. if ((val & 0xffff) == sram_dma_descs) {
  11269. ret = 0;
  11270. break;
  11271. }
  11272. udelay(100);
  11273. }
  11274. return ret;
  11275. }
  11276. #define TEST_BUFFER_SIZE 0x2000
  11277. static int __devinit tg3_test_dma(struct tg3 *tp)
  11278. {
  11279. dma_addr_t buf_dma;
  11280. u32 *buf, saved_dma_rwctrl;
  11281. int ret;
  11282. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11283. if (!buf) {
  11284. ret = -ENOMEM;
  11285. goto out_nofree;
  11286. }
  11287. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11288. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11289. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11290. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11291. /* DMA read watermark not used on PCIE */
  11292. tp->dma_rwctrl |= 0x00180000;
  11293. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11296. tp->dma_rwctrl |= 0x003f0000;
  11297. else
  11298. tp->dma_rwctrl |= 0x003f000f;
  11299. } else {
  11300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11302. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11303. u32 read_water = 0x7;
  11304. /* If the 5704 is behind the EPB bridge, we can
  11305. * do the less restrictive ONE_DMA workaround for
  11306. * better performance.
  11307. */
  11308. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11310. tp->dma_rwctrl |= 0x8000;
  11311. else if (ccval == 0x6 || ccval == 0x7)
  11312. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11314. read_water = 4;
  11315. /* Set bit 23 to enable PCIX hw bug fix */
  11316. tp->dma_rwctrl |=
  11317. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11318. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11319. (1 << 23);
  11320. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11321. /* 5780 always in PCIX mode */
  11322. tp->dma_rwctrl |= 0x00144000;
  11323. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11324. /* 5714 always in PCIX mode */
  11325. tp->dma_rwctrl |= 0x00148000;
  11326. } else {
  11327. tp->dma_rwctrl |= 0x001b000f;
  11328. }
  11329. }
  11330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11332. tp->dma_rwctrl &= 0xfffffff0;
  11333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11335. /* Remove this if it causes problems for some boards. */
  11336. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11337. /* On 5700/5701 chips, we need to set this bit.
  11338. * Otherwise the chip will issue cacheline transactions
  11339. * to streamable DMA memory with not all the byte
  11340. * enables turned on. This is an error on several
  11341. * RISC PCI controllers, in particular sparc64.
  11342. *
  11343. * On 5703/5704 chips, this bit has been reassigned
  11344. * a different meaning. In particular, it is used
  11345. * on those chips to enable a PCI-X workaround.
  11346. */
  11347. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11348. }
  11349. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11350. #if 0
  11351. /* Unneeded, already done by tg3_get_invariants. */
  11352. tg3_switch_clocks(tp);
  11353. #endif
  11354. ret = 0;
  11355. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11356. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11357. goto out;
  11358. /* It is best to perform DMA test with maximum write burst size
  11359. * to expose the 5700/5701 write DMA bug.
  11360. */
  11361. saved_dma_rwctrl = tp->dma_rwctrl;
  11362. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11363. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11364. while (1) {
  11365. u32 *p = buf, i;
  11366. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11367. p[i] = i;
  11368. /* Send the buffer to the chip. */
  11369. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11370. if (ret) {
  11371. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11372. break;
  11373. }
  11374. #if 0
  11375. /* validate data reached card RAM correctly. */
  11376. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11377. u32 val;
  11378. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11379. if (le32_to_cpu(val) != p[i]) {
  11380. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11381. /* ret = -ENODEV here? */
  11382. }
  11383. p[i] = 0;
  11384. }
  11385. #endif
  11386. /* Now read it back. */
  11387. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11388. if (ret) {
  11389. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11390. break;
  11391. }
  11392. /* Verify it. */
  11393. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11394. if (p[i] == i)
  11395. continue;
  11396. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11397. DMA_RWCTRL_WRITE_BNDRY_16) {
  11398. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11399. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11400. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11401. break;
  11402. } else {
  11403. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11404. ret = -ENODEV;
  11405. goto out;
  11406. }
  11407. }
  11408. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11409. /* Success. */
  11410. ret = 0;
  11411. break;
  11412. }
  11413. }
  11414. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11415. DMA_RWCTRL_WRITE_BNDRY_16) {
  11416. static struct pci_device_id dma_wait_state_chipsets[] = {
  11417. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11418. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11419. { },
  11420. };
  11421. /* DMA test passed without adjusting DMA boundary,
  11422. * now look for chipsets that are known to expose the
  11423. * DMA bug without failing the test.
  11424. */
  11425. if (pci_dev_present(dma_wait_state_chipsets)) {
  11426. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11427. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11428. }
  11429. else
  11430. /* Safe to use the calculated DMA boundary. */
  11431. tp->dma_rwctrl = saved_dma_rwctrl;
  11432. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11433. }
  11434. out:
  11435. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11436. out_nofree:
  11437. return ret;
  11438. }
  11439. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11440. {
  11441. tp->link_config.advertising =
  11442. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11443. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11444. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11445. ADVERTISED_Autoneg | ADVERTISED_MII);
  11446. tp->link_config.speed = SPEED_INVALID;
  11447. tp->link_config.duplex = DUPLEX_INVALID;
  11448. tp->link_config.autoneg = AUTONEG_ENABLE;
  11449. tp->link_config.active_speed = SPEED_INVALID;
  11450. tp->link_config.active_duplex = DUPLEX_INVALID;
  11451. tp->link_config.phy_is_low_power = 0;
  11452. tp->link_config.orig_speed = SPEED_INVALID;
  11453. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11454. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11455. }
  11456. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11457. {
  11458. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11459. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11460. tp->bufmgr_config.mbuf_read_dma_low_water =
  11461. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11462. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11463. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11464. tp->bufmgr_config.mbuf_high_water =
  11465. DEFAULT_MB_HIGH_WATER_5705;
  11466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11467. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11468. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11469. tp->bufmgr_config.mbuf_high_water =
  11470. DEFAULT_MB_HIGH_WATER_5906;
  11471. }
  11472. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11473. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11474. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11475. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11476. tp->bufmgr_config.mbuf_high_water_jumbo =
  11477. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11478. } else {
  11479. tp->bufmgr_config.mbuf_read_dma_low_water =
  11480. DEFAULT_MB_RDMA_LOW_WATER;
  11481. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11482. DEFAULT_MB_MACRX_LOW_WATER;
  11483. tp->bufmgr_config.mbuf_high_water =
  11484. DEFAULT_MB_HIGH_WATER;
  11485. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11486. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11487. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11488. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11489. tp->bufmgr_config.mbuf_high_water_jumbo =
  11490. DEFAULT_MB_HIGH_WATER_JUMBO;
  11491. }
  11492. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11493. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11494. }
  11495. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11496. {
  11497. switch (tp->phy_id & PHY_ID_MASK) {
  11498. case PHY_ID_BCM5400: return "5400";
  11499. case PHY_ID_BCM5401: return "5401";
  11500. case PHY_ID_BCM5411: return "5411";
  11501. case PHY_ID_BCM5701: return "5701";
  11502. case PHY_ID_BCM5703: return "5703";
  11503. case PHY_ID_BCM5704: return "5704";
  11504. case PHY_ID_BCM5705: return "5705";
  11505. case PHY_ID_BCM5750: return "5750";
  11506. case PHY_ID_BCM5752: return "5752";
  11507. case PHY_ID_BCM5714: return "5714";
  11508. case PHY_ID_BCM5780: return "5780";
  11509. case PHY_ID_BCM5755: return "5755";
  11510. case PHY_ID_BCM5787: return "5787";
  11511. case PHY_ID_BCM5784: return "5784";
  11512. case PHY_ID_BCM5756: return "5722/5756";
  11513. case PHY_ID_BCM5906: return "5906";
  11514. case PHY_ID_BCM5761: return "5761";
  11515. case PHY_ID_BCM5717: return "5717";
  11516. case PHY_ID_BCM8002: return "8002/serdes";
  11517. case 0: return "serdes";
  11518. default: return "unknown";
  11519. }
  11520. }
  11521. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11522. {
  11523. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11524. strcpy(str, "PCI Express");
  11525. return str;
  11526. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11527. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11528. strcpy(str, "PCIX:");
  11529. if ((clock_ctrl == 7) ||
  11530. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11531. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11532. strcat(str, "133MHz");
  11533. else if (clock_ctrl == 0)
  11534. strcat(str, "33MHz");
  11535. else if (clock_ctrl == 2)
  11536. strcat(str, "50MHz");
  11537. else if (clock_ctrl == 4)
  11538. strcat(str, "66MHz");
  11539. else if (clock_ctrl == 6)
  11540. strcat(str, "100MHz");
  11541. } else {
  11542. strcpy(str, "PCI:");
  11543. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11544. strcat(str, "66MHz");
  11545. else
  11546. strcat(str, "33MHz");
  11547. }
  11548. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11549. strcat(str, ":32-bit");
  11550. else
  11551. strcat(str, ":64-bit");
  11552. return str;
  11553. }
  11554. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11555. {
  11556. struct pci_dev *peer;
  11557. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11558. for (func = 0; func < 8; func++) {
  11559. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11560. if (peer && peer != tp->pdev)
  11561. break;
  11562. pci_dev_put(peer);
  11563. }
  11564. /* 5704 can be configured in single-port mode, set peer to
  11565. * tp->pdev in that case.
  11566. */
  11567. if (!peer) {
  11568. peer = tp->pdev;
  11569. return peer;
  11570. }
  11571. /*
  11572. * We don't need to keep the refcount elevated; there's no way
  11573. * to remove one half of this device without removing the other
  11574. */
  11575. pci_dev_put(peer);
  11576. return peer;
  11577. }
  11578. static void __devinit tg3_init_coal(struct tg3 *tp)
  11579. {
  11580. struct ethtool_coalesce *ec = &tp->coal;
  11581. memset(ec, 0, sizeof(*ec));
  11582. ec->cmd = ETHTOOL_GCOALESCE;
  11583. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11584. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11585. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11586. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11587. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11588. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11589. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11590. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11591. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11592. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11593. HOSTCC_MODE_CLRTICK_TXBD)) {
  11594. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11595. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11596. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11597. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11598. }
  11599. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11600. ec->rx_coalesce_usecs_irq = 0;
  11601. ec->tx_coalesce_usecs_irq = 0;
  11602. ec->stats_block_coalesce_usecs = 0;
  11603. }
  11604. }
  11605. static const struct net_device_ops tg3_netdev_ops = {
  11606. .ndo_open = tg3_open,
  11607. .ndo_stop = tg3_close,
  11608. .ndo_start_xmit = tg3_start_xmit,
  11609. .ndo_get_stats = tg3_get_stats,
  11610. .ndo_validate_addr = eth_validate_addr,
  11611. .ndo_set_multicast_list = tg3_set_rx_mode,
  11612. .ndo_set_mac_address = tg3_set_mac_addr,
  11613. .ndo_do_ioctl = tg3_ioctl,
  11614. .ndo_tx_timeout = tg3_tx_timeout,
  11615. .ndo_change_mtu = tg3_change_mtu,
  11616. #if TG3_VLAN_TAG_USED
  11617. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11618. #endif
  11619. #ifdef CONFIG_NET_POLL_CONTROLLER
  11620. .ndo_poll_controller = tg3_poll_controller,
  11621. #endif
  11622. };
  11623. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11624. .ndo_open = tg3_open,
  11625. .ndo_stop = tg3_close,
  11626. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11627. .ndo_get_stats = tg3_get_stats,
  11628. .ndo_validate_addr = eth_validate_addr,
  11629. .ndo_set_multicast_list = tg3_set_rx_mode,
  11630. .ndo_set_mac_address = tg3_set_mac_addr,
  11631. .ndo_do_ioctl = tg3_ioctl,
  11632. .ndo_tx_timeout = tg3_tx_timeout,
  11633. .ndo_change_mtu = tg3_change_mtu,
  11634. #if TG3_VLAN_TAG_USED
  11635. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11636. #endif
  11637. #ifdef CONFIG_NET_POLL_CONTROLLER
  11638. .ndo_poll_controller = tg3_poll_controller,
  11639. #endif
  11640. };
  11641. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11642. const struct pci_device_id *ent)
  11643. {
  11644. static int tg3_version_printed = 0;
  11645. struct net_device *dev;
  11646. struct tg3 *tp;
  11647. int i, err, pm_cap;
  11648. u32 sndmbx, rcvmbx, intmbx;
  11649. char str[40];
  11650. u64 dma_mask, persist_dma_mask;
  11651. if (tg3_version_printed++ == 0)
  11652. printk(KERN_INFO "%s", version);
  11653. err = pci_enable_device(pdev);
  11654. if (err) {
  11655. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11656. "aborting.\n");
  11657. return err;
  11658. }
  11659. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11660. if (err) {
  11661. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11662. "aborting.\n");
  11663. goto err_out_disable_pdev;
  11664. }
  11665. pci_set_master(pdev);
  11666. /* Find power-management capability. */
  11667. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11668. if (pm_cap == 0) {
  11669. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11670. "aborting.\n");
  11671. err = -EIO;
  11672. goto err_out_free_res;
  11673. }
  11674. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11675. if (!dev) {
  11676. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11677. err = -ENOMEM;
  11678. goto err_out_free_res;
  11679. }
  11680. SET_NETDEV_DEV(dev, &pdev->dev);
  11681. #if TG3_VLAN_TAG_USED
  11682. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11683. #endif
  11684. tp = netdev_priv(dev);
  11685. tp->pdev = pdev;
  11686. tp->dev = dev;
  11687. tp->pm_cap = pm_cap;
  11688. tp->rx_mode = TG3_DEF_RX_MODE;
  11689. tp->tx_mode = TG3_DEF_TX_MODE;
  11690. if (tg3_debug > 0)
  11691. tp->msg_enable = tg3_debug;
  11692. else
  11693. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11694. /* The word/byte swap controls here control register access byte
  11695. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11696. * setting below.
  11697. */
  11698. tp->misc_host_ctrl =
  11699. MISC_HOST_CTRL_MASK_PCI_INT |
  11700. MISC_HOST_CTRL_WORD_SWAP |
  11701. MISC_HOST_CTRL_INDIR_ACCESS |
  11702. MISC_HOST_CTRL_PCISTATE_RW;
  11703. /* The NONFRM (non-frame) byte/word swap controls take effect
  11704. * on descriptor entries, anything which isn't packet data.
  11705. *
  11706. * The StrongARM chips on the board (one for tx, one for rx)
  11707. * are running in big-endian mode.
  11708. */
  11709. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11710. GRC_MODE_WSWAP_NONFRM_DATA);
  11711. #ifdef __BIG_ENDIAN
  11712. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11713. #endif
  11714. spin_lock_init(&tp->lock);
  11715. spin_lock_init(&tp->indirect_lock);
  11716. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11717. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11718. if (!tp->regs) {
  11719. printk(KERN_ERR PFX "Cannot map device registers, "
  11720. "aborting.\n");
  11721. err = -ENOMEM;
  11722. goto err_out_free_dev;
  11723. }
  11724. tg3_init_link_config(tp);
  11725. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11726. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11727. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11728. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11729. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11730. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11731. struct tg3_napi *tnapi = &tp->napi[i];
  11732. tnapi->tp = tp;
  11733. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11734. tnapi->int_mbox = intmbx;
  11735. if (i < 4)
  11736. intmbx += 0x8;
  11737. else
  11738. intmbx += 0x4;
  11739. tnapi->consmbox = rcvmbx;
  11740. tnapi->prodmbox = sndmbx;
  11741. if (i)
  11742. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11743. else
  11744. tnapi->coal_now = HOSTCC_MODE_NOW;
  11745. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11746. break;
  11747. /*
  11748. * If we support MSIX, we'll be using RSS. If we're using
  11749. * RSS, the first vector only handles link interrupts and the
  11750. * remaining vectors handle rx and tx interrupts. Reuse the
  11751. * mailbox values for the next iteration. The values we setup
  11752. * above are still useful for the single vectored mode.
  11753. */
  11754. if (!i)
  11755. continue;
  11756. rcvmbx += 0x8;
  11757. if (sndmbx & 0x4)
  11758. sndmbx -= 0x4;
  11759. else
  11760. sndmbx += 0xc;
  11761. }
  11762. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11763. dev->ethtool_ops = &tg3_ethtool_ops;
  11764. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11765. dev->irq = pdev->irq;
  11766. err = tg3_get_invariants(tp);
  11767. if (err) {
  11768. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11769. "aborting.\n");
  11770. goto err_out_iounmap;
  11771. }
  11772. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  11773. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11774. dev->netdev_ops = &tg3_netdev_ops;
  11775. else
  11776. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11777. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11778. * device behind the EPB cannot support DMA addresses > 40-bit.
  11779. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11780. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11781. * do DMA address check in tg3_start_xmit().
  11782. */
  11783. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11784. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11785. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11786. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11787. #ifdef CONFIG_HIGHMEM
  11788. dma_mask = DMA_BIT_MASK(64);
  11789. #endif
  11790. } else
  11791. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11792. /* Configure DMA attributes. */
  11793. if (dma_mask > DMA_BIT_MASK(32)) {
  11794. err = pci_set_dma_mask(pdev, dma_mask);
  11795. if (!err) {
  11796. dev->features |= NETIF_F_HIGHDMA;
  11797. err = pci_set_consistent_dma_mask(pdev,
  11798. persist_dma_mask);
  11799. if (err < 0) {
  11800. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11801. "DMA for consistent allocations\n");
  11802. goto err_out_iounmap;
  11803. }
  11804. }
  11805. }
  11806. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11807. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11808. if (err) {
  11809. printk(KERN_ERR PFX "No usable DMA configuration, "
  11810. "aborting.\n");
  11811. goto err_out_iounmap;
  11812. }
  11813. }
  11814. tg3_init_bufmgr_config(tp);
  11815. /* Selectively allow TSO based on operating conditions */
  11816. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  11817. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  11818. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11819. else {
  11820. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  11821. tp->fw_needed = NULL;
  11822. }
  11823. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11824. tp->fw_needed = FIRMWARE_TG3;
  11825. /* TSO is on by default on chips that support hardware TSO.
  11826. * Firmware TSO on older chips gives lower performance, so it
  11827. * is off by default, but can be enabled using ethtool.
  11828. */
  11829. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  11830. (dev->features & NETIF_F_IP_CSUM))
  11831. dev->features |= NETIF_F_TSO;
  11832. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  11833. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  11834. if (dev->features & NETIF_F_IPV6_CSUM)
  11835. dev->features |= NETIF_F_TSO6;
  11836. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  11837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11838. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11839. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11842. dev->features |= NETIF_F_TSO_ECN;
  11843. }
  11844. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11845. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11846. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11847. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11848. tp->rx_pending = 63;
  11849. }
  11850. err = tg3_get_device_address(tp);
  11851. if (err) {
  11852. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11853. "aborting.\n");
  11854. goto err_out_fw;
  11855. }
  11856. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11857. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11858. if (!tp->aperegs) {
  11859. printk(KERN_ERR PFX "Cannot map APE registers, "
  11860. "aborting.\n");
  11861. err = -ENOMEM;
  11862. goto err_out_fw;
  11863. }
  11864. tg3_ape_lock_init(tp);
  11865. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11866. tg3_read_dash_ver(tp);
  11867. }
  11868. /*
  11869. * Reset chip in case UNDI or EFI driver did not shutdown
  11870. * DMA self test will enable WDMAC and we'll see (spurious)
  11871. * pending DMA on the PCI bus at that point.
  11872. */
  11873. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11874. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11875. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11876. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11877. }
  11878. err = tg3_test_dma(tp);
  11879. if (err) {
  11880. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11881. goto err_out_apeunmap;
  11882. }
  11883. /* flow control autonegotiation is default behavior */
  11884. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11885. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11886. tg3_init_coal(tp);
  11887. pci_set_drvdata(pdev, dev);
  11888. err = register_netdev(dev);
  11889. if (err) {
  11890. printk(KERN_ERR PFX "Cannot register net device, "
  11891. "aborting.\n");
  11892. goto err_out_apeunmap;
  11893. }
  11894. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11895. dev->name,
  11896. tp->board_part_number,
  11897. tp->pci_chip_rev_id,
  11898. tg3_bus_string(tp, str),
  11899. dev->dev_addr);
  11900. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  11901. struct phy_device *phydev;
  11902. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11903. printk(KERN_INFO
  11904. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11905. tp->dev->name, phydev->drv->name,
  11906. dev_name(&phydev->dev));
  11907. } else
  11908. printk(KERN_INFO
  11909. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11910. tp->dev->name, tg3_phy_string(tp),
  11911. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11912. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11913. "10/100/1000Base-T")),
  11914. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11915. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11916. dev->name,
  11917. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11918. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11919. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11920. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11921. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11922. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11923. dev->name, tp->dma_rwctrl,
  11924. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11925. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11926. return 0;
  11927. err_out_apeunmap:
  11928. if (tp->aperegs) {
  11929. iounmap(tp->aperegs);
  11930. tp->aperegs = NULL;
  11931. }
  11932. err_out_fw:
  11933. if (tp->fw)
  11934. release_firmware(tp->fw);
  11935. err_out_iounmap:
  11936. if (tp->regs) {
  11937. iounmap(tp->regs);
  11938. tp->regs = NULL;
  11939. }
  11940. err_out_free_dev:
  11941. free_netdev(dev);
  11942. err_out_free_res:
  11943. pci_release_regions(pdev);
  11944. err_out_disable_pdev:
  11945. pci_disable_device(pdev);
  11946. pci_set_drvdata(pdev, NULL);
  11947. return err;
  11948. }
  11949. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11950. {
  11951. struct net_device *dev = pci_get_drvdata(pdev);
  11952. if (dev) {
  11953. struct tg3 *tp = netdev_priv(dev);
  11954. if (tp->fw)
  11955. release_firmware(tp->fw);
  11956. flush_scheduled_work();
  11957. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11958. tg3_phy_fini(tp);
  11959. tg3_mdio_fini(tp);
  11960. }
  11961. unregister_netdev(dev);
  11962. if (tp->aperegs) {
  11963. iounmap(tp->aperegs);
  11964. tp->aperegs = NULL;
  11965. }
  11966. if (tp->regs) {
  11967. iounmap(tp->regs);
  11968. tp->regs = NULL;
  11969. }
  11970. free_netdev(dev);
  11971. pci_release_regions(pdev);
  11972. pci_disable_device(pdev);
  11973. pci_set_drvdata(pdev, NULL);
  11974. }
  11975. }
  11976. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11977. {
  11978. struct net_device *dev = pci_get_drvdata(pdev);
  11979. struct tg3 *tp = netdev_priv(dev);
  11980. pci_power_t target_state;
  11981. int err;
  11982. /* PCI register 4 needs to be saved whether netif_running() or not.
  11983. * MSI address and data need to be saved if using MSI and
  11984. * netif_running().
  11985. */
  11986. pci_save_state(pdev);
  11987. if (!netif_running(dev))
  11988. return 0;
  11989. flush_scheduled_work();
  11990. tg3_phy_stop(tp);
  11991. tg3_netif_stop(tp);
  11992. del_timer_sync(&tp->timer);
  11993. tg3_full_lock(tp, 1);
  11994. tg3_disable_ints(tp);
  11995. tg3_full_unlock(tp);
  11996. netif_device_detach(dev);
  11997. tg3_full_lock(tp, 0);
  11998. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11999. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12000. tg3_full_unlock(tp);
  12001. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12002. err = tg3_set_power_state(tp, target_state);
  12003. if (err) {
  12004. int err2;
  12005. tg3_full_lock(tp, 0);
  12006. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12007. err2 = tg3_restart_hw(tp, 1);
  12008. if (err2)
  12009. goto out;
  12010. tp->timer.expires = jiffies + tp->timer_offset;
  12011. add_timer(&tp->timer);
  12012. netif_device_attach(dev);
  12013. tg3_netif_start(tp);
  12014. out:
  12015. tg3_full_unlock(tp);
  12016. if (!err2)
  12017. tg3_phy_start(tp);
  12018. }
  12019. return err;
  12020. }
  12021. static int tg3_resume(struct pci_dev *pdev)
  12022. {
  12023. struct net_device *dev = pci_get_drvdata(pdev);
  12024. struct tg3 *tp = netdev_priv(dev);
  12025. int err;
  12026. pci_restore_state(tp->pdev);
  12027. if (!netif_running(dev))
  12028. return 0;
  12029. err = tg3_set_power_state(tp, PCI_D0);
  12030. if (err)
  12031. return err;
  12032. netif_device_attach(dev);
  12033. tg3_full_lock(tp, 0);
  12034. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12035. err = tg3_restart_hw(tp, 1);
  12036. if (err)
  12037. goto out;
  12038. tp->timer.expires = jiffies + tp->timer_offset;
  12039. add_timer(&tp->timer);
  12040. tg3_netif_start(tp);
  12041. out:
  12042. tg3_full_unlock(tp);
  12043. if (!err)
  12044. tg3_phy_start(tp);
  12045. return err;
  12046. }
  12047. static struct pci_driver tg3_driver = {
  12048. .name = DRV_MODULE_NAME,
  12049. .id_table = tg3_pci_tbl,
  12050. .probe = tg3_init_one,
  12051. .remove = __devexit_p(tg3_remove_one),
  12052. .suspend = tg3_suspend,
  12053. .resume = tg3_resume
  12054. };
  12055. static int __init tg3_init(void)
  12056. {
  12057. return pci_register_driver(&tg3_driver);
  12058. }
  12059. static void __exit tg3_cleanup(void)
  12060. {
  12061. pci_unregister_driver(&tg3_driver);
  12062. }
  12063. module_init(tg3_init);
  12064. module_exit(tg3_cleanup);