Kconfig 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_WANT_IPC_PARSE_VERSION
  8. select BUILDTIME_EXTABLE_SORT if MMU
  9. select CPU_PM if (SUSPEND || CPU_IDLE)
  10. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  11. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  12. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  13. select GENERIC_IRQ_PROBE
  14. select GENERIC_IRQ_SHOW
  15. select GENERIC_PCI_IOMAP
  16. select GENERIC_SMP_IDLE_THREAD
  17. select GENERIC_STRNCPY_FROM_USER
  18. select GENERIC_STRNLEN_USER
  19. select HARDIRQS_SW_RESEND
  20. select HAVE_AOUT
  21. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  22. select HAVE_ARCH_KGDB
  23. select HAVE_ARCH_SECCOMP_FILTER
  24. select HAVE_ARCH_TRACEHOOK
  25. select HAVE_BPF_JIT
  26. select HAVE_C_RECORDMCOUNT
  27. select HAVE_DEBUG_KMEMLEAK
  28. select HAVE_DMA_API_DEBUG
  29. select HAVE_DMA_ATTRS
  30. select HAVE_DMA_CONTIGUOUS if MMU
  31. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  32. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  33. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  34. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  35. select HAVE_GENERIC_DMA_COHERENT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  38. select HAVE_IDE if PCI || ISA || PCMCIA
  39. select HAVE_IRQ_WORK
  40. select HAVE_KERNEL_GZIP
  41. select HAVE_KERNEL_LZMA
  42. select HAVE_KERNEL_LZO
  43. select HAVE_KERNEL_XZ
  44. select HAVE_KPROBES if !XIP_KERNEL
  45. select HAVE_KRETPROBES if (HAVE_KPROBES)
  46. select HAVE_MEMBLOCK
  47. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  48. select HAVE_PERF_EVENTS
  49. select HAVE_REGS_AND_STACK_ACCESS_API
  50. select HAVE_SYSCALL_TRACEPOINTS
  51. select HAVE_UID16
  52. select KTIME_SCALAR
  53. select PERF_USE_VMALLOC
  54. select RTC_LIB
  55. select SYS_SUPPORTS_APM_EMULATION
  56. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  57. select MODULES_USE_ELF_REL
  58. select CLONE_BACKWARDS
  59. help
  60. The ARM series is a line of low-power-consumption RISC chip designs
  61. licensed by ARM Ltd and targeted at embedded applications and
  62. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  63. manufactured, but legacy ARM-based PC hardware remains popular in
  64. Europe. There is an ARM Linux project with a web page at
  65. <http://www.arm.linux.org.uk/>.
  66. config ARM_HAS_SG_CHAIN
  67. bool
  68. config NEED_SG_DMA_LENGTH
  69. bool
  70. config ARM_DMA_USE_IOMMU
  71. bool
  72. select ARM_HAS_SG_CHAIN
  73. select NEED_SG_DMA_LENGTH
  74. config HAVE_PWM
  75. bool
  76. config MIGHT_HAVE_PCI
  77. bool
  78. config SYS_SUPPORTS_APM_EMULATION
  79. bool
  80. config GENERIC_GPIO
  81. bool
  82. config HAVE_TCM
  83. bool
  84. select GENERIC_ALLOCATOR
  85. config HAVE_PROC_CPU
  86. bool
  87. config NO_IOPORT
  88. bool
  89. config EISA
  90. bool
  91. ---help---
  92. The Extended Industry Standard Architecture (EISA) bus was
  93. developed as an open alternative to the IBM MicroChannel bus.
  94. The EISA bus provided some of the features of the IBM MicroChannel
  95. bus while maintaining backward compatibility with cards made for
  96. the older ISA bus. The EISA bus saw limited use between 1988 and
  97. 1995 when it was made obsolete by the PCI bus.
  98. Say Y here if you are building a kernel for an EISA-based machine.
  99. Otherwise, say N.
  100. config SBUS
  101. bool
  102. config STACKTRACE_SUPPORT
  103. bool
  104. default y
  105. config HAVE_LATENCYTOP_SUPPORT
  106. bool
  107. depends on !SMP
  108. default y
  109. config LOCKDEP_SUPPORT
  110. bool
  111. default y
  112. config TRACE_IRQFLAGS_SUPPORT
  113. bool
  114. default y
  115. config RWSEM_GENERIC_SPINLOCK
  116. bool
  117. default y
  118. config RWSEM_XCHGADD_ALGORITHM
  119. bool
  120. config ARCH_HAS_ILOG2_U32
  121. bool
  122. config ARCH_HAS_ILOG2_U64
  123. bool
  124. config ARCH_HAS_CPUFREQ
  125. bool
  126. help
  127. Internal node to signify that the ARCH has CPUFREQ support
  128. and that the relevant menu configurations are displayed for
  129. it.
  130. config GENERIC_HWEIGHT
  131. bool
  132. default y
  133. config GENERIC_CALIBRATE_DELAY
  134. bool
  135. default y
  136. config ARCH_MAY_HAVE_PC_FDC
  137. bool
  138. config ZONE_DMA
  139. bool
  140. config NEED_DMA_MAP_STATE
  141. def_bool y
  142. config ARCH_HAS_DMA_SET_COHERENT_MASK
  143. bool
  144. config GENERIC_ISA_DMA
  145. bool
  146. config FIQ
  147. bool
  148. config NEED_RET_TO_USER
  149. bool
  150. config ARCH_MTD_XIP
  151. bool
  152. config VECTORS_BASE
  153. hex
  154. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  155. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  156. default 0x00000000
  157. help
  158. The base address of exception vectors.
  159. config ARM_PATCH_PHYS_VIRT
  160. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  161. default y
  162. depends on !XIP_KERNEL && MMU
  163. depends on !ARCH_REALVIEW || !SPARSEMEM
  164. help
  165. Patch phys-to-virt and virt-to-phys translation functions at
  166. boot and module load time according to the position of the
  167. kernel in system memory.
  168. This can only be used with non-XIP MMU kernels where the base
  169. of physical memory is at a 16MB boundary.
  170. Only disable this option if you know that you do not require
  171. this feature (eg, building a kernel for a single machine) and
  172. you need to shrink the kernel to the minimal size.
  173. config NEED_MACH_GPIO_H
  174. bool
  175. help
  176. Select this when mach/gpio.h is required to provide special
  177. definitions for this platform. The need for mach/gpio.h should
  178. be avoided when possible.
  179. config NEED_MACH_IO_H
  180. bool
  181. help
  182. Select this when mach/io.h is required to provide special
  183. definitions for this platform. The need for mach/io.h should
  184. be avoided when possible.
  185. config NEED_MACH_MEMORY_H
  186. bool
  187. help
  188. Select this when mach/memory.h is required to provide special
  189. definitions for this platform. The need for mach/memory.h should
  190. be avoided when possible.
  191. config PHYS_OFFSET
  192. hex "Physical address of main memory" if MMU
  193. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  194. default DRAM_BASE if !MMU
  195. help
  196. Please provide the physical address corresponding to the
  197. location of main memory in your system.
  198. config GENERIC_BUG
  199. def_bool y
  200. depends on BUG
  201. source "init/Kconfig"
  202. source "kernel/Kconfig.freezer"
  203. menu "System Type"
  204. config MMU
  205. bool "MMU-based Paged Memory Management Support"
  206. default y
  207. help
  208. Select if you want MMU-based virtualised addressing space
  209. support by paged memory management. If unsure, say 'Y'.
  210. #
  211. # The "ARM system type" choice list is ordered alphabetically by option
  212. # text. Please add new entries in the option alphabetic order.
  213. #
  214. choice
  215. prompt "ARM system type"
  216. default ARCH_MULTIPLATFORM
  217. config ARCH_MULTIPLATFORM
  218. bool "Allow multiple platforms to be selected"
  219. depends on MMU
  220. select ARM_PATCH_PHYS_VIRT
  221. select AUTO_ZRELADDR
  222. select COMMON_CLK
  223. select MULTI_IRQ_HANDLER
  224. select SPARSE_IRQ
  225. select USE_OF
  226. config ARCH_INTEGRATOR
  227. bool "ARM Ltd. Integrator family"
  228. select ARCH_HAS_CPUFREQ
  229. select ARM_AMBA
  230. select COMMON_CLK
  231. select COMMON_CLK_VERSATILE
  232. select GENERIC_CLOCKEVENTS
  233. select HAVE_TCM
  234. select ICST
  235. select MULTI_IRQ_HANDLER
  236. select NEED_MACH_MEMORY_H
  237. select PLAT_VERSATILE
  238. select SPARSE_IRQ
  239. select VERSATILE_FPGA_IRQ
  240. help
  241. Support for ARM's Integrator platform.
  242. config ARCH_REALVIEW
  243. bool "ARM Ltd. RealView family"
  244. select ARCH_WANT_OPTIONAL_GPIOLIB
  245. select ARM_AMBA
  246. select ARM_TIMER_SP804
  247. select COMMON_CLK
  248. select COMMON_CLK_VERSATILE
  249. select GENERIC_CLOCKEVENTS
  250. select GPIO_PL061 if GPIOLIB
  251. select ICST
  252. select NEED_MACH_MEMORY_H
  253. select PLAT_VERSATILE
  254. select PLAT_VERSATILE_CLCD
  255. help
  256. This enables support for ARM Ltd RealView boards.
  257. config ARCH_VERSATILE
  258. bool "ARM Ltd. Versatile family"
  259. select ARCH_WANT_OPTIONAL_GPIOLIB
  260. select ARM_AMBA
  261. select ARM_TIMER_SP804
  262. select ARM_VIC
  263. select CLKDEV_LOOKUP
  264. select GENERIC_CLOCKEVENTS
  265. select HAVE_MACH_CLKDEV
  266. select ICST
  267. select PLAT_VERSATILE
  268. select PLAT_VERSATILE_CLCD
  269. select PLAT_VERSATILE_CLOCK
  270. select VERSATILE_FPGA_IRQ
  271. help
  272. This enables support for ARM Ltd Versatile board.
  273. config ARCH_AT91
  274. bool "Atmel AT91"
  275. select ARCH_REQUIRE_GPIOLIB
  276. select CLKDEV_LOOKUP
  277. select HAVE_CLK
  278. select IRQ_DOMAIN
  279. select NEED_MACH_GPIO_H
  280. select NEED_MACH_IO_H if PCCARD
  281. select PINCTRL
  282. select PINCTRL_AT91 if USE_OF
  283. help
  284. This enables support for systems based on Atmel
  285. AT91RM9200 and AT91SAM9* processors.
  286. config ARCH_BCM2835
  287. bool "Broadcom BCM2835 family"
  288. select ARCH_REQUIRE_GPIOLIB
  289. select ARM_AMBA
  290. select ARM_ERRATA_411920
  291. select ARM_TIMER_SP804
  292. select CLKDEV_LOOKUP
  293. select COMMON_CLK
  294. select CPU_V6
  295. select GENERIC_CLOCKEVENTS
  296. select GENERIC_GPIO
  297. select MULTI_IRQ_HANDLER
  298. select PINCTRL
  299. select PINCTRL_BCM2835
  300. select SPARSE_IRQ
  301. select USE_OF
  302. help
  303. This enables support for the Broadcom BCM2835 SoC. This SoC is
  304. use in the Raspberry Pi, and Roku 2 devices.
  305. config ARCH_CNS3XXX
  306. bool "Cavium Networks CNS3XXX family"
  307. select ARM_GIC
  308. select CPU_V6K
  309. select GENERIC_CLOCKEVENTS
  310. select MIGHT_HAVE_CACHE_L2X0
  311. select MIGHT_HAVE_PCI
  312. select PCI_DOMAINS if PCI
  313. help
  314. Support for Cavium Networks CNS3XXX platform.
  315. config ARCH_CLPS711X
  316. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  317. select ARCH_REQUIRE_GPIOLIB
  318. select AUTO_ZRELADDR
  319. select CLKDEV_LOOKUP
  320. select COMMON_CLK
  321. select CPU_ARM720T
  322. select GENERIC_CLOCKEVENTS
  323. select MULTI_IRQ_HANDLER
  324. select NEED_MACH_MEMORY_H
  325. select SPARSE_IRQ
  326. help
  327. Support for Cirrus Logic 711x/721x/731x based boards.
  328. config ARCH_GEMINI
  329. bool "Cortina Systems Gemini"
  330. select ARCH_REQUIRE_GPIOLIB
  331. select ARCH_USES_GETTIMEOFFSET
  332. select CPU_FA526
  333. help
  334. Support for the Cortina Systems Gemini family SoCs
  335. config ARCH_SIRF
  336. bool "CSR SiRF"
  337. select ARCH_REQUIRE_GPIOLIB
  338. select COMMON_CLK
  339. select GENERIC_CLOCKEVENTS
  340. select GENERIC_IRQ_CHIP
  341. select MIGHT_HAVE_CACHE_L2X0
  342. select NO_IOPORT
  343. select PINCTRL
  344. select PINCTRL_SIRF
  345. select USE_OF
  346. help
  347. Support for CSR SiRFprimaII/Marco/Polo platforms
  348. config ARCH_EBSA110
  349. bool "EBSA-110"
  350. select ARCH_USES_GETTIMEOFFSET
  351. select CPU_SA110
  352. select ISA
  353. select NEED_MACH_IO_H
  354. select NEED_MACH_MEMORY_H
  355. select NO_IOPORT
  356. help
  357. This is an evaluation board for the StrongARM processor available
  358. from Digital. It has limited hardware on-board, including an
  359. Ethernet interface, two PCMCIA sockets, two serial ports and a
  360. parallel port.
  361. config ARCH_EP93XX
  362. bool "EP93xx-based"
  363. select ARCH_HAS_HOLES_MEMORYMODEL
  364. select ARCH_REQUIRE_GPIOLIB
  365. select ARCH_USES_GETTIMEOFFSET
  366. select ARM_AMBA
  367. select ARM_VIC
  368. select CLKDEV_LOOKUP
  369. select CPU_ARM920T
  370. select NEED_MACH_MEMORY_H
  371. help
  372. This enables support for the Cirrus EP93xx series of CPUs.
  373. config ARCH_FOOTBRIDGE
  374. bool "FootBridge"
  375. select CPU_SA110
  376. select FOOTBRIDGE
  377. select GENERIC_CLOCKEVENTS
  378. select HAVE_IDE
  379. select NEED_MACH_IO_H if !MMU
  380. select NEED_MACH_MEMORY_H
  381. help
  382. Support for systems based on the DC21285 companion chip
  383. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  384. config ARCH_MXS
  385. bool "Freescale MXS-based"
  386. select ARCH_REQUIRE_GPIOLIB
  387. select CLKDEV_LOOKUP
  388. select CLKSRC_MMIO
  389. select COMMON_CLK
  390. select GENERIC_CLOCKEVENTS
  391. select HAVE_CLK_PREPARE
  392. select MULTI_IRQ_HANDLER
  393. select PINCTRL
  394. select SPARSE_IRQ
  395. select USE_OF
  396. help
  397. Support for Freescale MXS-based family of processors
  398. config ARCH_NETX
  399. bool "Hilscher NetX based"
  400. select ARM_VIC
  401. select CLKSRC_MMIO
  402. select CPU_ARM926T
  403. select GENERIC_CLOCKEVENTS
  404. help
  405. This enables support for systems based on the Hilscher NetX Soc
  406. config ARCH_H720X
  407. bool "Hynix HMS720x-based"
  408. select ARCH_USES_GETTIMEOFFSET
  409. select CPU_ARM720T
  410. select ISA_DMA_API
  411. help
  412. This enables support for systems based on the Hynix HMS720x
  413. config ARCH_IOP13XX
  414. bool "IOP13xx-based"
  415. depends on MMU
  416. select ARCH_SUPPORTS_MSI
  417. select CPU_XSC3
  418. select NEED_MACH_MEMORY_H
  419. select NEED_RET_TO_USER
  420. select PCI
  421. select PLAT_IOP
  422. select VMSPLIT_1G
  423. help
  424. Support for Intel's IOP13XX (XScale) family of processors.
  425. config ARCH_IOP32X
  426. bool "IOP32x-based"
  427. depends on MMU
  428. select ARCH_REQUIRE_GPIOLIB
  429. select CPU_XSCALE
  430. select NEED_MACH_GPIO_H
  431. select NEED_RET_TO_USER
  432. select PCI
  433. select PLAT_IOP
  434. help
  435. Support for Intel's 80219 and IOP32X (XScale) family of
  436. processors.
  437. config ARCH_IOP33X
  438. bool "IOP33x-based"
  439. depends on MMU
  440. select ARCH_REQUIRE_GPIOLIB
  441. select CPU_XSCALE
  442. select NEED_MACH_GPIO_H
  443. select NEED_RET_TO_USER
  444. select PCI
  445. select PLAT_IOP
  446. help
  447. Support for Intel's IOP33X (XScale) family of processors.
  448. config ARCH_IXP4XX
  449. bool "IXP4xx-based"
  450. depends on MMU
  451. select ARCH_HAS_DMA_SET_COHERENT_MASK
  452. select ARCH_REQUIRE_GPIOLIB
  453. select CLKSRC_MMIO
  454. select CPU_XSCALE
  455. select DMABOUNCE if PCI
  456. select GENERIC_CLOCKEVENTS
  457. select MIGHT_HAVE_PCI
  458. select NEED_MACH_IO_H
  459. help
  460. Support for Intel's IXP4XX (XScale) family of processors.
  461. config ARCH_DOVE
  462. bool "Marvell Dove"
  463. select ARCH_REQUIRE_GPIOLIB
  464. select COMMON_CLK_DOVE
  465. select CPU_V7
  466. select GENERIC_CLOCKEVENTS
  467. select MIGHT_HAVE_PCI
  468. select PINCTRL
  469. select PINCTRL_DOVE
  470. select PLAT_ORION_LEGACY
  471. select USB_ARCH_HAS_EHCI
  472. help
  473. Support for the Marvell Dove SoC 88AP510
  474. config ARCH_KIRKWOOD
  475. bool "Marvell Kirkwood"
  476. select ARCH_REQUIRE_GPIOLIB
  477. select CPU_FEROCEON
  478. select GENERIC_CLOCKEVENTS
  479. select PCI
  480. select PCI_QUIRKS
  481. select PINCTRL
  482. select PINCTRL_KIRKWOOD
  483. select PLAT_ORION_LEGACY
  484. help
  485. Support for the following Marvell Kirkwood series SoCs:
  486. 88F6180, 88F6192 and 88F6281.
  487. config ARCH_MV78XX0
  488. bool "Marvell MV78xx0"
  489. select ARCH_REQUIRE_GPIOLIB
  490. select CPU_FEROCEON
  491. select GENERIC_CLOCKEVENTS
  492. select PCI
  493. select PLAT_ORION_LEGACY
  494. help
  495. Support for the following Marvell MV78xx0 series SoCs:
  496. MV781x0, MV782x0.
  497. config ARCH_ORION5X
  498. bool "Marvell Orion"
  499. depends on MMU
  500. select ARCH_REQUIRE_GPIOLIB
  501. select CPU_FEROCEON
  502. select GENERIC_CLOCKEVENTS
  503. select PCI
  504. select PLAT_ORION_LEGACY
  505. help
  506. Support for the following Marvell Orion 5x series SoCs:
  507. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  508. Orion-2 (5281), Orion-1-90 (6183).
  509. config ARCH_MMP
  510. bool "Marvell PXA168/910/MMP2"
  511. depends on MMU
  512. select ARCH_REQUIRE_GPIOLIB
  513. select CLKDEV_LOOKUP
  514. select GENERIC_ALLOCATOR
  515. select GENERIC_CLOCKEVENTS
  516. select GPIO_PXA
  517. select IRQ_DOMAIN
  518. select NEED_MACH_GPIO_H
  519. select PINCTRL
  520. select PLAT_PXA
  521. select SPARSE_IRQ
  522. help
  523. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  524. config ARCH_KS8695
  525. bool "Micrel/Kendin KS8695"
  526. select ARCH_REQUIRE_GPIOLIB
  527. select CLKSRC_MMIO
  528. select CPU_ARM922T
  529. select GENERIC_CLOCKEVENTS
  530. select NEED_MACH_MEMORY_H
  531. help
  532. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  533. System-on-Chip devices.
  534. config ARCH_W90X900
  535. bool "Nuvoton W90X900 CPU"
  536. select ARCH_REQUIRE_GPIOLIB
  537. select CLKDEV_LOOKUP
  538. select CLKSRC_MMIO
  539. select CPU_ARM926T
  540. select GENERIC_CLOCKEVENTS
  541. help
  542. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  543. At present, the w90x900 has been renamed nuc900, regarding
  544. the ARM series product line, you can login the following
  545. link address to know more.
  546. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  547. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  548. config ARCH_LPC32XX
  549. bool "NXP LPC32XX"
  550. select ARCH_REQUIRE_GPIOLIB
  551. select ARM_AMBA
  552. select CLKDEV_LOOKUP
  553. select CLKSRC_MMIO
  554. select CPU_ARM926T
  555. select GENERIC_CLOCKEVENTS
  556. select HAVE_IDE
  557. select HAVE_PWM
  558. select USB_ARCH_HAS_OHCI
  559. select USE_OF
  560. help
  561. Support for the NXP LPC32XX family of processors
  562. config ARCH_TEGRA
  563. bool "NVIDIA Tegra"
  564. select ARCH_HAS_CPUFREQ
  565. select CLKDEV_LOOKUP
  566. select CLKSRC_MMIO
  567. select COMMON_CLK
  568. select GENERIC_CLOCKEVENTS
  569. select GENERIC_GPIO
  570. select HAVE_CLK
  571. select HAVE_SMP
  572. select MIGHT_HAVE_CACHE_L2X0
  573. select SPARSE_IRQ
  574. select USE_OF
  575. help
  576. This enables support for NVIDIA Tegra based systems (Tegra APX,
  577. Tegra 6xx and Tegra 2 series).
  578. config ARCH_PXA
  579. bool "PXA2xx/PXA3xx-based"
  580. depends on MMU
  581. select ARCH_HAS_CPUFREQ
  582. select ARCH_MTD_XIP
  583. select ARCH_REQUIRE_GPIOLIB
  584. select ARM_CPU_SUSPEND if PM
  585. select AUTO_ZRELADDR
  586. select CLKDEV_LOOKUP
  587. select CLKSRC_MMIO
  588. select GENERIC_CLOCKEVENTS
  589. select GPIO_PXA
  590. select HAVE_IDE
  591. select MULTI_IRQ_HANDLER
  592. select NEED_MACH_GPIO_H
  593. select PLAT_PXA
  594. select SPARSE_IRQ
  595. help
  596. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  597. config ARCH_MSM
  598. bool "Qualcomm MSM"
  599. select ARCH_REQUIRE_GPIOLIB
  600. select CLKDEV_LOOKUP
  601. select GENERIC_CLOCKEVENTS
  602. select HAVE_CLK
  603. help
  604. Support for Qualcomm MSM/QSD based systems. This runs on the
  605. apps processor of the MSM/QSD and depends on a shared memory
  606. interface to the modem processor which runs the baseband
  607. stack and controls some vital subsystems
  608. (clock and power control, etc).
  609. config ARCH_SHMOBILE
  610. bool "Renesas SH-Mobile / R-Mobile"
  611. select CLKDEV_LOOKUP
  612. select GENERIC_CLOCKEVENTS
  613. select HAVE_CLK
  614. select HAVE_MACH_CLKDEV
  615. select HAVE_SMP
  616. select MIGHT_HAVE_CACHE_L2X0
  617. select MULTI_IRQ_HANDLER
  618. select NEED_MACH_MEMORY_H
  619. select NO_IOPORT
  620. select PM_GENERIC_DOMAINS if PM
  621. select SPARSE_IRQ
  622. help
  623. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  624. config ARCH_RPC
  625. bool "RiscPC"
  626. select ARCH_ACORN
  627. select ARCH_MAY_HAVE_PC_FDC
  628. select ARCH_SPARSEMEM_ENABLE
  629. select ARCH_USES_GETTIMEOFFSET
  630. select FIQ
  631. select HAVE_IDE
  632. select HAVE_PATA_PLATFORM
  633. select ISA_DMA_API
  634. select NEED_MACH_IO_H
  635. select NEED_MACH_MEMORY_H
  636. select NO_IOPORT
  637. help
  638. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  639. CD-ROM interface, serial and parallel port, and the floppy drive.
  640. config ARCH_SA1100
  641. bool "SA1100-based"
  642. select ARCH_HAS_CPUFREQ
  643. select ARCH_MTD_XIP
  644. select ARCH_REQUIRE_GPIOLIB
  645. select ARCH_SPARSEMEM_ENABLE
  646. select CLKDEV_LOOKUP
  647. select CLKSRC_MMIO
  648. select CPU_FREQ
  649. select CPU_SA1100
  650. select GENERIC_CLOCKEVENTS
  651. select HAVE_IDE
  652. select ISA
  653. select NEED_MACH_GPIO_H
  654. select NEED_MACH_MEMORY_H
  655. select SPARSE_IRQ
  656. help
  657. Support for StrongARM 11x0 based boards.
  658. config ARCH_S3C24XX
  659. bool "Samsung S3C24XX SoCs"
  660. select ARCH_HAS_CPUFREQ
  661. select ARCH_USES_GETTIMEOFFSET
  662. select CLKDEV_LOOKUP
  663. select GENERIC_GPIO
  664. select HAVE_CLK
  665. select HAVE_S3C2410_I2C if I2C
  666. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  667. select HAVE_S3C_RTC if RTC_CLASS
  668. select NEED_MACH_GPIO_H
  669. select NEED_MACH_IO_H
  670. help
  671. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  672. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  673. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  674. Samsung SMDK2410 development board (and derivatives).
  675. config ARCH_S3C64XX
  676. bool "Samsung S3C64XX"
  677. select ARCH_HAS_CPUFREQ
  678. select ARCH_REQUIRE_GPIOLIB
  679. select ARCH_USES_GETTIMEOFFSET
  680. select ARM_VIC
  681. select CLKDEV_LOOKUP
  682. select CPU_V6
  683. select HAVE_CLK
  684. select HAVE_S3C2410_I2C if I2C
  685. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  686. select HAVE_TCM
  687. select NEED_MACH_GPIO_H
  688. select NO_IOPORT
  689. select PLAT_SAMSUNG
  690. select S3C_DEV_NAND
  691. select S3C_GPIO_TRACK
  692. select SAMSUNG_CLKSRC
  693. select SAMSUNG_GPIOLIB_4BIT
  694. select SAMSUNG_IRQ_VIC_TIMER
  695. select USB_ARCH_HAS_OHCI
  696. help
  697. Samsung S3C64XX series based systems
  698. config ARCH_S5P64X0
  699. bool "Samsung S5P6440 S5P6450"
  700. select CLKDEV_LOOKUP
  701. select CLKSRC_MMIO
  702. select CPU_V6
  703. select GENERIC_CLOCKEVENTS
  704. select GENERIC_GPIO
  705. select HAVE_CLK
  706. select HAVE_S3C2410_I2C if I2C
  707. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  708. select HAVE_S3C_RTC if RTC_CLASS
  709. select NEED_MACH_GPIO_H
  710. help
  711. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  712. SMDK6450.
  713. config ARCH_S5PC100
  714. bool "Samsung S5PC100"
  715. select ARCH_USES_GETTIMEOFFSET
  716. select CLKDEV_LOOKUP
  717. select CPU_V7
  718. select GENERIC_GPIO
  719. select HAVE_CLK
  720. select HAVE_S3C2410_I2C if I2C
  721. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  722. select HAVE_S3C_RTC if RTC_CLASS
  723. select NEED_MACH_GPIO_H
  724. help
  725. Samsung S5PC100 series based systems
  726. config ARCH_S5PV210
  727. bool "Samsung S5PV210/S5PC110"
  728. select ARCH_HAS_CPUFREQ
  729. select ARCH_HAS_HOLES_MEMORYMODEL
  730. select ARCH_SPARSEMEM_ENABLE
  731. select CLKDEV_LOOKUP
  732. select CLKSRC_MMIO
  733. select CPU_V7
  734. select GENERIC_CLOCKEVENTS
  735. select GENERIC_GPIO
  736. select HAVE_CLK
  737. select HAVE_S3C2410_I2C if I2C
  738. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  739. select HAVE_S3C_RTC if RTC_CLASS
  740. select NEED_MACH_GPIO_H
  741. select NEED_MACH_MEMORY_H
  742. help
  743. Samsung S5PV210/S5PC110 series based systems
  744. config ARCH_EXYNOS
  745. bool "Samsung EXYNOS"
  746. select ARCH_HAS_CPUFREQ
  747. select ARCH_HAS_HOLES_MEMORYMODEL
  748. select ARCH_SPARSEMEM_ENABLE
  749. select CLKDEV_LOOKUP
  750. select CPU_V7
  751. select GENERIC_CLOCKEVENTS
  752. select GENERIC_GPIO
  753. select HAVE_CLK
  754. select HAVE_S3C2410_I2C if I2C
  755. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  756. select HAVE_S3C_RTC if RTC_CLASS
  757. select NEED_MACH_GPIO_H
  758. select NEED_MACH_MEMORY_H
  759. help
  760. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  761. config ARCH_SHARK
  762. bool "Shark"
  763. select ARCH_USES_GETTIMEOFFSET
  764. select CPU_SA110
  765. select ISA
  766. select ISA_DMA
  767. select NEED_MACH_MEMORY_H
  768. select PCI
  769. select ZONE_DMA
  770. help
  771. Support for the StrongARM based Digital DNARD machine, also known
  772. as "Shark" (<http://www.shark-linux.de/shark.html>).
  773. config ARCH_U300
  774. bool "ST-Ericsson U300 Series"
  775. depends on MMU
  776. select ARCH_REQUIRE_GPIOLIB
  777. select ARM_AMBA
  778. select ARM_PATCH_PHYS_VIRT
  779. select ARM_VIC
  780. select CLKDEV_LOOKUP
  781. select CLKSRC_MMIO
  782. select COMMON_CLK
  783. select CPU_ARM926T
  784. select GENERIC_CLOCKEVENTS
  785. select GENERIC_GPIO
  786. select HAVE_TCM
  787. select SPARSE_IRQ
  788. help
  789. Support for ST-Ericsson U300 series mobile platforms.
  790. config ARCH_U8500
  791. bool "ST-Ericsson U8500 Series"
  792. depends on MMU
  793. select ARCH_HAS_CPUFREQ
  794. select ARCH_REQUIRE_GPIOLIB
  795. select ARM_AMBA
  796. select CLKDEV_LOOKUP
  797. select CPU_V7
  798. select GENERIC_CLOCKEVENTS
  799. select HAVE_SMP
  800. select MIGHT_HAVE_CACHE_L2X0
  801. select SPARSE_IRQ
  802. help
  803. Support for ST-Ericsson's Ux500 architecture
  804. config ARCH_NOMADIK
  805. bool "STMicroelectronics Nomadik"
  806. select ARCH_REQUIRE_GPIOLIB
  807. select ARM_AMBA
  808. select ARM_VIC
  809. select COMMON_CLK
  810. select CPU_ARM926T
  811. select GENERIC_CLOCKEVENTS
  812. select MIGHT_HAVE_CACHE_L2X0
  813. select PINCTRL
  814. select PINCTRL_STN8815
  815. select SPARSE_IRQ
  816. help
  817. Support for the Nomadik platform by ST-Ericsson
  818. config PLAT_SPEAR
  819. bool "ST SPEAr"
  820. select ARCH_HAS_CPUFREQ
  821. select ARCH_REQUIRE_GPIOLIB
  822. select ARM_AMBA
  823. select CLKDEV_LOOKUP
  824. select CLKSRC_MMIO
  825. select COMMON_CLK
  826. select GENERIC_CLOCKEVENTS
  827. select HAVE_CLK
  828. help
  829. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  830. config ARCH_DAVINCI
  831. bool "TI DaVinci"
  832. select ARCH_HAS_HOLES_MEMORYMODEL
  833. select ARCH_REQUIRE_GPIOLIB
  834. select CLKDEV_LOOKUP
  835. select GENERIC_ALLOCATOR
  836. select GENERIC_CLOCKEVENTS
  837. select GENERIC_IRQ_CHIP
  838. select HAVE_IDE
  839. select NEED_MACH_GPIO_H
  840. select USE_OF
  841. select ZONE_DMA
  842. help
  843. Support for TI's DaVinci platform.
  844. config ARCH_OMAP1
  845. bool "TI OMAP1"
  846. depends on MMU
  847. select ARCH_HAS_CPUFREQ
  848. select ARCH_HAS_HOLES_MEMORYMODEL
  849. select ARCH_OMAP
  850. select ARCH_REQUIRE_GPIOLIB
  851. select CLKDEV_LOOKUP
  852. select CLKSRC_MMIO
  853. select GENERIC_CLOCKEVENTS
  854. select GENERIC_IRQ_CHIP
  855. select HAVE_CLK
  856. select HAVE_IDE
  857. select IRQ_DOMAIN
  858. select NEED_MACH_IO_H if PCCARD
  859. select NEED_MACH_MEMORY_H
  860. help
  861. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  862. config ARCH_VT8500_SINGLE
  863. bool "VIA/WonderMedia 85xx"
  864. select ARCH_HAS_CPUFREQ
  865. select ARCH_REQUIRE_GPIOLIB
  866. select CLKDEV_LOOKUP
  867. select COMMON_CLK
  868. select CPU_ARM926T
  869. select GENERIC_CLOCKEVENTS
  870. select GENERIC_GPIO
  871. select HAVE_CLK
  872. select MULTI_IRQ_HANDLER
  873. select SPARSE_IRQ
  874. select USE_OF
  875. help
  876. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  877. endchoice
  878. menu "Multiple platform selection"
  879. depends on ARCH_MULTIPLATFORM
  880. comment "CPU Core family selection"
  881. config ARCH_MULTI_V4
  882. bool "ARMv4 based platforms (FA526, StrongARM)"
  883. depends on !ARCH_MULTI_V6_V7
  884. select ARCH_MULTI_V4_V5
  885. config ARCH_MULTI_V4T
  886. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  887. depends on !ARCH_MULTI_V6_V7
  888. select ARCH_MULTI_V4_V5
  889. config ARCH_MULTI_V5
  890. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  891. depends on !ARCH_MULTI_V6_V7
  892. select ARCH_MULTI_V4_V5
  893. config ARCH_MULTI_V4_V5
  894. bool
  895. config ARCH_MULTI_V6
  896. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  897. select ARCH_MULTI_V6_V7
  898. select CPU_V6
  899. config ARCH_MULTI_V7
  900. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  901. default y
  902. select ARCH_MULTI_V6_V7
  903. select ARCH_VEXPRESS
  904. select CPU_V7
  905. config ARCH_MULTI_V6_V7
  906. bool
  907. config ARCH_MULTI_CPU_AUTO
  908. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  909. select ARCH_MULTI_V5
  910. endmenu
  911. #
  912. # This is sorted alphabetically by mach-* pathname. However, plat-*
  913. # Kconfigs may be included either alphabetically (according to the
  914. # plat- suffix) or along side the corresponding mach-* source.
  915. #
  916. source "arch/arm/mach-mvebu/Kconfig"
  917. source "arch/arm/mach-at91/Kconfig"
  918. source "arch/arm/mach-bcm/Kconfig"
  919. source "arch/arm/mach-clps711x/Kconfig"
  920. source "arch/arm/mach-cns3xxx/Kconfig"
  921. source "arch/arm/mach-davinci/Kconfig"
  922. source "arch/arm/mach-dove/Kconfig"
  923. source "arch/arm/mach-ep93xx/Kconfig"
  924. source "arch/arm/mach-footbridge/Kconfig"
  925. source "arch/arm/mach-gemini/Kconfig"
  926. source "arch/arm/mach-h720x/Kconfig"
  927. source "arch/arm/mach-highbank/Kconfig"
  928. source "arch/arm/mach-integrator/Kconfig"
  929. source "arch/arm/mach-iop32x/Kconfig"
  930. source "arch/arm/mach-iop33x/Kconfig"
  931. source "arch/arm/mach-iop13xx/Kconfig"
  932. source "arch/arm/mach-ixp4xx/Kconfig"
  933. source "arch/arm/mach-kirkwood/Kconfig"
  934. source "arch/arm/mach-ks8695/Kconfig"
  935. source "arch/arm/mach-msm/Kconfig"
  936. source "arch/arm/mach-mv78xx0/Kconfig"
  937. source "arch/arm/mach-imx/Kconfig"
  938. source "arch/arm/mach-mxs/Kconfig"
  939. source "arch/arm/mach-netx/Kconfig"
  940. source "arch/arm/mach-nomadik/Kconfig"
  941. source "arch/arm/plat-omap/Kconfig"
  942. source "arch/arm/mach-omap1/Kconfig"
  943. source "arch/arm/mach-omap2/Kconfig"
  944. source "arch/arm/mach-orion5x/Kconfig"
  945. source "arch/arm/mach-picoxcell/Kconfig"
  946. source "arch/arm/mach-pxa/Kconfig"
  947. source "arch/arm/plat-pxa/Kconfig"
  948. source "arch/arm/mach-mmp/Kconfig"
  949. source "arch/arm/mach-realview/Kconfig"
  950. source "arch/arm/mach-sa1100/Kconfig"
  951. source "arch/arm/plat-samsung/Kconfig"
  952. source "arch/arm/plat-s3c24xx/Kconfig"
  953. source "arch/arm/mach-socfpga/Kconfig"
  954. source "arch/arm/plat-spear/Kconfig"
  955. source "arch/arm/mach-s3c24xx/Kconfig"
  956. if ARCH_S3C24XX
  957. source "arch/arm/mach-s3c2412/Kconfig"
  958. source "arch/arm/mach-s3c2440/Kconfig"
  959. endif
  960. if ARCH_S3C64XX
  961. source "arch/arm/mach-s3c64xx/Kconfig"
  962. endif
  963. source "arch/arm/mach-s5p64x0/Kconfig"
  964. source "arch/arm/mach-s5pc100/Kconfig"
  965. source "arch/arm/mach-s5pv210/Kconfig"
  966. source "arch/arm/mach-exynos/Kconfig"
  967. source "arch/arm/mach-shmobile/Kconfig"
  968. source "arch/arm/mach-sunxi/Kconfig"
  969. source "arch/arm/mach-prima2/Kconfig"
  970. source "arch/arm/mach-tegra/Kconfig"
  971. source "arch/arm/mach-u300/Kconfig"
  972. source "arch/arm/mach-ux500/Kconfig"
  973. source "arch/arm/mach-versatile/Kconfig"
  974. source "arch/arm/mach-vexpress/Kconfig"
  975. source "arch/arm/plat-versatile/Kconfig"
  976. source "arch/arm/mach-vt8500/Kconfig"
  977. source "arch/arm/mach-w90x900/Kconfig"
  978. source "arch/arm/mach-zynq/Kconfig"
  979. # Definitions to make life easier
  980. config ARCH_ACORN
  981. bool
  982. config PLAT_IOP
  983. bool
  984. select GENERIC_CLOCKEVENTS
  985. config PLAT_ORION
  986. bool
  987. select CLKSRC_MMIO
  988. select COMMON_CLK
  989. select GENERIC_IRQ_CHIP
  990. select IRQ_DOMAIN
  991. config PLAT_ORION_LEGACY
  992. bool
  993. select PLAT_ORION
  994. config PLAT_PXA
  995. bool
  996. config PLAT_VERSATILE
  997. bool
  998. config ARM_TIMER_SP804
  999. bool
  1000. select CLKSRC_MMIO
  1001. select HAVE_SCHED_CLOCK
  1002. source arch/arm/mm/Kconfig
  1003. config ARM_NR_BANKS
  1004. int
  1005. default 16 if ARCH_EP93XX
  1006. default 8
  1007. config IWMMXT
  1008. bool "Enable iWMMXt support"
  1009. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1010. default y if PXA27x || PXA3xx || ARCH_MMP
  1011. help
  1012. Enable support for iWMMXt context switching at run time if
  1013. running on a CPU that supports it.
  1014. config XSCALE_PMU
  1015. bool
  1016. depends on CPU_XSCALE
  1017. default y
  1018. config MULTI_IRQ_HANDLER
  1019. bool
  1020. help
  1021. Allow each machine to specify it's own IRQ handler at run time.
  1022. if !MMU
  1023. source "arch/arm/Kconfig-nommu"
  1024. endif
  1025. config ARM_ERRATA_326103
  1026. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1027. depends on CPU_V6
  1028. help
  1029. Executing a SWP instruction to read-only memory does not set bit 11
  1030. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1031. treat the access as a read, preventing a COW from occurring and
  1032. causing the faulting task to livelock.
  1033. config ARM_ERRATA_411920
  1034. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1035. depends on CPU_V6 || CPU_V6K
  1036. help
  1037. Invalidation of the Instruction Cache operation can
  1038. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1039. It does not affect the MPCore. This option enables the ARM Ltd.
  1040. recommended workaround.
  1041. config ARM_ERRATA_430973
  1042. bool "ARM errata: Stale prediction on replaced interworking branch"
  1043. depends on CPU_V7
  1044. help
  1045. This option enables the workaround for the 430973 Cortex-A8
  1046. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1047. interworking branch is replaced with another code sequence at the
  1048. same virtual address, whether due to self-modifying code or virtual
  1049. to physical address re-mapping, Cortex-A8 does not recover from the
  1050. stale interworking branch prediction. This results in Cortex-A8
  1051. executing the new code sequence in the incorrect ARM or Thumb state.
  1052. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1053. and also flushes the branch target cache at every context switch.
  1054. Note that setting specific bits in the ACTLR register may not be
  1055. available in non-secure mode.
  1056. config ARM_ERRATA_458693
  1057. bool "ARM errata: Processor deadlock when a false hazard is created"
  1058. depends on CPU_V7
  1059. depends on !ARCH_MULTIPLATFORM
  1060. help
  1061. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1062. erratum. For very specific sequences of memory operations, it is
  1063. possible for a hazard condition intended for a cache line to instead
  1064. be incorrectly associated with a different cache line. This false
  1065. hazard might then cause a processor deadlock. The workaround enables
  1066. the L1 caching of the NEON accesses and disables the PLD instruction
  1067. in the ACTLR register. Note that setting specific bits in the ACTLR
  1068. register may not be available in non-secure mode.
  1069. config ARM_ERRATA_460075
  1070. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1071. depends on CPU_V7
  1072. depends on !ARCH_MULTIPLATFORM
  1073. help
  1074. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1075. erratum. Any asynchronous access to the L2 cache may encounter a
  1076. situation in which recent store transactions to the L2 cache are lost
  1077. and overwritten with stale memory contents from external memory. The
  1078. workaround disables the write-allocate mode for the L2 cache via the
  1079. ACTLR register. Note that setting specific bits in the ACTLR register
  1080. may not be available in non-secure mode.
  1081. config ARM_ERRATA_742230
  1082. bool "ARM errata: DMB operation may be faulty"
  1083. depends on CPU_V7 && SMP
  1084. depends on !ARCH_MULTIPLATFORM
  1085. help
  1086. This option enables the workaround for the 742230 Cortex-A9
  1087. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1088. between two write operations may not ensure the correct visibility
  1089. ordering of the two writes. This workaround sets a specific bit in
  1090. the diagnostic register of the Cortex-A9 which causes the DMB
  1091. instruction to behave as a DSB, ensuring the correct behaviour of
  1092. the two writes.
  1093. config ARM_ERRATA_742231
  1094. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1095. depends on CPU_V7 && SMP
  1096. depends on !ARCH_MULTIPLATFORM
  1097. help
  1098. This option enables the workaround for the 742231 Cortex-A9
  1099. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1100. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1101. accessing some data located in the same cache line, may get corrupted
  1102. data due to bad handling of the address hazard when the line gets
  1103. replaced from one of the CPUs at the same time as another CPU is
  1104. accessing it. This workaround sets specific bits in the diagnostic
  1105. register of the Cortex-A9 which reduces the linefill issuing
  1106. capabilities of the processor.
  1107. config PL310_ERRATA_588369
  1108. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1109. depends on CACHE_L2X0
  1110. help
  1111. The PL310 L2 cache controller implements three types of Clean &
  1112. Invalidate maintenance operations: by Physical Address
  1113. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1114. They are architecturally defined to behave as the execution of a
  1115. clean operation followed immediately by an invalidate operation,
  1116. both performing to the same memory location. This functionality
  1117. is not correctly implemented in PL310 as clean lines are not
  1118. invalidated as a result of these operations.
  1119. config ARM_ERRATA_720789
  1120. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1121. depends on CPU_V7
  1122. help
  1123. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1124. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1125. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1126. As a consequence of this erratum, some TLB entries which should be
  1127. invalidated are not, resulting in an incoherency in the system page
  1128. tables. The workaround changes the TLB flushing routines to invalidate
  1129. entries regardless of the ASID.
  1130. config PL310_ERRATA_727915
  1131. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1132. depends on CACHE_L2X0
  1133. help
  1134. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1135. operation (offset 0x7FC). This operation runs in background so that
  1136. PL310 can handle normal accesses while it is in progress. Under very
  1137. rare circumstances, due to this erratum, write data can be lost when
  1138. PL310 treats a cacheable write transaction during a Clean &
  1139. Invalidate by Way operation.
  1140. config ARM_ERRATA_743622
  1141. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1142. depends on CPU_V7
  1143. depends on !ARCH_MULTIPLATFORM
  1144. help
  1145. This option enables the workaround for the 743622 Cortex-A9
  1146. (r2p*) erratum. Under very rare conditions, a faulty
  1147. optimisation in the Cortex-A9 Store Buffer may lead to data
  1148. corruption. This workaround sets a specific bit in the diagnostic
  1149. register of the Cortex-A9 which disables the Store Buffer
  1150. optimisation, preventing the defect from occurring. This has no
  1151. visible impact on the overall performance or power consumption of the
  1152. processor.
  1153. config ARM_ERRATA_751472
  1154. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1155. depends on CPU_V7
  1156. depends on !ARCH_MULTIPLATFORM
  1157. help
  1158. This option enables the workaround for the 751472 Cortex-A9 (prior
  1159. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1160. completion of a following broadcasted operation if the second
  1161. operation is received by a CPU before the ICIALLUIS has completed,
  1162. potentially leading to corrupted entries in the cache or TLB.
  1163. config PL310_ERRATA_753970
  1164. bool "PL310 errata: cache sync operation may be faulty"
  1165. depends on CACHE_PL310
  1166. help
  1167. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1168. Under some condition the effect of cache sync operation on
  1169. the store buffer still remains when the operation completes.
  1170. This means that the store buffer is always asked to drain and
  1171. this prevents it from merging any further writes. The workaround
  1172. is to replace the normal offset of cache sync operation (0x730)
  1173. by another offset targeting an unmapped PL310 register 0x740.
  1174. This has the same effect as the cache sync operation: store buffer
  1175. drain and waiting for all buffers empty.
  1176. config ARM_ERRATA_754322
  1177. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1178. depends on CPU_V7
  1179. help
  1180. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1181. r3p*) erratum. A speculative memory access may cause a page table walk
  1182. which starts prior to an ASID switch but completes afterwards. This
  1183. can populate the micro-TLB with a stale entry which may be hit with
  1184. the new ASID. This workaround places two dsb instructions in the mm
  1185. switching code so that no page table walks can cross the ASID switch.
  1186. config ARM_ERRATA_754327
  1187. bool "ARM errata: no automatic Store Buffer drain"
  1188. depends on CPU_V7 && SMP
  1189. help
  1190. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1191. r2p0) erratum. The Store Buffer does not have any automatic draining
  1192. mechanism and therefore a livelock may occur if an external agent
  1193. continuously polls a memory location waiting to observe an update.
  1194. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1195. written polling loops from denying visibility of updates to memory.
  1196. config ARM_ERRATA_364296
  1197. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1198. depends on CPU_V6 && !SMP
  1199. help
  1200. This options enables the workaround for the 364296 ARM1136
  1201. r0p2 erratum (possible cache data corruption with
  1202. hit-under-miss enabled). It sets the undocumented bit 31 in
  1203. the auxiliary control register and the FI bit in the control
  1204. register, thus disabling hit-under-miss without putting the
  1205. processor into full low interrupt latency mode. ARM11MPCore
  1206. is not affected.
  1207. config ARM_ERRATA_764369
  1208. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1209. depends on CPU_V7 && SMP
  1210. help
  1211. This option enables the workaround for erratum 764369
  1212. affecting Cortex-A9 MPCore with two or more processors (all
  1213. current revisions). Under certain timing circumstances, a data
  1214. cache line maintenance operation by MVA targeting an Inner
  1215. Shareable memory region may fail to proceed up to either the
  1216. Point of Coherency or to the Point of Unification of the
  1217. system. This workaround adds a DSB instruction before the
  1218. relevant cache maintenance functions and sets a specific bit
  1219. in the diagnostic control register of the SCU.
  1220. config PL310_ERRATA_769419
  1221. bool "PL310 errata: no automatic Store Buffer drain"
  1222. depends on CACHE_L2X0
  1223. help
  1224. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1225. not automatically drain. This can cause normal, non-cacheable
  1226. writes to be retained when the memory system is idle, leading
  1227. to suboptimal I/O performance for drivers using coherent DMA.
  1228. This option adds a write barrier to the cpu_idle loop so that,
  1229. on systems with an outer cache, the store buffer is drained
  1230. explicitly.
  1231. config ARM_ERRATA_775420
  1232. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1233. depends on CPU_V7
  1234. help
  1235. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1236. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1237. operation aborts with MMU exception, it might cause the processor
  1238. to deadlock. This workaround puts DSB before executing ISB if
  1239. an abort may occur on cache maintenance.
  1240. endmenu
  1241. source "arch/arm/common/Kconfig"
  1242. menu "Bus support"
  1243. config ARM_AMBA
  1244. bool
  1245. config ISA
  1246. bool
  1247. help
  1248. Find out whether you have ISA slots on your motherboard. ISA is the
  1249. name of a bus system, i.e. the way the CPU talks to the other stuff
  1250. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1251. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1252. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1253. # Select ISA DMA controller support
  1254. config ISA_DMA
  1255. bool
  1256. select ISA_DMA_API
  1257. # Select ISA DMA interface
  1258. config ISA_DMA_API
  1259. bool
  1260. config PCI
  1261. bool "PCI support" if MIGHT_HAVE_PCI
  1262. help
  1263. Find out whether you have a PCI motherboard. PCI is the name of a
  1264. bus system, i.e. the way the CPU talks to the other stuff inside
  1265. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1266. VESA. If you have PCI, say Y, otherwise N.
  1267. config PCI_DOMAINS
  1268. bool
  1269. depends on PCI
  1270. config PCI_NANOENGINE
  1271. bool "BSE nanoEngine PCI support"
  1272. depends on SA1100_NANOENGINE
  1273. help
  1274. Enable PCI on the BSE nanoEngine board.
  1275. config PCI_SYSCALL
  1276. def_bool PCI
  1277. # Select the host bridge type
  1278. config PCI_HOST_VIA82C505
  1279. bool
  1280. depends on PCI && ARCH_SHARK
  1281. default y
  1282. config PCI_HOST_ITE8152
  1283. bool
  1284. depends on PCI && MACH_ARMCORE
  1285. default y
  1286. select DMABOUNCE
  1287. source "drivers/pci/Kconfig"
  1288. source "drivers/pcmcia/Kconfig"
  1289. endmenu
  1290. menu "Kernel Features"
  1291. config HAVE_SMP
  1292. bool
  1293. help
  1294. This option should be selected by machines which have an SMP-
  1295. capable CPU.
  1296. The only effect of this option is to make the SMP-related
  1297. options available to the user for configuration.
  1298. config SMP
  1299. bool "Symmetric Multi-Processing"
  1300. depends on CPU_V6K || CPU_V7
  1301. depends on GENERIC_CLOCKEVENTS
  1302. depends on HAVE_SMP
  1303. depends on MMU
  1304. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1305. select USE_GENERIC_SMP_HELPERS
  1306. help
  1307. This enables support for systems with more than one CPU. If you have
  1308. a system with only one CPU, like most personal computers, say N. If
  1309. you have a system with more than one CPU, say Y.
  1310. If you say N here, the kernel will run on single and multiprocessor
  1311. machines, but will use only one CPU of a multiprocessor machine. If
  1312. you say Y here, the kernel will run on many, but not all, single
  1313. processor machines. On a single processor machine, the kernel will
  1314. run faster if you say N here.
  1315. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1316. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1317. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1318. If you don't know what to do here, say N.
  1319. config SMP_ON_UP
  1320. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1321. depends on EXPERIMENTAL
  1322. depends on SMP && !XIP_KERNEL
  1323. default y
  1324. help
  1325. SMP kernels contain instructions which fail on non-SMP processors.
  1326. Enabling this option allows the kernel to modify itself to make
  1327. these instructions safe. Disabling it allows about 1K of space
  1328. savings.
  1329. If you don't know what to do here, say Y.
  1330. config ARM_CPU_TOPOLOGY
  1331. bool "Support cpu topology definition"
  1332. depends on SMP && CPU_V7
  1333. default y
  1334. help
  1335. Support ARM cpu topology definition. The MPIDR register defines
  1336. affinity between processors which is then used to describe the cpu
  1337. topology of an ARM System.
  1338. config SCHED_MC
  1339. bool "Multi-core scheduler support"
  1340. depends on ARM_CPU_TOPOLOGY
  1341. help
  1342. Multi-core scheduler support improves the CPU scheduler's decision
  1343. making when dealing with multi-core CPU chips at a cost of slightly
  1344. increased overhead in some places. If unsure say N here.
  1345. config SCHED_SMT
  1346. bool "SMT scheduler support"
  1347. depends on ARM_CPU_TOPOLOGY
  1348. help
  1349. Improves the CPU scheduler's decision making when dealing with
  1350. MultiThreading at a cost of slightly increased overhead in some
  1351. places. If unsure say N here.
  1352. config HAVE_ARM_SCU
  1353. bool
  1354. help
  1355. This option enables support for the ARM system coherency unit
  1356. config ARM_ARCH_TIMER
  1357. bool "Architected timer support"
  1358. depends on CPU_V7
  1359. help
  1360. This option enables support for the ARM architected timer
  1361. config HAVE_ARM_TWD
  1362. bool
  1363. depends on SMP
  1364. help
  1365. This options enables support for the ARM timer and watchdog unit
  1366. choice
  1367. prompt "Memory split"
  1368. default VMSPLIT_3G
  1369. help
  1370. Select the desired split between kernel and user memory.
  1371. If you are not absolutely sure what you are doing, leave this
  1372. option alone!
  1373. config VMSPLIT_3G
  1374. bool "3G/1G user/kernel split"
  1375. config VMSPLIT_2G
  1376. bool "2G/2G user/kernel split"
  1377. config VMSPLIT_1G
  1378. bool "1G/3G user/kernel split"
  1379. endchoice
  1380. config PAGE_OFFSET
  1381. hex
  1382. default 0x40000000 if VMSPLIT_1G
  1383. default 0x80000000 if VMSPLIT_2G
  1384. default 0xC0000000
  1385. config NR_CPUS
  1386. int "Maximum number of CPUs (2-32)"
  1387. range 2 32
  1388. depends on SMP
  1389. default "4"
  1390. config HOTPLUG_CPU
  1391. bool "Support for hot-pluggable CPUs"
  1392. depends on SMP && HOTPLUG
  1393. help
  1394. Say Y here to experiment with turning CPUs off and on. CPUs
  1395. can be controlled through /sys/devices/system/cpu.
  1396. config LOCAL_TIMERS
  1397. bool "Use local timer interrupts"
  1398. depends on SMP
  1399. default y
  1400. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1401. help
  1402. Enable support for local timers on SMP platforms, rather then the
  1403. legacy IPI broadcast method. Local timers allows the system
  1404. accounting to be spread across the timer interval, preventing a
  1405. "thundering herd" at every timer tick.
  1406. config ARCH_NR_GPIO
  1407. int
  1408. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1409. default 355 if ARCH_U8500
  1410. default 264 if MACH_H4700
  1411. default 512 if SOC_OMAP5
  1412. default 288 if ARCH_VT8500
  1413. default 0
  1414. help
  1415. Maximum number of GPIOs in the system.
  1416. If unsure, leave the default value.
  1417. source kernel/Kconfig.preempt
  1418. config HZ
  1419. int
  1420. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1421. ARCH_S5PV210 || ARCH_EXYNOS4
  1422. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1423. default AT91_TIMER_HZ if ARCH_AT91
  1424. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1425. default 100
  1426. config THUMB2_KERNEL
  1427. bool "Compile the kernel in Thumb-2 mode"
  1428. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1429. select AEABI
  1430. select ARM_ASM_UNIFIED
  1431. select ARM_UNWIND
  1432. help
  1433. By enabling this option, the kernel will be compiled in
  1434. Thumb-2 mode. A compiler/assembler that understand the unified
  1435. ARM-Thumb syntax is needed.
  1436. If unsure, say N.
  1437. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1438. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1439. depends on THUMB2_KERNEL && MODULES
  1440. default y
  1441. help
  1442. Various binutils versions can resolve Thumb-2 branches to
  1443. locally-defined, preemptible global symbols as short-range "b.n"
  1444. branch instructions.
  1445. This is a problem, because there's no guarantee the final
  1446. destination of the symbol, or any candidate locations for a
  1447. trampoline, are within range of the branch. For this reason, the
  1448. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1449. relocation in modules at all, and it makes little sense to add
  1450. support.
  1451. The symptom is that the kernel fails with an "unsupported
  1452. relocation" error when loading some modules.
  1453. Until fixed tools are available, passing
  1454. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1455. code which hits this problem, at the cost of a bit of extra runtime
  1456. stack usage in some cases.
  1457. The problem is described in more detail at:
  1458. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1459. Only Thumb-2 kernels are affected.
  1460. Unless you are sure your tools don't have this problem, say Y.
  1461. config ARM_ASM_UNIFIED
  1462. bool
  1463. config AEABI
  1464. bool "Use the ARM EABI to compile the kernel"
  1465. help
  1466. This option allows for the kernel to be compiled using the latest
  1467. ARM ABI (aka EABI). This is only useful if you are using a user
  1468. space environment that is also compiled with EABI.
  1469. Since there are major incompatibilities between the legacy ABI and
  1470. EABI, especially with regard to structure member alignment, this
  1471. option also changes the kernel syscall calling convention to
  1472. disambiguate both ABIs and allow for backward compatibility support
  1473. (selected with CONFIG_OABI_COMPAT).
  1474. To use this you need GCC version 4.0.0 or later.
  1475. config OABI_COMPAT
  1476. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1477. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1478. default y
  1479. help
  1480. This option preserves the old syscall interface along with the
  1481. new (ARM EABI) one. It also provides a compatibility layer to
  1482. intercept syscalls that have structure arguments which layout
  1483. in memory differs between the legacy ABI and the new ARM EABI
  1484. (only for non "thumb" binaries). This option adds a tiny
  1485. overhead to all syscalls and produces a slightly larger kernel.
  1486. If you know you'll be using only pure EABI user space then you
  1487. can say N here. If this option is not selected and you attempt
  1488. to execute a legacy ABI binary then the result will be
  1489. UNPREDICTABLE (in fact it can be predicted that it won't work
  1490. at all). If in doubt say Y.
  1491. config ARCH_HAS_HOLES_MEMORYMODEL
  1492. bool
  1493. config ARCH_SPARSEMEM_ENABLE
  1494. bool
  1495. config ARCH_SPARSEMEM_DEFAULT
  1496. def_bool ARCH_SPARSEMEM_ENABLE
  1497. config ARCH_SELECT_MEMORY_MODEL
  1498. def_bool ARCH_SPARSEMEM_ENABLE
  1499. config HAVE_ARCH_PFN_VALID
  1500. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1501. config HIGHMEM
  1502. bool "High Memory Support"
  1503. depends on MMU
  1504. help
  1505. The address space of ARM processors is only 4 Gigabytes large
  1506. and it has to accommodate user address space, kernel address
  1507. space as well as some memory mapped IO. That means that, if you
  1508. have a large amount of physical memory and/or IO, not all of the
  1509. memory can be "permanently mapped" by the kernel. The physical
  1510. memory that is not permanently mapped is called "high memory".
  1511. Depending on the selected kernel/user memory split, minimum
  1512. vmalloc space and actual amount of RAM, you may not need this
  1513. option which should result in a slightly faster kernel.
  1514. If unsure, say n.
  1515. config HIGHPTE
  1516. bool "Allocate 2nd-level pagetables from highmem"
  1517. depends on HIGHMEM
  1518. config HW_PERF_EVENTS
  1519. bool "Enable hardware performance counter support for perf events"
  1520. depends on PERF_EVENTS
  1521. default y
  1522. help
  1523. Enable hardware performance counter support for perf events. If
  1524. disabled, perf events will use software events only.
  1525. source "mm/Kconfig"
  1526. config FORCE_MAX_ZONEORDER
  1527. int "Maximum zone order" if ARCH_SHMOBILE
  1528. range 11 64 if ARCH_SHMOBILE
  1529. default "12" if SOC_AM33XX
  1530. default "9" if SA1111
  1531. default "11"
  1532. help
  1533. The kernel memory allocator divides physically contiguous memory
  1534. blocks into "zones", where each zone is a power of two number of
  1535. pages. This option selects the largest power of two that the kernel
  1536. keeps in the memory allocator. If you need to allocate very large
  1537. blocks of physically contiguous memory, then you may need to
  1538. increase this value.
  1539. This config option is actually maximum order plus one. For example,
  1540. a value of 11 means that the largest free memory block is 2^10 pages.
  1541. config ALIGNMENT_TRAP
  1542. bool
  1543. depends on CPU_CP15_MMU
  1544. default y if !ARCH_EBSA110
  1545. select HAVE_PROC_CPU if PROC_FS
  1546. help
  1547. ARM processors cannot fetch/store information which is not
  1548. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1549. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1550. fetch/store instructions will be emulated in software if you say
  1551. here, which has a severe performance impact. This is necessary for
  1552. correct operation of some network protocols. With an IP-only
  1553. configuration it is safe to say N, otherwise say Y.
  1554. config UACCESS_WITH_MEMCPY
  1555. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1556. depends on MMU
  1557. default y if CPU_FEROCEON
  1558. help
  1559. Implement faster copy_to_user and clear_user methods for CPU
  1560. cores where a 8-word STM instruction give significantly higher
  1561. memory write throughput than a sequence of individual 32bit stores.
  1562. A possible side effect is a slight increase in scheduling latency
  1563. between threads sharing the same address space if they invoke
  1564. such copy operations with large buffers.
  1565. However, if the CPU data cache is using a write-allocate mode,
  1566. this option is unlikely to provide any performance gain.
  1567. config SECCOMP
  1568. bool
  1569. prompt "Enable seccomp to safely compute untrusted bytecode"
  1570. ---help---
  1571. This kernel feature is useful for number crunching applications
  1572. that may need to compute untrusted bytecode during their
  1573. execution. By using pipes or other transports made available to
  1574. the process as file descriptors supporting the read/write
  1575. syscalls, it's possible to isolate those applications in
  1576. their own address space using seccomp. Once seccomp is
  1577. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1578. and the task is only allowed to execute a few safe syscalls
  1579. defined by each seccomp mode.
  1580. config CC_STACKPROTECTOR
  1581. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1582. depends on EXPERIMENTAL
  1583. help
  1584. This option turns on the -fstack-protector GCC feature. This
  1585. feature puts, at the beginning of functions, a canary value on
  1586. the stack just before the return address, and validates
  1587. the value just before actually returning. Stack based buffer
  1588. overflows (that need to overwrite this return address) now also
  1589. overwrite the canary, which gets detected and the attack is then
  1590. neutralized via a kernel panic.
  1591. This feature requires gcc version 4.2 or above.
  1592. config XEN_DOM0
  1593. def_bool y
  1594. depends on XEN
  1595. config XEN
  1596. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1597. depends on EXPERIMENTAL && ARM && OF
  1598. depends on CPU_V7 && !CPU_V6
  1599. help
  1600. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1601. endmenu
  1602. menu "Boot options"
  1603. config USE_OF
  1604. bool "Flattened Device Tree support"
  1605. select IRQ_DOMAIN
  1606. select OF
  1607. select OF_EARLY_FLATTREE
  1608. help
  1609. Include support for flattened device tree machine descriptions.
  1610. config ATAGS
  1611. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1612. default y
  1613. help
  1614. This is the traditional way of passing data to the kernel at boot
  1615. time. If you are solely relying on the flattened device tree (or
  1616. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1617. to remove ATAGS support from your kernel binary. If unsure,
  1618. leave this to y.
  1619. config DEPRECATED_PARAM_STRUCT
  1620. bool "Provide old way to pass kernel parameters"
  1621. depends on ATAGS
  1622. help
  1623. This was deprecated in 2001 and announced to live on for 5 years.
  1624. Some old boot loaders still use this way.
  1625. # Compressed boot loader in ROM. Yes, we really want to ask about
  1626. # TEXT and BSS so we preserve their values in the config files.
  1627. config ZBOOT_ROM_TEXT
  1628. hex "Compressed ROM boot loader base address"
  1629. default "0"
  1630. help
  1631. The physical address at which the ROM-able zImage is to be
  1632. placed in the target. Platforms which normally make use of
  1633. ROM-able zImage formats normally set this to a suitable
  1634. value in their defconfig file.
  1635. If ZBOOT_ROM is not enabled, this has no effect.
  1636. config ZBOOT_ROM_BSS
  1637. hex "Compressed ROM boot loader BSS address"
  1638. default "0"
  1639. help
  1640. The base address of an area of read/write memory in the target
  1641. for the ROM-able zImage which must be available while the
  1642. decompressor is running. It must be large enough to hold the
  1643. entire decompressed kernel plus an additional 128 KiB.
  1644. Platforms which normally make use of ROM-able zImage formats
  1645. normally set this to a suitable value in their defconfig file.
  1646. If ZBOOT_ROM is not enabled, this has no effect.
  1647. config ZBOOT_ROM
  1648. bool "Compressed boot loader in ROM/flash"
  1649. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1650. help
  1651. Say Y here if you intend to execute your compressed kernel image
  1652. (zImage) directly from ROM or flash. If unsure, say N.
  1653. choice
  1654. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1655. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1656. default ZBOOT_ROM_NONE
  1657. help
  1658. Include experimental SD/MMC loading code in the ROM-able zImage.
  1659. With this enabled it is possible to write the ROM-able zImage
  1660. kernel image to an MMC or SD card and boot the kernel straight
  1661. from the reset vector. At reset the processor Mask ROM will load
  1662. the first part of the ROM-able zImage which in turn loads the
  1663. rest the kernel image to RAM.
  1664. config ZBOOT_ROM_NONE
  1665. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1666. help
  1667. Do not load image from SD or MMC
  1668. config ZBOOT_ROM_MMCIF
  1669. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1670. help
  1671. Load image from MMCIF hardware block.
  1672. config ZBOOT_ROM_SH_MOBILE_SDHI
  1673. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1674. help
  1675. Load image from SDHI hardware block
  1676. endchoice
  1677. config ARM_APPENDED_DTB
  1678. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1679. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1680. help
  1681. With this option, the boot code will look for a device tree binary
  1682. (DTB) appended to zImage
  1683. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1684. This is meant as a backward compatibility convenience for those
  1685. systems with a bootloader that can't be upgraded to accommodate
  1686. the documented boot protocol using a device tree.
  1687. Beware that there is very little in terms of protection against
  1688. this option being confused by leftover garbage in memory that might
  1689. look like a DTB header after a reboot if no actual DTB is appended
  1690. to zImage. Do not leave this option active in a production kernel
  1691. if you don't intend to always append a DTB. Proper passing of the
  1692. location into r2 of a bootloader provided DTB is always preferable
  1693. to this option.
  1694. config ARM_ATAG_DTB_COMPAT
  1695. bool "Supplement the appended DTB with traditional ATAG information"
  1696. depends on ARM_APPENDED_DTB
  1697. help
  1698. Some old bootloaders can't be updated to a DTB capable one, yet
  1699. they provide ATAGs with memory configuration, the ramdisk address,
  1700. the kernel cmdline string, etc. Such information is dynamically
  1701. provided by the bootloader and can't always be stored in a static
  1702. DTB. To allow a device tree enabled kernel to be used with such
  1703. bootloaders, this option allows zImage to extract the information
  1704. from the ATAG list and store it at run time into the appended DTB.
  1705. choice
  1706. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1707. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1708. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1709. bool "Use bootloader kernel arguments if available"
  1710. help
  1711. Uses the command-line options passed by the boot loader instead of
  1712. the device tree bootargs property. If the boot loader doesn't provide
  1713. any, the device tree bootargs property will be used.
  1714. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1715. bool "Extend with bootloader kernel arguments"
  1716. help
  1717. The command-line arguments provided by the boot loader will be
  1718. appended to the the device tree bootargs property.
  1719. endchoice
  1720. config CMDLINE
  1721. string "Default kernel command string"
  1722. default ""
  1723. help
  1724. On some architectures (EBSA110 and CATS), there is currently no way
  1725. for the boot loader to pass arguments to the kernel. For these
  1726. architectures, you should supply some command-line options at build
  1727. time by entering them here. As a minimum, you should specify the
  1728. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1729. choice
  1730. prompt "Kernel command line type" if CMDLINE != ""
  1731. default CMDLINE_FROM_BOOTLOADER
  1732. depends on ATAGS
  1733. config CMDLINE_FROM_BOOTLOADER
  1734. bool "Use bootloader kernel arguments if available"
  1735. help
  1736. Uses the command-line options passed by the boot loader. If
  1737. the boot loader doesn't provide any, the default kernel command
  1738. string provided in CMDLINE will be used.
  1739. config CMDLINE_EXTEND
  1740. bool "Extend bootloader kernel arguments"
  1741. help
  1742. The command-line arguments provided by the boot loader will be
  1743. appended to the default kernel command string.
  1744. config CMDLINE_FORCE
  1745. bool "Always use the default kernel command string"
  1746. help
  1747. Always use the default kernel command string, even if the boot
  1748. loader passes other arguments to the kernel.
  1749. This is useful if you cannot or don't want to change the
  1750. command-line options your boot loader passes to the kernel.
  1751. endchoice
  1752. config XIP_KERNEL
  1753. bool "Kernel Execute-In-Place from ROM"
  1754. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1755. help
  1756. Execute-In-Place allows the kernel to run from non-volatile storage
  1757. directly addressable by the CPU, such as NOR flash. This saves RAM
  1758. space since the text section of the kernel is not loaded from flash
  1759. to RAM. Read-write sections, such as the data section and stack,
  1760. are still copied to RAM. The XIP kernel is not compressed since
  1761. it has to run directly from flash, so it will take more space to
  1762. store it. The flash address used to link the kernel object files,
  1763. and for storing it, is configuration dependent. Therefore, if you
  1764. say Y here, you must know the proper physical address where to
  1765. store the kernel image depending on your own flash memory usage.
  1766. Also note that the make target becomes "make xipImage" rather than
  1767. "make zImage" or "make Image". The final kernel binary to put in
  1768. ROM memory will be arch/arm/boot/xipImage.
  1769. If unsure, say N.
  1770. config XIP_PHYS_ADDR
  1771. hex "XIP Kernel Physical Location"
  1772. depends on XIP_KERNEL
  1773. default "0x00080000"
  1774. help
  1775. This is the physical address in your flash memory the kernel will
  1776. be linked for and stored to. This address is dependent on your
  1777. own flash usage.
  1778. config KEXEC
  1779. bool "Kexec system call (EXPERIMENTAL)"
  1780. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1781. help
  1782. kexec is a system call that implements the ability to shutdown your
  1783. current kernel, and to start another kernel. It is like a reboot
  1784. but it is independent of the system firmware. And like a reboot
  1785. you can start any kernel with it, not just Linux.
  1786. It is an ongoing process to be certain the hardware in a machine
  1787. is properly shutdown, so do not be surprised if this code does not
  1788. initially work for you. It may help to enable device hotplugging
  1789. support.
  1790. config ATAGS_PROC
  1791. bool "Export atags in procfs"
  1792. depends on ATAGS && KEXEC
  1793. default y
  1794. help
  1795. Should the atags used to boot the kernel be exported in an "atags"
  1796. file in procfs. Useful with kexec.
  1797. config CRASH_DUMP
  1798. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1799. depends on EXPERIMENTAL
  1800. help
  1801. Generate crash dump after being started by kexec. This should
  1802. be normally only set in special crash dump kernels which are
  1803. loaded in the main kernel with kexec-tools into a specially
  1804. reserved region and then later executed after a crash by
  1805. kdump/kexec. The crash dump kernel must be compiled to a
  1806. memory address not used by the main kernel
  1807. For more details see Documentation/kdump/kdump.txt
  1808. config AUTO_ZRELADDR
  1809. bool "Auto calculation of the decompressed kernel image address"
  1810. depends on !ZBOOT_ROM && !ARCH_U300
  1811. help
  1812. ZRELADDR is the physical address where the decompressed kernel
  1813. image will be placed. If AUTO_ZRELADDR is selected, the address
  1814. will be determined at run-time by masking the current IP with
  1815. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1816. from start of memory.
  1817. endmenu
  1818. menu "CPU Power Management"
  1819. if ARCH_HAS_CPUFREQ
  1820. source "drivers/cpufreq/Kconfig"
  1821. config CPU_FREQ_IMX
  1822. tristate "CPUfreq driver for i.MX CPUs"
  1823. depends on ARCH_MXC && CPU_FREQ
  1824. select CPU_FREQ_TABLE
  1825. help
  1826. This enables the CPUfreq driver for i.MX CPUs.
  1827. config CPU_FREQ_SA1100
  1828. bool
  1829. config CPU_FREQ_SA1110
  1830. bool
  1831. config CPU_FREQ_INTEGRATOR
  1832. tristate "CPUfreq driver for ARM Integrator CPUs"
  1833. depends on ARCH_INTEGRATOR && CPU_FREQ
  1834. default y
  1835. help
  1836. This enables the CPUfreq driver for ARM Integrator CPUs.
  1837. For details, take a look at <file:Documentation/cpu-freq>.
  1838. If in doubt, say Y.
  1839. config CPU_FREQ_PXA
  1840. bool
  1841. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1842. default y
  1843. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1844. select CPU_FREQ_TABLE
  1845. config CPU_FREQ_S3C
  1846. bool
  1847. help
  1848. Internal configuration node for common cpufreq on Samsung SoC
  1849. config CPU_FREQ_S3C24XX
  1850. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1851. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1852. select CPU_FREQ_S3C
  1853. help
  1854. This enables the CPUfreq driver for the Samsung S3C24XX family
  1855. of CPUs.
  1856. For details, take a look at <file:Documentation/cpu-freq>.
  1857. If in doubt, say N.
  1858. config CPU_FREQ_S3C24XX_PLL
  1859. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1860. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1861. help
  1862. Compile in support for changing the PLL frequency from the
  1863. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1864. after a frequency change, so by default it is not enabled.
  1865. This also means that the PLL tables for the selected CPU(s) will
  1866. be built which may increase the size of the kernel image.
  1867. config CPU_FREQ_S3C24XX_DEBUG
  1868. bool "Debug CPUfreq Samsung driver core"
  1869. depends on CPU_FREQ_S3C24XX
  1870. help
  1871. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1872. config CPU_FREQ_S3C24XX_IODEBUG
  1873. bool "Debug CPUfreq Samsung driver IO timing"
  1874. depends on CPU_FREQ_S3C24XX
  1875. help
  1876. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1877. config CPU_FREQ_S3C24XX_DEBUGFS
  1878. bool "Export debugfs for CPUFreq"
  1879. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1880. help
  1881. Export status information via debugfs.
  1882. endif
  1883. source "drivers/cpuidle/Kconfig"
  1884. endmenu
  1885. menu "Floating point emulation"
  1886. comment "At least one emulation must be selected"
  1887. config FPE_NWFPE
  1888. bool "NWFPE math emulation"
  1889. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1890. ---help---
  1891. Say Y to include the NWFPE floating point emulator in the kernel.
  1892. This is necessary to run most binaries. Linux does not currently
  1893. support floating point hardware so you need to say Y here even if
  1894. your machine has an FPA or floating point co-processor podule.
  1895. You may say N here if you are going to load the Acorn FPEmulator
  1896. early in the bootup.
  1897. config FPE_NWFPE_XP
  1898. bool "Support extended precision"
  1899. depends on FPE_NWFPE
  1900. help
  1901. Say Y to include 80-bit support in the kernel floating-point
  1902. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1903. Note that gcc does not generate 80-bit operations by default,
  1904. so in most cases this option only enlarges the size of the
  1905. floating point emulator without any good reason.
  1906. You almost surely want to say N here.
  1907. config FPE_FASTFPE
  1908. bool "FastFPE math emulation (EXPERIMENTAL)"
  1909. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1910. ---help---
  1911. Say Y here to include the FAST floating point emulator in the kernel.
  1912. This is an experimental much faster emulator which now also has full
  1913. precision for the mantissa. It does not support any exceptions.
  1914. It is very simple, and approximately 3-6 times faster than NWFPE.
  1915. It should be sufficient for most programs. It may be not suitable
  1916. for scientific calculations, but you have to check this for yourself.
  1917. If you do not feel you need a faster FP emulation you should better
  1918. choose NWFPE.
  1919. config VFP
  1920. bool "VFP-format floating point maths"
  1921. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1922. help
  1923. Say Y to include VFP support code in the kernel. This is needed
  1924. if your hardware includes a VFP unit.
  1925. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1926. release notes and additional status information.
  1927. Say N if your target does not have VFP hardware.
  1928. config VFPv3
  1929. bool
  1930. depends on VFP
  1931. default y if CPU_V7
  1932. config NEON
  1933. bool "Advanced SIMD (NEON) Extension support"
  1934. depends on VFPv3 && CPU_V7
  1935. help
  1936. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1937. Extension.
  1938. endmenu
  1939. menu "Userspace binary formats"
  1940. source "fs/Kconfig.binfmt"
  1941. config ARTHUR
  1942. tristate "RISC OS personality"
  1943. depends on !AEABI
  1944. help
  1945. Say Y here to include the kernel code necessary if you want to run
  1946. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1947. experimental; if this sounds frightening, say N and sleep in peace.
  1948. You can also say M here to compile this support as a module (which
  1949. will be called arthur).
  1950. endmenu
  1951. menu "Power management options"
  1952. source "kernel/power/Kconfig"
  1953. config ARCH_SUSPEND_POSSIBLE
  1954. depends on !ARCH_S5PC100
  1955. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1956. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1957. def_bool y
  1958. config ARM_CPU_SUSPEND
  1959. def_bool PM_SLEEP
  1960. endmenu
  1961. source "net/Kconfig"
  1962. source "drivers/Kconfig"
  1963. source "fs/Kconfig"
  1964. source "arch/arm/Kconfig.debug"
  1965. source "security/Kconfig"
  1966. source "crypto/Kconfig"
  1967. source "lib/Kconfig"