radeon_pm.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_idle_work_handler(struct work_struct *work);
  31. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  32. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  33. {
  34. struct radeon_bo *bo, *n;
  35. if (list_empty(&rdev->gem.objects))
  36. return;
  37. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  38. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  39. ttm_bo_unmap_virtual(&bo->tbo);
  40. }
  41. if (rdev->gart.table.vram.robj)
  42. ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
  43. if (rdev->stollen_vga_memory)
  44. ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
  45. if (rdev->r600_blit.shader_obj)
  46. ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
  47. }
  48. static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
  49. {
  50. int i;
  51. if (!static_switch)
  52. radeon_get_power_state(rdev, rdev->pm.planned_action);
  53. mutex_lock(&rdev->ddev->struct_mutex);
  54. mutex_lock(&rdev->vram_mutex);
  55. mutex_lock(&rdev->cp.mutex);
  56. /* wait for GPU idle */
  57. rdev->pm.gui_idle = false;
  58. rdev->irq.gui_idle = true;
  59. radeon_irq_set(rdev);
  60. wait_event_interruptible_timeout(
  61. rdev->irq.idle_queue, rdev->pm.gui_idle,
  62. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  63. rdev->irq.gui_idle = false;
  64. radeon_irq_set(rdev);
  65. radeon_unmap_vram_bos(rdev);
  66. if (!static_switch) {
  67. for (i = 0; i < rdev->num_crtc; i++) {
  68. if (rdev->pm.active_crtcs & (1 << i)) {
  69. rdev->pm.req_vblank |= (1 << i);
  70. drm_vblank_get(rdev->ddev, i);
  71. }
  72. }
  73. }
  74. radeon_set_power_state(rdev, static_switch);
  75. if (!static_switch) {
  76. for (i = 0; i < rdev->num_crtc; i++) {
  77. if (rdev->pm.req_vblank & (1 << i)) {
  78. rdev->pm.req_vblank &= ~(1 << i);
  79. drm_vblank_put(rdev->ddev, i);
  80. }
  81. }
  82. }
  83. /* update display watermarks based on new power state */
  84. radeon_update_bandwidth_info(rdev);
  85. if (rdev->pm.active_crtc_count)
  86. radeon_bandwidth_update(rdev);
  87. rdev->pm.planned_action = PM_ACTION_NONE;
  88. mutex_unlock(&rdev->cp.mutex);
  89. mutex_unlock(&rdev->vram_mutex);
  90. mutex_unlock(&rdev->ddev->struct_mutex);
  91. }
  92. static ssize_t radeon_get_power_state_static(struct device *dev,
  93. struct device_attribute *attr,
  94. char *buf)
  95. {
  96. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  97. struct radeon_device *rdev = ddev->dev_private;
  98. return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
  99. rdev->pm.current_clock_mode_index);
  100. }
  101. static ssize_t radeon_set_power_state_static(struct device *dev,
  102. struct device_attribute *attr,
  103. const char *buf,
  104. size_t count)
  105. {
  106. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  107. struct radeon_device *rdev = ddev->dev_private;
  108. int ps, cm;
  109. if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
  110. DRM_ERROR("Invalid power state!\n");
  111. return count;
  112. }
  113. mutex_lock(&rdev->pm.mutex);
  114. if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
  115. (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
  116. if ((rdev->pm.active_crtc_count > 1) &&
  117. (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
  118. DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
  119. } else {
  120. /* disable dynpm */
  121. rdev->pm.state = PM_STATE_DISABLED;
  122. rdev->pm.planned_action = PM_ACTION_NONE;
  123. rdev->pm.requested_power_state_index = ps;
  124. rdev->pm.requested_clock_mode_index = cm;
  125. radeon_pm_set_clocks(rdev, true);
  126. }
  127. } else
  128. DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
  129. mutex_unlock(&rdev->pm.mutex);
  130. return count;
  131. }
  132. static ssize_t radeon_get_dynpm(struct device *dev,
  133. struct device_attribute *attr,
  134. char *buf)
  135. {
  136. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  137. struct radeon_device *rdev = ddev->dev_private;
  138. return snprintf(buf, PAGE_SIZE, "%s\n",
  139. (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
  140. }
  141. static ssize_t radeon_set_dynpm(struct device *dev,
  142. struct device_attribute *attr,
  143. const char *buf,
  144. size_t count)
  145. {
  146. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  147. struct radeon_device *rdev = ddev->dev_private;
  148. int tmp = simple_strtoul(buf, NULL, 10);
  149. if (tmp == 0) {
  150. /* update power mode info */
  151. radeon_pm_compute_clocks(rdev);
  152. /* disable dynpm */
  153. mutex_lock(&rdev->pm.mutex);
  154. rdev->pm.state = PM_STATE_DISABLED;
  155. rdev->pm.planned_action = PM_ACTION_NONE;
  156. mutex_unlock(&rdev->pm.mutex);
  157. DRM_INFO("radeon: dynamic power management disabled\n");
  158. } else if (tmp == 1) {
  159. if (rdev->pm.num_power_states > 1) {
  160. /* enable dynpm */
  161. mutex_lock(&rdev->pm.mutex);
  162. rdev->pm.state = PM_STATE_PAUSED;
  163. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  164. radeon_get_power_state(rdev, rdev->pm.planned_action);
  165. mutex_unlock(&rdev->pm.mutex);
  166. /* update power mode info */
  167. radeon_pm_compute_clocks(rdev);
  168. DRM_INFO("radeon: dynamic power management enabled\n");
  169. } else
  170. DRM_ERROR("dynpm not valid on this system\n");
  171. } else
  172. DRM_ERROR("Invalid setting: %d\n", tmp);
  173. return count;
  174. }
  175. static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
  176. static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
  177. static const char *pm_state_names[4] = {
  178. "PM_STATE_DISABLED",
  179. "PM_STATE_MINIMUM",
  180. "PM_STATE_PAUSED",
  181. "PM_STATE_ACTIVE"
  182. };
  183. static const char *pm_state_types[5] = {
  184. "",
  185. "Powersave",
  186. "Battery",
  187. "Balanced",
  188. "Performance",
  189. };
  190. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  191. {
  192. int i, j;
  193. bool is_default;
  194. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  195. for (i = 0; i < rdev->pm.num_power_states; i++) {
  196. if (rdev->pm.default_power_state_index == i)
  197. is_default = true;
  198. else
  199. is_default = false;
  200. DRM_INFO("State %d %s %s\n", i,
  201. pm_state_types[rdev->pm.power_state[i].type],
  202. is_default ? "(default)" : "");
  203. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  204. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
  205. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  206. DRM_INFO("\tSingle display only\n");
  207. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  208. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  209. if (rdev->flags & RADEON_IS_IGP)
  210. DRM_INFO("\t\t%d engine: %d\n",
  211. j,
  212. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  213. else
  214. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  215. j,
  216. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  217. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  218. }
  219. }
  220. }
  221. void radeon_sync_with_vblank(struct radeon_device *rdev)
  222. {
  223. if (rdev->pm.active_crtcs) {
  224. rdev->pm.vblank_sync = false;
  225. wait_event_timeout(
  226. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  227. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  228. }
  229. }
  230. int radeon_pm_init(struct radeon_device *rdev)
  231. {
  232. rdev->pm.state = PM_STATE_DISABLED;
  233. rdev->pm.planned_action = PM_ACTION_NONE;
  234. rdev->pm.can_upclock = true;
  235. rdev->pm.can_downclock = true;
  236. if (rdev->bios) {
  237. if (rdev->is_atom_bios)
  238. radeon_atombios_get_power_modes(rdev);
  239. else
  240. radeon_combios_get_power_modes(rdev);
  241. radeon_print_power_mode_info(rdev);
  242. }
  243. if (radeon_debugfs_pm_init(rdev)) {
  244. DRM_ERROR("Failed to register debugfs file for PM!\n");
  245. }
  246. /* where's the best place to put this? */
  247. device_create_file(rdev->dev, &dev_attr_power_state);
  248. device_create_file(rdev->dev, &dev_attr_dynpm);
  249. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  250. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  251. rdev->pm.state = PM_STATE_PAUSED;
  252. DRM_INFO("radeon: dynamic power management enabled\n");
  253. }
  254. DRM_INFO("radeon: power management initialized\n");
  255. return 0;
  256. }
  257. void radeon_pm_fini(struct radeon_device *rdev)
  258. {
  259. if (rdev->pm.state != PM_STATE_DISABLED) {
  260. /* cancel work */
  261. cancel_delayed_work_sync(&rdev->pm.idle_work);
  262. /* reset default clocks */
  263. rdev->pm.state = PM_STATE_DISABLED;
  264. rdev->pm.planned_action = PM_ACTION_DEFAULT;
  265. radeon_pm_set_clocks(rdev, false);
  266. } else if ((rdev->pm.current_power_state_index !=
  267. rdev->pm.default_power_state_index) ||
  268. (rdev->pm.current_clock_mode_index != 0)) {
  269. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  270. rdev->pm.requested_clock_mode_index = 0;
  271. mutex_lock(&rdev->pm.mutex);
  272. radeon_pm_set_clocks(rdev, true);
  273. mutex_unlock(&rdev->pm.mutex);
  274. }
  275. device_remove_file(rdev->dev, &dev_attr_power_state);
  276. device_remove_file(rdev->dev, &dev_attr_dynpm);
  277. if (rdev->pm.i2c_bus)
  278. radeon_i2c_destroy(rdev->pm.i2c_bus);
  279. }
  280. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  281. {
  282. struct drm_device *ddev = rdev->ddev;
  283. struct drm_crtc *crtc;
  284. struct radeon_crtc *radeon_crtc;
  285. if (rdev->pm.state == PM_STATE_DISABLED)
  286. return;
  287. mutex_lock(&rdev->pm.mutex);
  288. rdev->pm.active_crtcs = 0;
  289. rdev->pm.active_crtc_count = 0;
  290. list_for_each_entry(crtc,
  291. &ddev->mode_config.crtc_list, head) {
  292. radeon_crtc = to_radeon_crtc(crtc);
  293. if (radeon_crtc->enabled) {
  294. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  295. rdev->pm.active_crtc_count++;
  296. }
  297. }
  298. if (rdev->pm.active_crtc_count > 1) {
  299. if (rdev->pm.state == PM_STATE_ACTIVE) {
  300. cancel_delayed_work(&rdev->pm.idle_work);
  301. rdev->pm.state = PM_STATE_PAUSED;
  302. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  303. radeon_pm_set_clocks(rdev, false);
  304. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  305. }
  306. } else if (rdev->pm.active_crtc_count == 1) {
  307. /* TODO: Increase clocks if needed for current mode */
  308. if (rdev->pm.state == PM_STATE_MINIMUM) {
  309. rdev->pm.state = PM_STATE_ACTIVE;
  310. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  311. radeon_pm_set_clocks(rdev, false);
  312. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  313. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  314. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  315. rdev->pm.state = PM_STATE_ACTIVE;
  316. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  317. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  318. DRM_DEBUG("radeon: dynamic power management activated\n");
  319. }
  320. } else { /* count == 0 */
  321. if (rdev->pm.state != PM_STATE_MINIMUM) {
  322. cancel_delayed_work(&rdev->pm.idle_work);
  323. rdev->pm.state = PM_STATE_MINIMUM;
  324. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  325. radeon_pm_set_clocks(rdev, false);
  326. }
  327. }
  328. mutex_unlock(&rdev->pm.mutex);
  329. }
  330. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  331. {
  332. u32 stat_crtc = 0;
  333. bool in_vbl = true;
  334. if (ASIC_IS_DCE4(rdev)) {
  335. if (rdev->pm.active_crtcs & (1 << 0)) {
  336. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  337. if (!(stat_crtc & 1))
  338. in_vbl = false;
  339. }
  340. if (rdev->pm.active_crtcs & (1 << 1)) {
  341. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  342. if (!(stat_crtc & 1))
  343. in_vbl = false;
  344. }
  345. if (rdev->pm.active_crtcs & (1 << 2)) {
  346. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  347. if (!(stat_crtc & 1))
  348. in_vbl = false;
  349. }
  350. if (rdev->pm.active_crtcs & (1 << 3)) {
  351. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  352. if (!(stat_crtc & 1))
  353. in_vbl = false;
  354. }
  355. if (rdev->pm.active_crtcs & (1 << 4)) {
  356. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  357. if (!(stat_crtc & 1))
  358. in_vbl = false;
  359. }
  360. if (rdev->pm.active_crtcs & (1 << 5)) {
  361. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  362. if (!(stat_crtc & 1))
  363. in_vbl = false;
  364. }
  365. } else if (ASIC_IS_AVIVO(rdev)) {
  366. if (rdev->pm.active_crtcs & (1 << 0)) {
  367. stat_crtc = RREG32(D1CRTC_STATUS);
  368. if (!(stat_crtc & 1))
  369. in_vbl = false;
  370. }
  371. if (rdev->pm.active_crtcs & (1 << 1)) {
  372. stat_crtc = RREG32(D2CRTC_STATUS);
  373. if (!(stat_crtc & 1))
  374. in_vbl = false;
  375. }
  376. } else {
  377. if (rdev->pm.active_crtcs & (1 << 0)) {
  378. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  379. if (!(stat_crtc & 1))
  380. in_vbl = false;
  381. }
  382. if (rdev->pm.active_crtcs & (1 << 1)) {
  383. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  384. if (!(stat_crtc & 1))
  385. in_vbl = false;
  386. }
  387. }
  388. if (in_vbl == false)
  389. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  390. finish ? "exit" : "entry");
  391. return in_vbl;
  392. }
  393. static void radeon_pm_idle_work_handler(struct work_struct *work)
  394. {
  395. struct radeon_device *rdev;
  396. int resched;
  397. rdev = container_of(work, struct radeon_device,
  398. pm.idle_work.work);
  399. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  400. mutex_lock(&rdev->pm.mutex);
  401. if (rdev->pm.state == PM_STATE_ACTIVE) {
  402. unsigned long irq_flags;
  403. int not_processed = 0;
  404. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  405. if (!list_empty(&rdev->fence_drv.emited)) {
  406. struct list_head *ptr;
  407. list_for_each(ptr, &rdev->fence_drv.emited) {
  408. /* count up to 3, that's enought info */
  409. if (++not_processed >= 3)
  410. break;
  411. }
  412. }
  413. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  414. if (not_processed >= 3) { /* should upclock */
  415. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  416. rdev->pm.planned_action = PM_ACTION_NONE;
  417. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  418. rdev->pm.can_upclock) {
  419. rdev->pm.planned_action =
  420. PM_ACTION_UPCLOCK;
  421. rdev->pm.action_timeout = jiffies +
  422. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  423. }
  424. } else if (not_processed == 0) { /* should downclock */
  425. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  426. rdev->pm.planned_action = PM_ACTION_NONE;
  427. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  428. rdev->pm.can_downclock) {
  429. rdev->pm.planned_action =
  430. PM_ACTION_DOWNCLOCK;
  431. rdev->pm.action_timeout = jiffies +
  432. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  433. }
  434. }
  435. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  436. jiffies > rdev->pm.action_timeout) {
  437. radeon_pm_set_clocks(rdev, false);
  438. }
  439. }
  440. mutex_unlock(&rdev->pm.mutex);
  441. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  442. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  443. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  444. }
  445. /*
  446. * Debugfs info
  447. */
  448. #if defined(CONFIG_DEBUG_FS)
  449. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  450. {
  451. struct drm_info_node *node = (struct drm_info_node *) m->private;
  452. struct drm_device *dev = node->minor->dev;
  453. struct radeon_device *rdev = dev->dev_private;
  454. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  455. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  456. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  457. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  458. if (rdev->asic->get_memory_clock)
  459. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  460. if (rdev->asic->get_pcie_lanes)
  461. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  462. return 0;
  463. }
  464. static struct drm_info_list radeon_pm_info_list[] = {
  465. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  466. };
  467. #endif
  468. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  469. {
  470. #if defined(CONFIG_DEBUG_FS)
  471. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  472. #else
  473. return 0;
  474. #endif
  475. }