intel_ringbuffer.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. struct intel_hw_status_page {
  4. u32 *page_addr;
  5. unsigned int gfx_addr;
  6. struct drm_i915_gem_object *obj;
  7. };
  8. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  9. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  10. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  11. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  12. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  13. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  14. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  15. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  16. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  17. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  18. #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
  19. #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
  20. #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
  21. struct intel_ring_buffer {
  22. const char *name;
  23. enum intel_ring_id {
  24. RCS = 0x0,
  25. VCS,
  26. BCS,
  27. } id;
  28. #define I915_NUM_RINGS 3
  29. u32 mmio_base;
  30. void __iomem *virtual_start;
  31. struct drm_device *dev;
  32. struct drm_i915_gem_object *obj;
  33. u32 head;
  34. u32 tail;
  35. int space;
  36. int size;
  37. int effective_size;
  38. struct intel_hw_status_page status_page;
  39. /** We track the position of the requests in the ring buffer, and
  40. * when each is retired we increment last_retired_head as the GPU
  41. * must have finished processing the request and so we know we
  42. * can advance the ringbuffer up to that position.
  43. *
  44. * last_retired_head is set to -1 after the value is consumed so
  45. * we can detect new retirements.
  46. */
  47. u32 last_retired_head;
  48. u32 irq_refcount; /* protected by dev_priv->irq_lock */
  49. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  50. u32 trace_irq_seqno;
  51. u32 sync_seqno[I915_NUM_RINGS-1];
  52. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  53. void (*irq_put)(struct intel_ring_buffer *ring);
  54. int (*init)(struct intel_ring_buffer *ring);
  55. void (*write_tail)(struct intel_ring_buffer *ring,
  56. u32 value);
  57. int __must_check (*flush)(struct intel_ring_buffer *ring,
  58. u32 invalidate_domains,
  59. u32 flush_domains);
  60. int (*add_request)(struct intel_ring_buffer *ring,
  61. u32 *seqno);
  62. /* Some chipsets are not quite as coherent as advertised and need
  63. * an expensive kick to force a true read of the up-to-date seqno.
  64. * However, the up-to-date seqno is not always required and the last
  65. * seen value is good enough. Note that the seqno will always be
  66. * monotonic, even if not coherent.
  67. */
  68. u32 (*get_seqno)(struct intel_ring_buffer *ring,
  69. bool lazy_coherency);
  70. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  71. u32 offset, u32 length);
  72. void (*cleanup)(struct intel_ring_buffer *ring);
  73. int (*sync_to)(struct intel_ring_buffer *ring,
  74. struct intel_ring_buffer *to,
  75. u32 seqno);
  76. u32 semaphore_register[3]; /*our mbox written by others */
  77. u32 signal_mbox[2]; /* mboxes this ring signals to */
  78. /**
  79. * List of objects currently involved in rendering from the
  80. * ringbuffer.
  81. *
  82. * Includes buffers having the contents of their GPU caches
  83. * flushed, not necessarily primitives. last_rendering_seqno
  84. * represents when the rendering involved will be completed.
  85. *
  86. * A reference is held on the buffer while on this list.
  87. */
  88. struct list_head active_list;
  89. /**
  90. * List of breadcrumbs associated with GPU requests currently
  91. * outstanding.
  92. */
  93. struct list_head request_list;
  94. /**
  95. * Do we have some not yet emitted requests outstanding?
  96. */
  97. u32 outstanding_lazy_request;
  98. bool gpu_caches_dirty;
  99. wait_queue_head_t irq_queue;
  100. /**
  101. * Do an explicit TLB flush before MI_SET_CONTEXT
  102. */
  103. bool itlb_before_ctx_switch;
  104. struct i915_hw_context *default_context;
  105. struct drm_i915_gem_object *last_context_obj;
  106. void *private;
  107. };
  108. static inline bool
  109. intel_ring_initialized(struct intel_ring_buffer *ring)
  110. {
  111. return ring->obj != NULL;
  112. }
  113. static inline unsigned
  114. intel_ring_flag(struct intel_ring_buffer *ring)
  115. {
  116. return 1 << ring->id;
  117. }
  118. static inline u32
  119. intel_ring_sync_index(struct intel_ring_buffer *ring,
  120. struct intel_ring_buffer *other)
  121. {
  122. int idx;
  123. /*
  124. * cs -> 0 = vcs, 1 = bcs
  125. * vcs -> 0 = bcs, 1 = cs,
  126. * bcs -> 0 = cs, 1 = vcs.
  127. */
  128. idx = (other - ring) - 1;
  129. if (idx < 0)
  130. idx += I915_NUM_RINGS;
  131. return idx;
  132. }
  133. static inline u32
  134. intel_read_status_page(struct intel_ring_buffer *ring,
  135. int reg)
  136. {
  137. /* Ensure that the compiler doesn't optimize away the load. */
  138. barrier();
  139. return ring->status_page.page_addr[reg];
  140. }
  141. /**
  142. * Reads a dword out of the status page, which is written to from the command
  143. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  144. * MI_STORE_DATA_IMM.
  145. *
  146. * The following dwords have a reserved meaning:
  147. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  148. * 0x04: ring 0 head pointer
  149. * 0x05: ring 1 head pointer (915-class)
  150. * 0x06: ring 2 head pointer (915-class)
  151. * 0x10-0x1b: Context status DWords (GM45)
  152. * 0x1f: Last written status offset. (GM45)
  153. *
  154. * The area from dword 0x20 to 0x3ff is available for driver usage.
  155. */
  156. #define I915_GEM_HWS_INDEX 0x20
  157. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  158. int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
  159. static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
  160. {
  161. return intel_wait_ring_buffer(ring, ring->size - 8);
  162. }
  163. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  164. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  165. u32 data)
  166. {
  167. iowrite32(data, ring->virtual_start + ring->tail);
  168. ring->tail += 4;
  169. }
  170. void intel_ring_advance(struct intel_ring_buffer *ring);
  171. u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
  172. int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
  173. int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
  174. int intel_init_render_ring_buffer(struct drm_device *dev);
  175. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  176. int intel_init_blt_ring_buffer(struct drm_device *dev);
  177. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  178. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  179. static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
  180. {
  181. return ring->tail;
  182. }
  183. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  184. {
  185. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  186. ring->trace_irq_seqno = seqno;
  187. }
  188. /* DRI warts */
  189. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  190. #endif /* _INTEL_RINGBUFFER_H_ */