pm34xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2005 Texas Instruments, Inc.
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. *
  11. * Based on pm.c for omap1
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/pm.h>
  18. #include <linux/suspend.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/err.h>
  23. #include <linux/gpio.h>
  24. #include <plat/sram.h>
  25. #include <plat/clockdomain.h>
  26. #include <plat/powerdomain.h>
  27. #include <plat/control.h>
  28. #include <plat/serial.h>
  29. #include <plat/sdrc.h>
  30. #include <asm/tlbflush.h>
  31. #include "cm.h"
  32. #include "cm-regbits-34xx.h"
  33. #include "prm-regbits-34xx.h"
  34. #include "prm.h"
  35. #include "pm.h"
  36. struct power_state {
  37. struct powerdomain *pwrdm;
  38. u32 next_state;
  39. #ifdef CONFIG_SUSPEND
  40. u32 saved_state;
  41. #endif
  42. struct list_head node;
  43. };
  44. static LIST_HEAD(pwrst_list);
  45. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  46. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  47. static struct powerdomain *core_pwrdm, *per_pwrdm;
  48. static int set_pwrdm_state(struct powerdomain *pwrdm, u32 state);
  49. /*
  50. * PRCM Interrupt Handler Helper Function
  51. *
  52. * The purpose of this function is to clear any wake-up events latched
  53. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  54. * may occur whilst attempting to clear a PM_WKST_x register and thus
  55. * set another bit in this register. A while loop is used to ensure
  56. * that any peripheral wake-up events occurring while attempting to
  57. * clear the PM_WKST_x are detected and cleared.
  58. */
  59. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  60. {
  61. u32 wkst, fclk, iclk, clken;
  62. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  63. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  64. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  65. u16 grpsel_off = (regs == 3) ?
  66. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  67. int c = 0;
  68. wkst = prm_read_mod_reg(module, wkst_off);
  69. wkst &= prm_read_mod_reg(module, grpsel_off);
  70. if (wkst) {
  71. iclk = cm_read_mod_reg(module, iclk_off);
  72. fclk = cm_read_mod_reg(module, fclk_off);
  73. while (wkst) {
  74. clken = wkst;
  75. cm_set_mod_reg_bits(clken, module, iclk_off);
  76. /*
  77. * For USBHOST, we don't know whether HOST1 or
  78. * HOST2 woke us up, so enable both f-clocks
  79. */
  80. if (module == OMAP3430ES2_USBHOST_MOD)
  81. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  82. cm_set_mod_reg_bits(clken, module, fclk_off);
  83. prm_write_mod_reg(wkst, module, wkst_off);
  84. wkst = prm_read_mod_reg(module, wkst_off);
  85. c++;
  86. }
  87. cm_write_mod_reg(iclk, module, iclk_off);
  88. cm_write_mod_reg(fclk, module, fclk_off);
  89. }
  90. return c;
  91. }
  92. static int _prcm_int_handle_wakeup(void)
  93. {
  94. int c;
  95. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  96. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  97. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  98. if (omap_rev() > OMAP3430_REV_ES1_0) {
  99. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  100. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  101. }
  102. return c;
  103. }
  104. /*
  105. * PRCM Interrupt Handler
  106. *
  107. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  108. * interrupts from the PRCM for the MPU. These bits must be cleared in
  109. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  110. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  111. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  112. * register indicates that a wake-up event is pending for the MPU and
  113. * this bit can only be cleared if the all the wake-up events latched
  114. * in the various PM_WKST_x registers have been cleared. The interrupt
  115. * handler is implemented using a do-while loop so that if a wake-up
  116. * event occurred during the processing of the prcm interrupt handler
  117. * (setting a bit in the corresponding PM_WKST_x register and thus
  118. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  119. * this would be handled.
  120. */
  121. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  122. {
  123. u32 irqstatus_mpu;
  124. int c = 0;
  125. do {
  126. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  127. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  128. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  129. c = _prcm_int_handle_wakeup();
  130. /*
  131. * Is the MPU PRCM interrupt handler racing with the
  132. * IVA2 PRCM interrupt handler ?
  133. */
  134. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  135. "but no wakeup sources are marked\n");
  136. } else {
  137. /* XXX we need to expand our PRCM interrupt handler */
  138. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  139. "no code to handle it (%08x)\n", irqstatus_mpu);
  140. }
  141. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  142. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  143. } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
  144. return IRQ_HANDLED;
  145. }
  146. static void restore_control_register(u32 val)
  147. {
  148. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  149. }
  150. /* Function to restore the table entry that was modified for enabling MMU */
  151. static void restore_table_entry(void)
  152. {
  153. u32 *scratchpad_address;
  154. u32 previous_value, control_reg_value;
  155. u32 *address;
  156. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  157. /* Get address of entry that was modified */
  158. address = (u32 *)__raw_readl(scratchpad_address +
  159. OMAP343X_TABLE_ADDRESS_OFFSET);
  160. /* Get the previous value which needs to be restored */
  161. previous_value = __raw_readl(scratchpad_address +
  162. OMAP343X_TABLE_VALUE_OFFSET);
  163. address = __va(address);
  164. *address = previous_value;
  165. flush_tlb_all();
  166. control_reg_value = __raw_readl(scratchpad_address
  167. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  168. /* This will enable caches and prediction */
  169. restore_control_register(control_reg_value);
  170. }
  171. static void omap_sram_idle(void)
  172. {
  173. /* Variable to tell what needs to be saved and restored
  174. * in omap_sram_idle*/
  175. /* save_state = 0 => Nothing to save and restored */
  176. /* save_state = 1 => Only L1 and logic lost */
  177. /* save_state = 2 => Only L2 lost */
  178. /* save_state = 3 => L1, L2 and logic lost */
  179. int save_state = 0;
  180. int mpu_next_state = PWRDM_POWER_ON;
  181. int per_next_state = PWRDM_POWER_ON;
  182. int core_next_state = PWRDM_POWER_ON;
  183. if (!_omap_sram_idle)
  184. return;
  185. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  186. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  187. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  188. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  189. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  190. switch (mpu_next_state) {
  191. case PWRDM_POWER_ON:
  192. case PWRDM_POWER_RET:
  193. /* No need to save context */
  194. save_state = 0;
  195. break;
  196. case PWRDM_POWER_OFF:
  197. save_state = 3;
  198. break;
  199. default:
  200. /* Invalid state */
  201. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  202. return;
  203. }
  204. pwrdm_pre_transition();
  205. /* NEON control */
  206. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  207. set_pwrdm_state(neon_pwrdm, mpu_next_state);
  208. /* CORE & PER */
  209. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  210. if (core_next_state < PWRDM_POWER_ON) {
  211. omap2_gpio_prepare_for_retention();
  212. omap_uart_prepare_idle(0);
  213. omap_uart_prepare_idle(1);
  214. /* PER changes only with core */
  215. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  216. if (per_next_state < PWRDM_POWER_ON)
  217. omap_uart_prepare_idle(2);
  218. /* Enable IO-PAD wakeup */
  219. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  220. }
  221. /*
  222. * omap3_arm_context is the location where ARM registers
  223. * get saved. The restore path then reads from this
  224. * location and restores them back.
  225. */
  226. _omap_sram_idle(omap3_arm_context, save_state);
  227. cpu_init();
  228. /* Restore table entry modified during MMU restoration */
  229. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  230. restore_table_entry();
  231. if (core_next_state < PWRDM_POWER_ON) {
  232. if (per_next_state < PWRDM_POWER_ON)
  233. omap_uart_resume_idle(2);
  234. omap_uart_resume_idle(1);
  235. omap_uart_resume_idle(0);
  236. /* Disable IO-PAD wakeup */
  237. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  238. omap2_gpio_resume_after_retention();
  239. }
  240. pwrdm_post_transition();
  241. }
  242. /*
  243. * Check if functional clocks are enabled before entering
  244. * sleep. This function could be behind CONFIG_PM_DEBUG
  245. * when all drivers are configuring their sysconfig registers
  246. * properly and using their clocks properly.
  247. */
  248. static int omap3_fclks_active(void)
  249. {
  250. u32 fck_core1 = 0, fck_core3 = 0, fck_sgx = 0, fck_dss = 0,
  251. fck_cam = 0, fck_per = 0, fck_usbhost = 0;
  252. fck_core1 = cm_read_mod_reg(CORE_MOD,
  253. CM_FCLKEN1);
  254. if (omap_rev() > OMAP3430_REV_ES1_0) {
  255. fck_core3 = cm_read_mod_reg(CORE_MOD,
  256. OMAP3430ES2_CM_FCLKEN3);
  257. fck_sgx = cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  258. CM_FCLKEN);
  259. fck_usbhost = cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  260. CM_FCLKEN);
  261. } else
  262. fck_sgx = cm_read_mod_reg(GFX_MOD,
  263. OMAP3430ES2_CM_FCLKEN3);
  264. fck_dss = cm_read_mod_reg(OMAP3430_DSS_MOD,
  265. CM_FCLKEN);
  266. fck_cam = cm_read_mod_reg(OMAP3430_CAM_MOD,
  267. CM_FCLKEN);
  268. fck_per = cm_read_mod_reg(OMAP3430_PER_MOD,
  269. CM_FCLKEN);
  270. /* Ignore UART clocks. These are handled by UART core (serial.c) */
  271. fck_core1 &= ~(OMAP3430_EN_UART1 | OMAP3430_EN_UART2);
  272. fck_per &= ~OMAP3430_EN_UART3;
  273. if (fck_core1 | fck_core3 | fck_sgx | fck_dss |
  274. fck_cam | fck_per | fck_usbhost)
  275. return 1;
  276. return 0;
  277. }
  278. static int omap3_can_sleep(void)
  279. {
  280. if (!omap_uart_can_sleep())
  281. return 0;
  282. if (omap3_fclks_active())
  283. return 0;
  284. return 1;
  285. }
  286. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  287. * RET are supported. Function is assuming that clkdm doesn't have
  288. * hw_sup mode enabled. */
  289. static int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  290. {
  291. u32 cur_state;
  292. int sleep_switch = 0;
  293. int ret = 0;
  294. if (pwrdm == NULL || IS_ERR(pwrdm))
  295. return -EINVAL;
  296. while (!(pwrdm->pwrsts & (1 << state))) {
  297. if (state == PWRDM_POWER_OFF)
  298. return ret;
  299. state--;
  300. }
  301. cur_state = pwrdm_read_next_pwrst(pwrdm);
  302. if (cur_state == state)
  303. return ret;
  304. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  305. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  306. sleep_switch = 1;
  307. pwrdm_wait_transition(pwrdm);
  308. }
  309. ret = pwrdm_set_next_pwrst(pwrdm, state);
  310. if (ret) {
  311. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  312. pwrdm->name);
  313. goto err;
  314. }
  315. if (sleep_switch) {
  316. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  317. pwrdm_wait_transition(pwrdm);
  318. pwrdm_state_switch(pwrdm);
  319. }
  320. err:
  321. return ret;
  322. }
  323. static void omap3_pm_idle(void)
  324. {
  325. local_irq_disable();
  326. local_fiq_disable();
  327. if (!omap3_can_sleep())
  328. goto out;
  329. if (omap_irq_pending())
  330. goto out;
  331. omap_sram_idle();
  332. out:
  333. local_fiq_enable();
  334. local_irq_enable();
  335. }
  336. #ifdef CONFIG_SUSPEND
  337. static suspend_state_t suspend_state;
  338. static int omap3_pm_prepare(void)
  339. {
  340. disable_hlt();
  341. return 0;
  342. }
  343. static int omap3_pm_suspend(void)
  344. {
  345. struct power_state *pwrst;
  346. int state, ret = 0;
  347. /* Read current next_pwrsts */
  348. list_for_each_entry(pwrst, &pwrst_list, node)
  349. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  350. /* Set ones wanted by suspend */
  351. list_for_each_entry(pwrst, &pwrst_list, node) {
  352. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  353. goto restore;
  354. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  355. goto restore;
  356. }
  357. omap_uart_prepare_suspend();
  358. omap_sram_idle();
  359. restore:
  360. /* Restore next_pwrsts */
  361. list_for_each_entry(pwrst, &pwrst_list, node) {
  362. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  363. if (state > pwrst->next_state) {
  364. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  365. "target state %d\n",
  366. pwrst->pwrdm->name, pwrst->next_state);
  367. ret = -1;
  368. }
  369. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  370. }
  371. if (ret)
  372. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  373. else
  374. printk(KERN_INFO "Successfully put all powerdomains "
  375. "to target state\n");
  376. return ret;
  377. }
  378. static int omap3_pm_enter(suspend_state_t unused)
  379. {
  380. int ret = 0;
  381. switch (suspend_state) {
  382. case PM_SUSPEND_STANDBY:
  383. case PM_SUSPEND_MEM:
  384. ret = omap3_pm_suspend();
  385. break;
  386. default:
  387. ret = -EINVAL;
  388. }
  389. return ret;
  390. }
  391. static void omap3_pm_finish(void)
  392. {
  393. enable_hlt();
  394. }
  395. /* Hooks to enable / disable UART interrupts during suspend */
  396. static int omap3_pm_begin(suspend_state_t state)
  397. {
  398. suspend_state = state;
  399. omap_uart_enable_irqs(0);
  400. return 0;
  401. }
  402. static void omap3_pm_end(void)
  403. {
  404. suspend_state = PM_SUSPEND_ON;
  405. omap_uart_enable_irqs(1);
  406. return;
  407. }
  408. static struct platform_suspend_ops omap_pm_ops = {
  409. .begin = omap3_pm_begin,
  410. .end = omap3_pm_end,
  411. .prepare = omap3_pm_prepare,
  412. .enter = omap3_pm_enter,
  413. .finish = omap3_pm_finish,
  414. .valid = suspend_valid_only_mem,
  415. };
  416. #endif /* CONFIG_SUSPEND */
  417. /**
  418. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  419. * retention
  420. *
  421. * In cases where IVA2 is activated by bootcode, it may prevent
  422. * full-chip retention or off-mode because it is not idle. This
  423. * function forces the IVA2 into idle state so it can go
  424. * into retention/off and thus allow full-chip retention/off.
  425. *
  426. **/
  427. static void __init omap3_iva_idle(void)
  428. {
  429. /* ensure IVA2 clock is disabled */
  430. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  431. /* if no clock activity, nothing else to do */
  432. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  433. OMAP3430_CLKACTIVITY_IVA2_MASK))
  434. return;
  435. /* Reset IVA2 */
  436. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  437. OMAP3430_RST2_IVA2 |
  438. OMAP3430_RST3_IVA2,
  439. OMAP3430_IVA2_MOD, RM_RSTCTRL);
  440. /* Enable IVA2 clock */
  441. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2,
  442. OMAP3430_IVA2_MOD, CM_FCLKEN);
  443. /* Set IVA2 boot mode to 'idle' */
  444. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  445. OMAP343X_CONTROL_IVA2_BOOTMOD);
  446. /* Un-reset IVA2 */
  447. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, RM_RSTCTRL);
  448. /* Disable IVA2 clock */
  449. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  450. /* Reset IVA2 */
  451. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  452. OMAP3430_RST2_IVA2 |
  453. OMAP3430_RST3_IVA2,
  454. OMAP3430_IVA2_MOD, RM_RSTCTRL);
  455. }
  456. static void __init omap3_d2d_idle(void)
  457. {
  458. u16 mask, padconf;
  459. /* In a stand alone OMAP3430 where there is not a stacked
  460. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  461. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  462. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  463. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  464. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  465. padconf |= mask;
  466. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  467. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  468. padconf |= mask;
  469. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  470. /* reset modem */
  471. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  472. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  473. CORE_MOD, RM_RSTCTRL);
  474. prm_write_mod_reg(0, CORE_MOD, RM_RSTCTRL);
  475. }
  476. static void __init prcm_setup_regs(void)
  477. {
  478. /* XXX Reset all wkdeps. This should be done when initializing
  479. * powerdomains */
  480. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  481. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  482. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  483. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  484. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  485. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  486. if (omap_rev() > OMAP3430_REV_ES1_0) {
  487. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  488. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  489. } else
  490. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  491. /*
  492. * Enable interface clock autoidle for all modules.
  493. * Note that in the long run this should be done by clockfw
  494. */
  495. cm_write_mod_reg(
  496. OMAP3430_AUTO_MODEM |
  497. OMAP3430ES2_AUTO_MMC3 |
  498. OMAP3430ES2_AUTO_ICR |
  499. OMAP3430_AUTO_AES2 |
  500. OMAP3430_AUTO_SHA12 |
  501. OMAP3430_AUTO_DES2 |
  502. OMAP3430_AUTO_MMC2 |
  503. OMAP3430_AUTO_MMC1 |
  504. OMAP3430_AUTO_MSPRO |
  505. OMAP3430_AUTO_HDQ |
  506. OMAP3430_AUTO_MCSPI4 |
  507. OMAP3430_AUTO_MCSPI3 |
  508. OMAP3430_AUTO_MCSPI2 |
  509. OMAP3430_AUTO_MCSPI1 |
  510. OMAP3430_AUTO_I2C3 |
  511. OMAP3430_AUTO_I2C2 |
  512. OMAP3430_AUTO_I2C1 |
  513. OMAP3430_AUTO_UART2 |
  514. OMAP3430_AUTO_UART1 |
  515. OMAP3430_AUTO_GPT11 |
  516. OMAP3430_AUTO_GPT10 |
  517. OMAP3430_AUTO_MCBSP5 |
  518. OMAP3430_AUTO_MCBSP1 |
  519. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  520. OMAP3430_AUTO_MAILBOXES |
  521. OMAP3430_AUTO_OMAPCTRL |
  522. OMAP3430ES1_AUTO_FSHOSTUSB |
  523. OMAP3430_AUTO_HSOTGUSB |
  524. OMAP3430_AUTO_SAD2D |
  525. OMAP3430_AUTO_SSI,
  526. CORE_MOD, CM_AUTOIDLE1);
  527. cm_write_mod_reg(
  528. OMAP3430_AUTO_PKA |
  529. OMAP3430_AUTO_AES1 |
  530. OMAP3430_AUTO_RNG |
  531. OMAP3430_AUTO_SHA11 |
  532. OMAP3430_AUTO_DES1,
  533. CORE_MOD, CM_AUTOIDLE2);
  534. if (omap_rev() > OMAP3430_REV_ES1_0) {
  535. cm_write_mod_reg(
  536. OMAP3430_AUTO_MAD2D |
  537. OMAP3430ES2_AUTO_USBTLL,
  538. CORE_MOD, CM_AUTOIDLE3);
  539. }
  540. cm_write_mod_reg(
  541. OMAP3430_AUTO_WDT2 |
  542. OMAP3430_AUTO_WDT1 |
  543. OMAP3430_AUTO_GPIO1 |
  544. OMAP3430_AUTO_32KSYNC |
  545. OMAP3430_AUTO_GPT12 |
  546. OMAP3430_AUTO_GPT1 ,
  547. WKUP_MOD, CM_AUTOIDLE);
  548. cm_write_mod_reg(
  549. OMAP3430_AUTO_DSS,
  550. OMAP3430_DSS_MOD,
  551. CM_AUTOIDLE);
  552. cm_write_mod_reg(
  553. OMAP3430_AUTO_CAM,
  554. OMAP3430_CAM_MOD,
  555. CM_AUTOIDLE);
  556. cm_write_mod_reg(
  557. OMAP3430_AUTO_GPIO6 |
  558. OMAP3430_AUTO_GPIO5 |
  559. OMAP3430_AUTO_GPIO4 |
  560. OMAP3430_AUTO_GPIO3 |
  561. OMAP3430_AUTO_GPIO2 |
  562. OMAP3430_AUTO_WDT3 |
  563. OMAP3430_AUTO_UART3 |
  564. OMAP3430_AUTO_GPT9 |
  565. OMAP3430_AUTO_GPT8 |
  566. OMAP3430_AUTO_GPT7 |
  567. OMAP3430_AUTO_GPT6 |
  568. OMAP3430_AUTO_GPT5 |
  569. OMAP3430_AUTO_GPT4 |
  570. OMAP3430_AUTO_GPT3 |
  571. OMAP3430_AUTO_GPT2 |
  572. OMAP3430_AUTO_MCBSP4 |
  573. OMAP3430_AUTO_MCBSP3 |
  574. OMAP3430_AUTO_MCBSP2,
  575. OMAP3430_PER_MOD,
  576. CM_AUTOIDLE);
  577. if (omap_rev() > OMAP3430_REV_ES1_0) {
  578. cm_write_mod_reg(
  579. OMAP3430ES2_AUTO_USBHOST,
  580. OMAP3430ES2_USBHOST_MOD,
  581. CM_AUTOIDLE);
  582. }
  583. /*
  584. * Set all plls to autoidle. This is needed until autoidle is
  585. * enabled by clockfw
  586. */
  587. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  588. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  589. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  590. MPU_MOD,
  591. CM_AUTOIDLE2);
  592. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  593. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  594. PLL_MOD,
  595. CM_AUTOIDLE);
  596. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  597. PLL_MOD,
  598. CM_AUTOIDLE2);
  599. /*
  600. * Enable control of expternal oscillator through
  601. * sys_clkreq. In the long run clock framework should
  602. * take care of this.
  603. */
  604. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  605. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  606. OMAP3430_GR_MOD,
  607. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  608. /* setup wakup source */
  609. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  610. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  611. WKUP_MOD, PM_WKEN);
  612. /* No need to write EN_IO, that is always enabled */
  613. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  614. OMAP3430_EN_GPT12,
  615. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  616. /* For some reason IO doesn't generate wakeup event even if
  617. * it is selected to mpu wakeup goup */
  618. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  619. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  620. /* Enable wakeups in PER */
  621. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  622. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  623. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3,
  624. OMAP3430_PER_MOD, PM_WKEN);
  625. /* and allow them to wake up MPU */
  626. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  627. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  628. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3,
  629. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  630. /* Don't attach IVA interrupts */
  631. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  632. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  633. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  634. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  635. /* Clear any pending 'reset' flags */
  636. prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
  637. prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
  638. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
  639. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
  640. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
  641. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
  642. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
  643. /* Clear any pending PRCM interrupts */
  644. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  645. /* Don't attach IVA interrupts */
  646. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  647. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  648. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  649. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  650. /* Clear any pending 'reset' flags */
  651. prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
  652. prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
  653. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
  654. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
  655. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
  656. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
  657. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
  658. /* Clear any pending PRCM interrupts */
  659. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  660. omap3_iva_idle();
  661. omap3_d2d_idle();
  662. }
  663. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  664. {
  665. struct power_state *pwrst;
  666. list_for_each_entry(pwrst, &pwrst_list, node) {
  667. if (pwrst->pwrdm == pwrdm)
  668. return pwrst->next_state;
  669. }
  670. return -EINVAL;
  671. }
  672. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  673. {
  674. struct power_state *pwrst;
  675. list_for_each_entry(pwrst, &pwrst_list, node) {
  676. if (pwrst->pwrdm == pwrdm) {
  677. pwrst->next_state = state;
  678. return 0;
  679. }
  680. }
  681. return -EINVAL;
  682. }
  683. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  684. {
  685. struct power_state *pwrst;
  686. if (!pwrdm->pwrsts)
  687. return 0;
  688. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  689. if (!pwrst)
  690. return -ENOMEM;
  691. pwrst->pwrdm = pwrdm;
  692. pwrst->next_state = PWRDM_POWER_RET;
  693. list_add(&pwrst->node, &pwrst_list);
  694. if (pwrdm_has_hdwr_sar(pwrdm))
  695. pwrdm_enable_hdwr_sar(pwrdm);
  696. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  697. }
  698. /*
  699. * Enable hw supervised mode for all clockdomains if it's
  700. * supported. Initiate sleep transition for other clockdomains, if
  701. * they are not used
  702. */
  703. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  704. {
  705. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  706. omap2_clkdm_allow_idle(clkdm);
  707. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  708. atomic_read(&clkdm->usecount) == 0)
  709. omap2_clkdm_sleep(clkdm);
  710. return 0;
  711. }
  712. void omap_push_sram_idle(void)
  713. {
  714. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  715. omap34xx_cpu_suspend_sz);
  716. }
  717. static int __init omap3_pm_init(void)
  718. {
  719. struct power_state *pwrst, *tmp;
  720. int ret;
  721. if (!cpu_is_omap34xx())
  722. return -ENODEV;
  723. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  724. /* XXX prcm_setup_regs needs to be before enabling hw
  725. * supervised mode for powerdomains */
  726. prcm_setup_regs();
  727. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  728. (irq_handler_t)prcm_interrupt_handler,
  729. IRQF_DISABLED, "prcm", NULL);
  730. if (ret) {
  731. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  732. INT_34XX_PRCM_MPU_IRQ);
  733. goto err1;
  734. }
  735. ret = pwrdm_for_each(pwrdms_setup, NULL);
  736. if (ret) {
  737. printk(KERN_ERR "Failed to setup powerdomains\n");
  738. goto err2;
  739. }
  740. (void) clkdm_for_each(clkdms_setup, NULL);
  741. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  742. if (mpu_pwrdm == NULL) {
  743. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  744. goto err2;
  745. }
  746. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  747. per_pwrdm = pwrdm_lookup("per_pwrdm");
  748. core_pwrdm = pwrdm_lookup("core_pwrdm");
  749. omap_push_sram_idle();
  750. #ifdef CONFIG_SUSPEND
  751. suspend_set_ops(&omap_pm_ops);
  752. #endif /* CONFIG_SUSPEND */
  753. pm_idle = omap3_pm_idle;
  754. pwrdm_add_wkdep(neon_pwrdm, mpu_pwrdm);
  755. /*
  756. * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
  757. * IO-pad wakeup. Otherwise it will unnecessarily waste power
  758. * waking up PER with every CORE wakeup - see
  759. * http://marc.info/?l=linux-omap&m=121852150710062&w=2
  760. */
  761. pwrdm_add_wkdep(per_pwrdm, core_pwrdm);
  762. err1:
  763. return ret;
  764. err2:
  765. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  766. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  767. list_del(&pwrst->node);
  768. kfree(pwrst);
  769. }
  770. return ret;
  771. }
  772. late_initcall(omap3_pm_init);