sdio_chip.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* ***** SDIO interface chip backplane handle functions ***** */
  17. #include <linux/types.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/mmc/card.h>
  20. #include <linux/ssb/ssb_regs.h>
  21. #include <chipcommon.h>
  22. #include <brcm_hw_ids.h>
  23. #include <brcmu_wifi.h>
  24. #include <brcmu_utils.h>
  25. #include <soc.h>
  26. #include "dhd.h"
  27. #include "dhd_dbg.h"
  28. #include "sdio_host.h"
  29. #include "sdio_chip.h"
  30. /* chip core base & ramsize */
  31. /* bcm4329 */
  32. /* SDIO device core, ID 0x829 */
  33. #define BCM4329_CORE_BUS_BASE 0x18011000
  34. /* internal memory core, ID 0x80e */
  35. #define BCM4329_CORE_SOCRAM_BASE 0x18003000
  36. /* ARM Cortex M3 core, ID 0x82a */
  37. #define BCM4329_CORE_ARM_BASE 0x18002000
  38. #define BCM4329_RAMSIZE 0x48000
  39. #define SBCOREREV(sbidh) \
  40. ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
  41. ((sbidh) & SSB_IDHIGH_RCLO))
  42. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  43. /* SDIO Pad drive strength to select value mappings */
  44. struct sdiod_drive_str {
  45. u8 strength; /* Pad Drive Strength in mA */
  46. u8 sel; /* Chip-specific select value */
  47. };
  48. /* SDIO Drive Strength to sel value table for PMU Rev 1 */
  49. static const struct sdiod_drive_str sdiod_drive_strength_tab1[] = {
  50. {
  51. 4, 0x2}, {
  52. 2, 0x3}, {
  53. 1, 0x0}, {
  54. 0, 0x0}
  55. };
  56. /* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
  57. static const struct sdiod_drive_str sdiod_drive_strength_tab2[] = {
  58. {
  59. 12, 0x7}, {
  60. 10, 0x6}, {
  61. 8, 0x5}, {
  62. 6, 0x4}, {
  63. 4, 0x2}, {
  64. 2, 0x1}, {
  65. 0, 0x0}
  66. };
  67. /* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
  68. static const struct sdiod_drive_str sdiod_drive_strength_tab3[] = {
  69. {
  70. 32, 0x7}, {
  71. 26, 0x6}, {
  72. 22, 0x5}, {
  73. 16, 0x4}, {
  74. 12, 0x3}, {
  75. 8, 0x2}, {
  76. 4, 0x1}, {
  77. 0, 0x0}
  78. };
  79. static u32
  80. brcmf_sdio_chip_corerev(struct brcmf_sdio_dev *sdiodev,
  81. u32 corebase)
  82. {
  83. u32 regdata;
  84. regdata = brcmf_sdcard_reg_read(sdiodev,
  85. CORE_SB(corebase, sbidhigh), 4);
  86. return SBCOREREV(regdata);
  87. }
  88. bool
  89. brcmf_sdio_chip_iscoreup(struct brcmf_sdio_dev *sdiodev,
  90. u32 corebase)
  91. {
  92. u32 regdata;
  93. regdata = brcmf_sdcard_reg_read(sdiodev,
  94. CORE_SB(corebase, sbtmstatelow), 4);
  95. regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
  96. SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
  97. return (SSB_TMSLOW_CLOCK == regdata);
  98. }
  99. void
  100. brcmf_sdio_chip_coredisable(struct brcmf_sdio_dev *sdiodev, u32 corebase)
  101. {
  102. u32 regdata;
  103. regdata = brcmf_sdcard_reg_read(sdiodev,
  104. CORE_SB(corebase, sbtmstatelow), 4);
  105. if (regdata & SSB_TMSLOW_RESET)
  106. return;
  107. regdata = brcmf_sdcard_reg_read(sdiodev,
  108. CORE_SB(corebase, sbtmstatelow), 4);
  109. if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
  110. /*
  111. * set target reject and spin until busy is clear
  112. * (preserve core-specific bits)
  113. */
  114. regdata = brcmf_sdcard_reg_read(sdiodev,
  115. CORE_SB(corebase, sbtmstatelow), 4);
  116. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow),
  117. 4, regdata | SSB_TMSLOW_REJECT);
  118. regdata = brcmf_sdcard_reg_read(sdiodev,
  119. CORE_SB(corebase, sbtmstatelow), 4);
  120. udelay(1);
  121. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  122. CORE_SB(corebase, sbtmstatehigh), 4) &
  123. SSB_TMSHIGH_BUSY), 100000);
  124. regdata = brcmf_sdcard_reg_read(sdiodev,
  125. CORE_SB(corebase, sbtmstatehigh), 4);
  126. if (regdata & SSB_TMSHIGH_BUSY)
  127. brcmf_dbg(ERROR, "core state still busy\n");
  128. regdata = brcmf_sdcard_reg_read(sdiodev,
  129. CORE_SB(corebase, sbidlow), 4);
  130. if (regdata & SSB_IDLOW_INITIATOR) {
  131. regdata = brcmf_sdcard_reg_read(sdiodev,
  132. CORE_SB(corebase, sbimstate), 4) |
  133. SSB_IMSTATE_REJECT;
  134. brcmf_sdcard_reg_write(sdiodev,
  135. CORE_SB(corebase, sbimstate), 4,
  136. regdata);
  137. regdata = brcmf_sdcard_reg_read(sdiodev,
  138. CORE_SB(corebase, sbimstate), 4);
  139. udelay(1);
  140. SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
  141. CORE_SB(corebase, sbimstate), 4) &
  142. SSB_IMSTATE_BUSY), 100000);
  143. }
  144. /* set reset and reject while enabling the clocks */
  145. brcmf_sdcard_reg_write(sdiodev,
  146. CORE_SB(corebase, sbtmstatelow), 4,
  147. (SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  148. SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  149. regdata = brcmf_sdcard_reg_read(sdiodev,
  150. CORE_SB(corebase, sbtmstatelow), 4);
  151. udelay(10);
  152. /* clear the initiator reject bit */
  153. regdata = brcmf_sdcard_reg_read(sdiodev,
  154. CORE_SB(corebase, sbidlow), 4);
  155. if (regdata & SSB_IDLOW_INITIATOR) {
  156. regdata = brcmf_sdcard_reg_read(sdiodev,
  157. CORE_SB(corebase, sbimstate), 4) &
  158. ~SSB_IMSTATE_REJECT;
  159. brcmf_sdcard_reg_write(sdiodev,
  160. CORE_SB(corebase, sbimstate), 4,
  161. regdata);
  162. }
  163. }
  164. /* leave reset and reject asserted */
  165. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  166. (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET));
  167. udelay(1);
  168. }
  169. void
  170. brcmf_sdio_chip_resetcore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
  171. {
  172. u32 regdata;
  173. /*
  174. * Must do the disable sequence first to work for
  175. * arbitrary current core state.
  176. */
  177. brcmf_sdio_chip_coredisable(sdiodev, corebase);
  178. /*
  179. * Now do the initialization sequence.
  180. * set reset while enabling the clock and
  181. * forcing them on throughout the core
  182. */
  183. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  184. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET);
  185. udelay(1);
  186. regdata = brcmf_sdcard_reg_read(sdiodev,
  187. CORE_SB(corebase, sbtmstatehigh), 4);
  188. if (regdata & SSB_TMSHIGH_SERR)
  189. brcmf_sdcard_reg_write(sdiodev,
  190. CORE_SB(corebase, sbtmstatehigh), 4, 0);
  191. regdata = brcmf_sdcard_reg_read(sdiodev,
  192. CORE_SB(corebase, sbimstate), 4);
  193. if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
  194. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbimstate), 4,
  195. regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO));
  196. /* clear reset and allow it to propagate throughout the core */
  197. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
  198. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK);
  199. udelay(1);
  200. /* leave clock enabled */
  201. brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow),
  202. 4, SSB_TMSLOW_CLOCK);
  203. udelay(1);
  204. }
  205. static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  206. struct chip_info *ci, u32 regs)
  207. {
  208. u32 regdata;
  209. /*
  210. * Get CC core rev
  211. * Chipid is assume to be at offset 0 from regs arg
  212. * For different chiptypes or old sdio hosts w/o chipcommon,
  213. * other ways of recognition should be added here.
  214. */
  215. ci->cccorebase = regs;
  216. regdata = brcmf_sdcard_reg_read(sdiodev,
  217. CORE_CC_REG(ci->cccorebase, chipid), 4);
  218. ci->chip = regdata & CID_ID_MASK;
  219. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  220. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  221. /* Address of cores for new chips should be added here */
  222. switch (ci->chip) {
  223. case BCM4329_CHIP_ID:
  224. ci->buscorebase = BCM4329_CORE_BUS_BASE;
  225. ci->ramcorebase = BCM4329_CORE_SOCRAM_BASE;
  226. ci->armcorebase = BCM4329_CORE_ARM_BASE;
  227. ci->ramsize = BCM4329_RAMSIZE;
  228. break;
  229. default:
  230. brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
  231. return -ENODEV;
  232. }
  233. return 0;
  234. }
  235. static int
  236. brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
  237. {
  238. int err = 0;
  239. u8 clkval, clkset;
  240. /* Try forcing SDIO core to do ALPAvail request only */
  241. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  242. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  243. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  244. if (err) {
  245. brcmf_dbg(ERROR, "error writing for HT off\n");
  246. return err;
  247. }
  248. /* If register supported, wait for ALPAvail and then force ALP */
  249. /* This may take up to 15 milliseconds */
  250. clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  251. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  252. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  253. brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  254. clkset, clkval);
  255. return -EACCES;
  256. }
  257. SPINWAIT(((clkval = brcmf_sdcard_cfg_read(sdiodev, SDIO_FUNC_1,
  258. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  259. !SBSDIO_ALPAV(clkval)),
  260. PMU_MAX_TRANSITION_DLY);
  261. if (!SBSDIO_ALPAV(clkval)) {
  262. brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
  263. clkval);
  264. return -EBUSY;
  265. }
  266. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  267. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  268. SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  269. udelay(65);
  270. /* Also, disable the extra SDIO pull-ups */
  271. brcmf_sdcard_cfg_write(sdiodev, SDIO_FUNC_1,
  272. SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  273. return 0;
  274. }
  275. static void
  276. brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
  277. struct chip_info *ci)
  278. {
  279. u32 regdata;
  280. /* get chipcommon rev */
  281. ci->ccrev = brcmf_sdio_chip_corerev(sdiodev, ci->cccorebase);
  282. /* get chipcommon capabilites */
  283. ci->cccaps = brcmf_sdcard_reg_read(sdiodev,
  284. CORE_CC_REG(ci->cccorebase, capabilities), 4);
  285. /* get pmu caps & rev */
  286. if (ci->cccaps & CC_CAP_PMU) {
  287. ci->pmucaps = brcmf_sdcard_reg_read(sdiodev,
  288. CORE_CC_REG(ci->cccorebase, pmucapabilities), 4);
  289. ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
  290. }
  291. ci->buscorerev = brcmf_sdio_chip_corerev(sdiodev, ci->buscorebase);
  292. regdata = brcmf_sdcard_reg_read(sdiodev,
  293. CORE_SB(ci->buscorebase, sbidhigh), 4);
  294. ci->buscoretype = (regdata & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  295. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  296. ci->ccrev, ci->pmurev, ci->buscorerev, ci->buscoretype);
  297. /*
  298. * Make sure any on-chip ARM is off (in case strapping is wrong),
  299. * or downloaded code was already running.
  300. */
  301. brcmf_sdio_chip_coredisable(sdiodev, ci->armcorebase);
  302. }
  303. int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  304. struct chip_info **ci_ptr, u32 regs)
  305. {
  306. int ret;
  307. struct chip_info *ci;
  308. brcmf_dbg(TRACE, "Enter\n");
  309. /* alloc chip_info_t */
  310. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  311. if (!ci)
  312. return -ENOMEM;
  313. ret = brcmf_sdio_chip_buscoreprep(sdiodev);
  314. if (ret != 0)
  315. goto err;
  316. ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
  317. if (ret != 0)
  318. goto err;
  319. brcmf_sdio_chip_buscoresetup(sdiodev, ci);
  320. brcmf_sdcard_reg_write(sdiodev,
  321. CORE_CC_REG(ci->cccorebase, gpiopullup), 4, 0);
  322. brcmf_sdcard_reg_write(sdiodev,
  323. CORE_CC_REG(ci->cccorebase, gpiopulldown), 4, 0);
  324. *ci_ptr = ci;
  325. return 0;
  326. err:
  327. kfree(ci);
  328. return ret;
  329. }
  330. void
  331. brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
  332. {
  333. brcmf_dbg(TRACE, "Enter\n");
  334. kfree(*ci_ptr);
  335. *ci_ptr = NULL;
  336. }
  337. static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
  338. {
  339. const char *fmt;
  340. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  341. snprintf(buf, len, fmt, chipid);
  342. return buf;
  343. }
  344. void
  345. brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  346. struct chip_info *ci, u32 drivestrength)
  347. {
  348. struct sdiod_drive_str *str_tab = NULL;
  349. u32 str_mask = 0;
  350. u32 str_shift = 0;
  351. char chn[8];
  352. if (!(ci->cccaps & CC_CAP_PMU))
  353. return;
  354. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  355. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
  356. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab1;
  357. str_mask = 0x30000000;
  358. str_shift = 28;
  359. break;
  360. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
  361. case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
  362. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab2;
  363. str_mask = 0x00003800;
  364. str_shift = 11;
  365. break;
  366. case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
  367. str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab3;
  368. str_mask = 0x00003800;
  369. str_shift = 11;
  370. break;
  371. default:
  372. brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  373. brcmf_sdio_chip_name(ci->chip, chn, 8),
  374. ci->chiprev, ci->pmurev);
  375. break;
  376. }
  377. if (str_tab != NULL) {
  378. u32 drivestrength_sel = 0;
  379. u32 cc_data_temp;
  380. int i;
  381. for (i = 0; str_tab[i].strength != 0; i++) {
  382. if (drivestrength >= str_tab[i].strength) {
  383. drivestrength_sel = str_tab[i].sel;
  384. break;
  385. }
  386. }
  387. brcmf_sdcard_reg_write(sdiodev,
  388. CORE_CC_REG(ci->cccorebase, chipcontrol_addr),
  389. 4, 1);
  390. cc_data_temp = brcmf_sdcard_reg_read(sdiodev,
  391. CORE_CC_REG(ci->cccorebase, chipcontrol_addr), 4);
  392. cc_data_temp &= ~str_mask;
  393. drivestrength_sel <<= str_shift;
  394. cc_data_temp |= drivestrength_sel;
  395. brcmf_sdcard_reg_write(sdiodev,
  396. CORE_CC_REG(ci->cccorebase, chipcontrol_addr),
  397. 4, cc_data_temp);
  398. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  399. drivestrength, cc_data_temp);
  400. }
  401. }