intel_i2c.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_port {
  37. const char *name;
  38. int reg;
  39. };
  40. static const struct gmbus_port gmbus_ports[] = {
  41. { "ssc", GPIOB },
  42. { "vga", GPIOA },
  43. { "panel", GPIOC },
  44. { "dpc", GPIOD },
  45. { "dpb", GPIOE },
  46. { "dpd", GPIOF },
  47. };
  48. /* Intel GPIO access functions */
  49. #define I2C_RISEFALL_TIME 10
  50. static inline struct intel_gmbus *
  51. to_intel_gmbus(struct i2c_adapter *i2c)
  52. {
  53. return container_of(i2c, struct intel_gmbus, adapter);
  54. }
  55. void
  56. intel_i2c_reset(struct drm_device *dev)
  57. {
  58. struct drm_i915_private *dev_priv = dev->dev_private;
  59. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  60. }
  61. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  62. {
  63. u32 val;
  64. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  65. if (!IS_PINEVIEW(dev_priv->dev))
  66. return;
  67. val = I915_READ(DSPCLK_GATE_D);
  68. if (enable)
  69. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  70. else
  71. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  72. I915_WRITE(DSPCLK_GATE_D, val);
  73. }
  74. static u32 get_reserved(struct intel_gmbus *bus)
  75. {
  76. struct drm_i915_private *dev_priv = bus->dev_priv;
  77. struct drm_device *dev = dev_priv->dev;
  78. u32 reserved = 0;
  79. /* On most chips, these bits must be preserved in software. */
  80. if (!IS_I830(dev) && !IS_845G(dev))
  81. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  82. (GPIO_DATA_PULLUP_DISABLE |
  83. GPIO_CLOCK_PULLUP_DISABLE);
  84. return reserved;
  85. }
  86. static int get_clock(void *data)
  87. {
  88. struct intel_gmbus *bus = data;
  89. struct drm_i915_private *dev_priv = bus->dev_priv;
  90. u32 reserved = get_reserved(bus);
  91. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  92. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  93. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  94. }
  95. static int get_data(void *data)
  96. {
  97. struct intel_gmbus *bus = data;
  98. struct drm_i915_private *dev_priv = bus->dev_priv;
  99. u32 reserved = get_reserved(bus);
  100. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  101. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  102. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  103. }
  104. static void set_clock(void *data, int state_high)
  105. {
  106. struct intel_gmbus *bus = data;
  107. struct drm_i915_private *dev_priv = bus->dev_priv;
  108. u32 reserved = get_reserved(bus);
  109. u32 clock_bits;
  110. if (state_high)
  111. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  112. else
  113. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  114. GPIO_CLOCK_VAL_MASK;
  115. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  116. POSTING_READ(bus->gpio_reg);
  117. }
  118. static void set_data(void *data, int state_high)
  119. {
  120. struct intel_gmbus *bus = data;
  121. struct drm_i915_private *dev_priv = bus->dev_priv;
  122. u32 reserved = get_reserved(bus);
  123. u32 data_bits;
  124. if (state_high)
  125. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  126. else
  127. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  128. GPIO_DATA_VAL_MASK;
  129. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  130. POSTING_READ(bus->gpio_reg);
  131. }
  132. static int
  133. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  134. {
  135. struct intel_gmbus *bus = container_of(adapter,
  136. struct intel_gmbus,
  137. adapter);
  138. struct drm_i915_private *dev_priv = bus->dev_priv;
  139. intel_i2c_reset(dev_priv->dev);
  140. intel_i2c_quirk_set(dev_priv, true);
  141. set_data(bus, 1);
  142. set_clock(bus, 1);
  143. udelay(I2C_RISEFALL_TIME);
  144. return 0;
  145. }
  146. static void
  147. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  148. {
  149. struct intel_gmbus *bus = container_of(adapter,
  150. struct intel_gmbus,
  151. adapter);
  152. struct drm_i915_private *dev_priv = bus->dev_priv;
  153. set_data(bus, 1);
  154. set_clock(bus, 1);
  155. intel_i2c_quirk_set(dev_priv, false);
  156. }
  157. static void
  158. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  159. {
  160. struct drm_i915_private *dev_priv = bus->dev_priv;
  161. struct i2c_algo_bit_data *algo;
  162. algo = &bus->bit_algo;
  163. /* -1 to map pin pair to gmbus index */
  164. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
  165. bus->adapter.algo_data = algo;
  166. algo->setsda = set_data;
  167. algo->setscl = set_clock;
  168. algo->getsda = get_data;
  169. algo->getscl = get_clock;
  170. algo->pre_xfer = intel_gpio_pre_xfer;
  171. algo->post_xfer = intel_gpio_post_xfer;
  172. algo->udelay = I2C_RISEFALL_TIME;
  173. algo->timeout = usecs_to_jiffies(2200);
  174. algo->data = bus;
  175. }
  176. static int
  177. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  178. u32 gmbus2_status)
  179. {
  180. int ret;
  181. int reg_offset = dev_priv->gpio_mmio_base;
  182. u32 gmbus2;
  183. ret = wait_for((gmbus2 = I915_READ(GMBUS2 + reg_offset)) &
  184. (GMBUS_SATOER | gmbus2_status),
  185. 50);
  186. if (gmbus2 & GMBUS_SATOER)
  187. return -ENXIO;
  188. return ret;
  189. }
  190. static int
  191. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  192. u32 gmbus1_index)
  193. {
  194. int reg_offset = dev_priv->gpio_mmio_base;
  195. u16 len = msg->len;
  196. u8 *buf = msg->buf;
  197. I915_WRITE(GMBUS1 + reg_offset,
  198. gmbus1_index |
  199. GMBUS_CYCLE_WAIT |
  200. (len << GMBUS_BYTE_COUNT_SHIFT) |
  201. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  202. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  203. while (len) {
  204. int ret;
  205. u32 val, loop = 0;
  206. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY);
  207. if (ret)
  208. return ret;
  209. val = I915_READ(GMBUS3 + reg_offset);
  210. do {
  211. *buf++ = val & 0xff;
  212. val >>= 8;
  213. } while (--len && ++loop < 4);
  214. }
  215. return 0;
  216. }
  217. static int
  218. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  219. {
  220. int reg_offset = dev_priv->gpio_mmio_base;
  221. u16 len = msg->len;
  222. u8 *buf = msg->buf;
  223. u32 val, loop;
  224. val = loop = 0;
  225. while (len && loop < 4) {
  226. val |= *buf++ << (8 * loop++);
  227. len -= 1;
  228. }
  229. I915_WRITE(GMBUS3 + reg_offset, val);
  230. I915_WRITE(GMBUS1 + reg_offset,
  231. GMBUS_CYCLE_WAIT |
  232. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  233. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  234. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  235. while (len) {
  236. int ret;
  237. val = loop = 0;
  238. do {
  239. val |= *buf++ << (8 * loop);
  240. } while (--len && ++loop < 4);
  241. I915_WRITE(GMBUS3 + reg_offset, val);
  242. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY);
  243. if (ret)
  244. return ret;
  245. }
  246. return 0;
  247. }
  248. /*
  249. * The gmbus controller can combine a 1 or 2 byte write with a read that
  250. * immediately follows it by using an "INDEX" cycle.
  251. */
  252. static bool
  253. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  254. {
  255. return (i + 1 < num &&
  256. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  257. (msgs[i + 1].flags & I2C_M_RD));
  258. }
  259. static int
  260. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  261. {
  262. int reg_offset = dev_priv->gpio_mmio_base;
  263. u32 gmbus1_index = 0;
  264. u32 gmbus5 = 0;
  265. int ret;
  266. if (msgs[0].len == 2)
  267. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  268. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  269. if (msgs[0].len == 1)
  270. gmbus1_index = GMBUS_CYCLE_INDEX |
  271. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  272. /* GMBUS5 holds 16-bit index */
  273. if (gmbus5)
  274. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  275. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  276. /* Clear GMBUS5 after each index transfer */
  277. if (gmbus5)
  278. I915_WRITE(GMBUS5 + reg_offset, 0);
  279. return ret;
  280. }
  281. static int
  282. gmbus_xfer(struct i2c_adapter *adapter,
  283. struct i2c_msg *msgs,
  284. int num)
  285. {
  286. struct intel_gmbus *bus = container_of(adapter,
  287. struct intel_gmbus,
  288. adapter);
  289. struct drm_i915_private *dev_priv = bus->dev_priv;
  290. int i, reg_offset;
  291. int ret = 0;
  292. mutex_lock(&dev_priv->gmbus_mutex);
  293. if (bus->force_bit) {
  294. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  295. goto out;
  296. }
  297. reg_offset = dev_priv->gpio_mmio_base;
  298. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  299. for (i = 0; i < num; i++) {
  300. if (gmbus_is_index_read(msgs, i, num)) {
  301. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  302. i += 1; /* set i to the index of the read xfer */
  303. } else if (msgs[i].flags & I2C_M_RD) {
  304. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  305. } else {
  306. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  307. }
  308. if (ret == -ETIMEDOUT)
  309. goto timeout;
  310. if (ret == -ENXIO)
  311. goto clear_err;
  312. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE);
  313. if (ret == -ENXIO)
  314. goto clear_err;
  315. if (ret)
  316. goto timeout;
  317. }
  318. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  319. * a STOP on the very first cycle. To simplify the code we
  320. * unconditionally generate the STOP condition with an additional gmbus
  321. * cycle. */
  322. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  323. /* Mark the GMBUS interface as disabled after waiting for idle.
  324. * We will re-enable it at the start of the next xfer,
  325. * till then let it sleep.
  326. */
  327. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0,
  328. 10)) {
  329. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  330. adapter->name);
  331. ret = -ETIMEDOUT;
  332. }
  333. I915_WRITE(GMBUS0 + reg_offset, 0);
  334. ret = ret ?: i;
  335. goto out;
  336. clear_err:
  337. /*
  338. * Wait for bus to IDLE before clearing NAK.
  339. * If we clear the NAK while bus is still active, then it will stay
  340. * active and the next transaction may fail.
  341. *
  342. * If no ACK is received during the address phase of a transaction, the
  343. * adapter must report -ENXIO. It is not clear what to return if no ACK
  344. * is received at other times. But we have to be careful to not return
  345. * spurious -ENXIO because that will prevent i2c and drm edid functions
  346. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  347. * timing out seems to happen when there _is_ a ddc chip present, but
  348. * it's slow responding and only answers on the 2nd retry.
  349. */
  350. ret = -ENXIO;
  351. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0,
  352. 10)) {
  353. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  354. adapter->name);
  355. ret = -ETIMEDOUT;
  356. }
  357. /* Toggle the Software Clear Interrupt bit. This has the effect
  358. * of resetting the GMBUS controller and so clearing the
  359. * BUS_ERROR raised by the slave's NAK.
  360. */
  361. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  362. I915_WRITE(GMBUS1 + reg_offset, 0);
  363. I915_WRITE(GMBUS0 + reg_offset, 0);
  364. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  365. adapter->name, msgs[i].addr,
  366. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  367. goto out;
  368. timeout:
  369. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  370. bus->adapter.name, bus->reg0 & 0xff);
  371. I915_WRITE(GMBUS0 + reg_offset, 0);
  372. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  373. bus->force_bit = 1;
  374. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  375. out:
  376. mutex_unlock(&dev_priv->gmbus_mutex);
  377. return ret;
  378. }
  379. static u32 gmbus_func(struct i2c_adapter *adapter)
  380. {
  381. return i2c_bit_algo.functionality(adapter) &
  382. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  383. /* I2C_FUNC_10BIT_ADDR | */
  384. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  385. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  386. }
  387. static const struct i2c_algorithm gmbus_algorithm = {
  388. .master_xfer = gmbus_xfer,
  389. .functionality = gmbus_func
  390. };
  391. /**
  392. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  393. * @dev: DRM device
  394. */
  395. int intel_setup_gmbus(struct drm_device *dev)
  396. {
  397. struct drm_i915_private *dev_priv = dev->dev_private;
  398. int ret, i;
  399. if (HAS_PCH_SPLIT(dev))
  400. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  401. else
  402. dev_priv->gpio_mmio_base = 0;
  403. mutex_init(&dev_priv->gmbus_mutex);
  404. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  405. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  406. u32 port = i + 1; /* +1 to map gmbus index to pin pair */
  407. bus->adapter.owner = THIS_MODULE;
  408. bus->adapter.class = I2C_CLASS_DDC;
  409. snprintf(bus->adapter.name,
  410. sizeof(bus->adapter.name),
  411. "i915 gmbus %s",
  412. gmbus_ports[i].name);
  413. bus->adapter.dev.parent = &dev->pdev->dev;
  414. bus->dev_priv = dev_priv;
  415. bus->adapter.algo = &gmbus_algorithm;
  416. /* By default use a conservative clock rate */
  417. bus->reg0 = port | GMBUS_RATE_100KHZ;
  418. /* gmbus seems to be broken on i830 */
  419. if (IS_I830(dev))
  420. bus->force_bit = 1;
  421. intel_gpio_setup(bus, port);
  422. ret = i2c_add_adapter(&bus->adapter);
  423. if (ret)
  424. goto err;
  425. }
  426. intel_i2c_reset(dev_priv->dev);
  427. return 0;
  428. err:
  429. while (--i) {
  430. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  431. i2c_del_adapter(&bus->adapter);
  432. }
  433. return ret;
  434. }
  435. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  436. unsigned port)
  437. {
  438. WARN_ON(!intel_gmbus_is_port_valid(port));
  439. /* -1 to map pin pair to gmbus index */
  440. return (intel_gmbus_is_port_valid(port)) ?
  441. &dev_priv->gmbus[port - 1].adapter : NULL;
  442. }
  443. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  444. {
  445. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  446. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  447. }
  448. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  449. {
  450. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  451. bus->force_bit += force_bit ? 1 : -1;
  452. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  453. force_bit ? "en" : "dis", adapter->name,
  454. bus->force_bit);
  455. }
  456. void intel_teardown_gmbus(struct drm_device *dev)
  457. {
  458. struct drm_i915_private *dev_priv = dev->dev_private;
  459. int i;
  460. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  461. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  462. i2c_del_adapter(&bus->adapter);
  463. }
  464. }