time-ts.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * Based on arm clockevents implementation and old bfin time tick.
  3. *
  4. * Copyright 2008-2009 Analog Devics Inc.
  5. * 2008 GeoTechnologies
  6. * Vitja Makarov
  7. *
  8. * Licensed under the GPL-2
  9. */
  10. #include <linux/module.h>
  11. #include <linux/profile.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/time.h>
  14. #include <linux/timex.h>
  15. #include <linux/irq.h>
  16. #include <linux/clocksource.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/cpufreq.h>
  19. #include <asm/blackfin.h>
  20. #include <asm/time.h>
  21. #include <asm/gptimers.h>
  22. #include <asm/nmi.h>
  23. /* Accelerators for sched_clock()
  24. * convert from cycles(64bits) => nanoseconds (64bits)
  25. * basic equation:
  26. * ns = cycles / (freq / ns_per_sec)
  27. * ns = cycles * (ns_per_sec / freq)
  28. * ns = cycles * (10^9 / (cpu_khz * 10^3))
  29. * ns = cycles * (10^6 / cpu_khz)
  30. *
  31. * Then we use scaling math (suggested by george@mvista.com) to get:
  32. * ns = cycles * (10^6 * SC / cpu_khz) / SC
  33. * ns = cycles * cyc2ns_scale / SC
  34. *
  35. * And since SC is a constant power of two, we can convert the div
  36. * into a shift.
  37. *
  38. * We can use khz divisor instead of mhz to keep a better precision, since
  39. * cyc2ns_scale is limited to 10^6 * 2^10, which fits in 32 bits.
  40. * (mathieu.desnoyers@polymtl.ca)
  41. *
  42. * -johnstul@us.ibm.com "math is hard, lets go shopping!"
  43. */
  44. #define CYC2NS_SCALE_FACTOR 10 /* 2^10, carefully chosen */
  45. #if defined(CONFIG_CYCLES_CLOCKSOURCE)
  46. static notrace cycle_t bfin_read_cycles(struct clocksource *cs)
  47. {
  48. return __bfin_cycles_off + (get_cycles() << __bfin_cycles_mod);
  49. }
  50. static struct clocksource bfin_cs_cycles = {
  51. .name = "bfin_cs_cycles",
  52. .rating = 400,
  53. .read = bfin_read_cycles,
  54. .mask = CLOCKSOURCE_MASK(64),
  55. .shift = CYC2NS_SCALE_FACTOR,
  56. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  57. };
  58. static inline unsigned long long bfin_cs_cycles_sched_clock(void)
  59. {
  60. return clocksource_cyc2ns(bfin_read_cycles(&bfin_cs_cycles),
  61. bfin_cs_cycles.mult, bfin_cs_cycles.shift);
  62. }
  63. static int __init bfin_cs_cycles_init(void)
  64. {
  65. bfin_cs_cycles.mult = \
  66. clocksource_hz2mult(get_cclk(), bfin_cs_cycles.shift);
  67. if (clocksource_register(&bfin_cs_cycles))
  68. panic("failed to register clocksource");
  69. return 0;
  70. }
  71. #else
  72. # define bfin_cs_cycles_init()
  73. #endif
  74. #ifdef CONFIG_GPTMR0_CLOCKSOURCE
  75. void __init setup_gptimer0(void)
  76. {
  77. disable_gptimers(TIMER0bit);
  78. set_gptimer_config(TIMER0_id, \
  79. TIMER_OUT_DIS | TIMER_PERIOD_CNT | TIMER_MODE_PWM);
  80. set_gptimer_period(TIMER0_id, -1);
  81. set_gptimer_pwidth(TIMER0_id, -2);
  82. SSYNC();
  83. enable_gptimers(TIMER0bit);
  84. }
  85. static cycle_t bfin_read_gptimer0(struct clocksource *cs)
  86. {
  87. return bfin_read_TIMER0_COUNTER();
  88. }
  89. static struct clocksource bfin_cs_gptimer0 = {
  90. .name = "bfin_cs_gptimer0",
  91. .rating = 350,
  92. .read = bfin_read_gptimer0,
  93. .mask = CLOCKSOURCE_MASK(32),
  94. .shift = CYC2NS_SCALE_FACTOR,
  95. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  96. };
  97. static inline unsigned long long bfin_cs_gptimer0_sched_clock(void)
  98. {
  99. return clocksource_cyc2ns(bfin_read_TIMER0_COUNTER(),
  100. bfin_cs_gptimer0.mult, bfin_cs_gptimer0.shift);
  101. }
  102. static int __init bfin_cs_gptimer0_init(void)
  103. {
  104. setup_gptimer0();
  105. bfin_cs_gptimer0.mult = \
  106. clocksource_hz2mult(get_sclk(), bfin_cs_gptimer0.shift);
  107. if (clocksource_register(&bfin_cs_gptimer0))
  108. panic("failed to register clocksource");
  109. return 0;
  110. }
  111. #else
  112. # define bfin_cs_gptimer0_init()
  113. #endif
  114. #if defined(CONFIG_GPTMR0_CLOCKSOURCE) || defined(CONFIG_CYCLES_CLOCKSOURCE)
  115. /* prefer to use cycles since it has higher rating */
  116. notrace unsigned long long sched_clock(void)
  117. {
  118. #if defined(CONFIG_CYCLES_CLOCKSOURCE)
  119. return bfin_cs_cycles_sched_clock();
  120. #else
  121. return bfin_cs_gptimer0_sched_clock();
  122. #endif
  123. }
  124. #endif
  125. #if defined(CONFIG_TICKSOURCE_GPTMR0)
  126. static int bfin_gptmr0_set_next_event(unsigned long cycles,
  127. struct clock_event_device *evt)
  128. {
  129. disable_gptimers(TIMER0bit);
  130. /* it starts counting three SCLK cycles after the TIMENx bit is set */
  131. set_gptimer_pwidth(TIMER0_id, cycles - 3);
  132. enable_gptimers(TIMER0bit);
  133. return 0;
  134. }
  135. static void bfin_gptmr0_set_mode(enum clock_event_mode mode,
  136. struct clock_event_device *evt)
  137. {
  138. switch (mode) {
  139. case CLOCK_EVT_MODE_PERIODIC: {
  140. set_gptimer_config(TIMER0_id, \
  141. TIMER_OUT_DIS | TIMER_IRQ_ENA | \
  142. TIMER_PERIOD_CNT | TIMER_MODE_PWM);
  143. set_gptimer_period(TIMER0_id, get_sclk() / HZ);
  144. set_gptimer_pwidth(TIMER0_id, get_sclk() / HZ - 1);
  145. enable_gptimers(TIMER0bit);
  146. break;
  147. }
  148. case CLOCK_EVT_MODE_ONESHOT:
  149. disable_gptimers(TIMER0bit);
  150. set_gptimer_config(TIMER0_id, \
  151. TIMER_OUT_DIS | TIMER_IRQ_ENA | TIMER_MODE_PWM);
  152. set_gptimer_period(TIMER0_id, 0);
  153. break;
  154. case CLOCK_EVT_MODE_UNUSED:
  155. case CLOCK_EVT_MODE_SHUTDOWN:
  156. disable_gptimers(TIMER0bit);
  157. break;
  158. case CLOCK_EVT_MODE_RESUME:
  159. break;
  160. }
  161. }
  162. static void bfin_gptmr0_ack(void)
  163. {
  164. set_gptimer_status(TIMER_GROUP1, TIMER_STATUS_TIMIL0);
  165. }
  166. static void __init bfin_gptmr0_init(void)
  167. {
  168. disable_gptimers(TIMER0bit);
  169. }
  170. #ifdef CONFIG_CORE_TIMER_IRQ_L1
  171. __attribute__((l1_text))
  172. #endif
  173. irqreturn_t bfin_gptmr0_interrupt(int irq, void *dev_id)
  174. {
  175. struct clock_event_device *evt = dev_id;
  176. smp_mb();
  177. evt->event_handler(evt);
  178. bfin_gptmr0_ack();
  179. return IRQ_HANDLED;
  180. }
  181. static struct irqaction gptmr0_irq = {
  182. .name = "Blackfin GPTimer0",
  183. .flags = IRQF_DISABLED | IRQF_TIMER | \
  184. IRQF_IRQPOLL | IRQF_PERCPU,
  185. .handler = bfin_gptmr0_interrupt,
  186. };
  187. static struct clock_event_device clockevent_gptmr0 = {
  188. .name = "bfin_gptimer0",
  189. .rating = 300,
  190. .irq = IRQ_TIMER0,
  191. .shift = 32,
  192. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  193. .set_next_event = bfin_gptmr0_set_next_event,
  194. .set_mode = bfin_gptmr0_set_mode,
  195. };
  196. static void __init bfin_gptmr0_clockevent_init(struct clock_event_device *evt)
  197. {
  198. unsigned long clock_tick;
  199. clock_tick = get_sclk();
  200. evt->mult = div_sc(clock_tick, NSEC_PER_SEC, evt->shift);
  201. evt->max_delta_ns = clockevent_delta2ns(-1, evt);
  202. evt->min_delta_ns = clockevent_delta2ns(100, evt);
  203. evt->cpumask = cpumask_of(0);
  204. clockevents_register_device(evt);
  205. }
  206. #endif /* CONFIG_TICKSOURCE_GPTMR0 */
  207. #if defined(CONFIG_TICKSOURCE_CORETMR)
  208. /* per-cpu local core timer */
  209. static DEFINE_PER_CPU(struct clock_event_device, coretmr_events);
  210. static int bfin_coretmr_set_next_event(unsigned long cycles,
  211. struct clock_event_device *evt)
  212. {
  213. bfin_write_TCNTL(TMPWR);
  214. CSYNC();
  215. bfin_write_TCOUNT(cycles);
  216. CSYNC();
  217. bfin_write_TCNTL(TMPWR | TMREN);
  218. return 0;
  219. }
  220. static void bfin_coretmr_set_mode(enum clock_event_mode mode,
  221. struct clock_event_device *evt)
  222. {
  223. switch (mode) {
  224. case CLOCK_EVT_MODE_PERIODIC: {
  225. unsigned long tcount = ((get_cclk() / (HZ * TIME_SCALE)) - 1);
  226. bfin_write_TCNTL(TMPWR);
  227. CSYNC();
  228. bfin_write_TSCALE(TIME_SCALE - 1);
  229. bfin_write_TPERIOD(tcount);
  230. bfin_write_TCOUNT(tcount);
  231. CSYNC();
  232. bfin_write_TCNTL(TMPWR | TMREN | TAUTORLD);
  233. break;
  234. }
  235. case CLOCK_EVT_MODE_ONESHOT:
  236. bfin_write_TCNTL(TMPWR);
  237. CSYNC();
  238. bfin_write_TSCALE(TIME_SCALE - 1);
  239. bfin_write_TPERIOD(0);
  240. bfin_write_TCOUNT(0);
  241. break;
  242. case CLOCK_EVT_MODE_UNUSED:
  243. case CLOCK_EVT_MODE_SHUTDOWN:
  244. bfin_write_TCNTL(0);
  245. CSYNC();
  246. break;
  247. case CLOCK_EVT_MODE_RESUME:
  248. break;
  249. }
  250. }
  251. void bfin_coretmr_init(void)
  252. {
  253. /* power up the timer, but don't enable it just yet */
  254. bfin_write_TCNTL(TMPWR);
  255. CSYNC();
  256. /* the TSCALE prescaler counter. */
  257. bfin_write_TSCALE(TIME_SCALE - 1);
  258. bfin_write_TPERIOD(0);
  259. bfin_write_TCOUNT(0);
  260. CSYNC();
  261. }
  262. #ifdef CONFIG_CORE_TIMER_IRQ_L1
  263. __attribute__((l1_text))
  264. #endif
  265. irqreturn_t bfin_coretmr_interrupt(int irq, void *dev_id)
  266. {
  267. int cpu = smp_processor_id();
  268. struct clock_event_device *evt = &per_cpu(coretmr_events, cpu);
  269. smp_mb();
  270. evt->event_handler(evt);
  271. touch_nmi_watchdog();
  272. return IRQ_HANDLED;
  273. }
  274. static struct irqaction coretmr_irq = {
  275. .name = "Blackfin CoreTimer",
  276. .flags = IRQF_DISABLED | IRQF_TIMER | \
  277. IRQF_IRQPOLL | IRQF_PERCPU,
  278. .handler = bfin_coretmr_interrupt,
  279. };
  280. void bfin_coretmr_clockevent_init(void)
  281. {
  282. unsigned long clock_tick;
  283. unsigned int cpu = smp_processor_id();
  284. struct clock_event_device *evt = &per_cpu(coretmr_events, cpu);
  285. evt->name = "bfin_core_timer";
  286. evt->rating = 350;
  287. evt->irq = -1;
  288. evt->shift = 32;
  289. evt->features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
  290. evt->set_next_event = bfin_coretmr_set_next_event;
  291. evt->set_mode = bfin_coretmr_set_mode;
  292. clock_tick = get_cclk() / TIME_SCALE;
  293. evt->mult = div_sc(clock_tick, NSEC_PER_SEC, evt->shift);
  294. evt->max_delta_ns = clockevent_delta2ns(-1, evt);
  295. evt->min_delta_ns = clockevent_delta2ns(100, evt);
  296. evt->cpumask = cpumask_of(cpu);
  297. clockevents_register_device(evt);
  298. }
  299. #endif /* CONFIG_TICKSOURCE_CORETMR */
  300. void __init time_init(void)
  301. {
  302. time_t secs_since_1970 = (365 * 37 + 9) * 24 * 60 * 60; /* 1 Jan 2007 */
  303. #ifdef CONFIG_RTC_DRV_BFIN
  304. /* [#2663] hack to filter junk RTC values that would cause
  305. * userspace to have to deal with time values greater than
  306. * 2^31 seconds (which uClibc cannot cope with yet)
  307. */
  308. if ((bfin_read_RTC_STAT() & 0xC0000000) == 0xC0000000) {
  309. printk(KERN_NOTICE "bfin-rtc: invalid date; resetting\n");
  310. bfin_write_RTC_STAT(0);
  311. }
  312. #endif
  313. /* Initialize xtime. From now on, xtime is updated with timer interrupts */
  314. xtime.tv_sec = secs_since_1970;
  315. xtime.tv_nsec = 0;
  316. set_normalized_timespec(&wall_to_monotonic, -xtime.tv_sec, -xtime.tv_nsec);
  317. bfin_cs_cycles_init();
  318. bfin_cs_gptimer0_init();
  319. #if defined(CONFIG_TICKSOURCE_CORETMR)
  320. bfin_coretmr_init();
  321. setup_irq(IRQ_CORETMR, &coretmr_irq);
  322. bfin_coretmr_clockevent_init();
  323. #endif
  324. #if defined(CONFIG_TICKSOURCE_GPTMR0)
  325. bfin_gptmr0_init();
  326. setup_irq(IRQ_TIMER0, &gptmr0_irq);
  327. gptmr0_irq.dev_id = &clockevent_gptmr0;
  328. bfin_gptmr0_clockevent_init(&clockevent_gptmr0);
  329. #endif
  330. #if !defined(CONFIG_TICKSOURCE_CORETMR) && !defined(CONFIG_TICKSOURCE_GPTMR0)
  331. # error at least one clock event device is required
  332. #endif
  333. }