irq.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #ifndef CONFIG_S390
  12. #include <linux/linkage.h>
  13. #include <linux/cache.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/cpumask.h>
  16. #include <linux/gfp.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <linux/module.h>
  23. #include <asm/irq.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/irq_regs.h>
  26. struct seq_file;
  27. struct irq_desc;
  28. struct irq_data;
  29. typedef void (*irq_flow_handler_t)(unsigned int irq,
  30. struct irq_desc *desc);
  31. typedef void (*irq_preflow_handler_t)(struct irq_data *data);
  32. /*
  33. * IRQ line status.
  34. *
  35. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  36. *
  37. * IRQ_TYPE_NONE - default, unspecified type
  38. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  39. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  40. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  41. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  42. * IRQ_TYPE_LEVEL_LOW - low level triggered
  43. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  44. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  45. * IRQ_TYPE_PROBE - Special flag for probing in progress
  46. *
  47. * Bits which can be modified via irq_set/clear/modify_status_flags()
  48. * IRQ_LEVEL - Interrupt is level type. Will be also
  49. * updated in the code when the above trigger
  50. * bits are modified via irq_set_irq_type()
  51. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  52. * it from affinity setting
  53. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  54. * IRQ_NOREQUEST - Interrupt cannot be requested via
  55. * request_irq()
  56. * IRQ_NOTHREAD - Interrupt cannot be threaded
  57. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  58. * request/setup_irq()
  59. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  60. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  61. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  62. */
  63. enum {
  64. IRQ_TYPE_NONE = 0x00000000,
  65. IRQ_TYPE_EDGE_RISING = 0x00000001,
  66. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  67. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  68. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  69. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  70. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  71. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  72. IRQ_TYPE_PROBE = 0x00000010,
  73. IRQ_LEVEL = (1 << 8),
  74. IRQ_PER_CPU = (1 << 9),
  75. IRQ_NOPROBE = (1 << 10),
  76. IRQ_NOREQUEST = (1 << 11),
  77. IRQ_NOAUTOEN = (1 << 12),
  78. IRQ_NO_BALANCING = (1 << 13),
  79. IRQ_MOVE_PCNTXT = (1 << 14),
  80. IRQ_NESTED_THREAD = (1 << 15),
  81. IRQ_NOTHREAD = (1 << 16),
  82. };
  83. #define IRQF_MODIFY_MASK \
  84. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  85. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  86. IRQ_PER_CPU | IRQ_NESTED_THREAD)
  87. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  88. /*
  89. * Return value for chip->irq_set_affinity()
  90. *
  91. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  92. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  93. */
  94. enum {
  95. IRQ_SET_MASK_OK = 0,
  96. IRQ_SET_MASK_OK_NOCOPY,
  97. };
  98. struct msi_desc;
  99. struct irq_domain;
  100. /**
  101. * struct irq_data - per irq and irq chip data passed down to chip functions
  102. * @irq: interrupt number
  103. * @hwirq: hardware interrupt number, local to the interrupt domain
  104. * @node: node index useful for balancing
  105. * @state_use_accessors: status information for irq chip functions.
  106. * Use accessor functions to deal with it
  107. * @chip: low level interrupt hardware access
  108. * @domain: Interrupt translation domain; responsible for mapping
  109. * between hwirq number and linux irq number.
  110. * @handler_data: per-IRQ data for the irq_chip methods
  111. * @chip_data: platform-specific per-chip private data for the chip
  112. * methods, to allow shared chip implementations
  113. * @msi_desc: MSI descriptor
  114. * @affinity: IRQ affinity on SMP
  115. *
  116. * The fields here need to overlay the ones in irq_desc until we
  117. * cleaned up the direct references and switched everything over to
  118. * irq_data.
  119. */
  120. struct irq_data {
  121. unsigned int irq;
  122. unsigned long hwirq;
  123. unsigned int node;
  124. unsigned int state_use_accessors;
  125. struct irq_chip *chip;
  126. struct irq_domain *domain;
  127. void *handler_data;
  128. void *chip_data;
  129. struct msi_desc *msi_desc;
  130. #ifdef CONFIG_SMP
  131. cpumask_var_t affinity;
  132. #endif
  133. };
  134. /*
  135. * Bit masks for irq_data.state
  136. *
  137. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  138. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  139. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  140. * IRQD_PER_CPU - Interrupt is per cpu
  141. * IRQD_AFFINITY_SET - Interrupt affinity was set
  142. * IRQD_LEVEL - Interrupt is level triggered
  143. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  144. * from suspend
  145. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  146. * context
  147. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  148. * IRQD_IRQ_MASKED - Masked state of the interrupt
  149. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  150. */
  151. enum {
  152. IRQD_TRIGGER_MASK = 0xf,
  153. IRQD_SETAFFINITY_PENDING = (1 << 8),
  154. IRQD_NO_BALANCING = (1 << 10),
  155. IRQD_PER_CPU = (1 << 11),
  156. IRQD_AFFINITY_SET = (1 << 12),
  157. IRQD_LEVEL = (1 << 13),
  158. IRQD_WAKEUP_STATE = (1 << 14),
  159. IRQD_MOVE_PCNTXT = (1 << 15),
  160. IRQD_IRQ_DISABLED = (1 << 16),
  161. IRQD_IRQ_MASKED = (1 << 17),
  162. IRQD_IRQ_INPROGRESS = (1 << 18),
  163. };
  164. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  165. {
  166. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  167. }
  168. static inline bool irqd_is_per_cpu(struct irq_data *d)
  169. {
  170. return d->state_use_accessors & IRQD_PER_CPU;
  171. }
  172. static inline bool irqd_can_balance(struct irq_data *d)
  173. {
  174. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  175. }
  176. static inline bool irqd_affinity_was_set(struct irq_data *d)
  177. {
  178. return d->state_use_accessors & IRQD_AFFINITY_SET;
  179. }
  180. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  181. {
  182. d->state_use_accessors |= IRQD_AFFINITY_SET;
  183. }
  184. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  185. {
  186. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  187. }
  188. /*
  189. * Must only be called inside irq_chip.irq_set_type() functions.
  190. */
  191. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  192. {
  193. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  194. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  195. }
  196. static inline bool irqd_is_level_type(struct irq_data *d)
  197. {
  198. return d->state_use_accessors & IRQD_LEVEL;
  199. }
  200. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  201. {
  202. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  203. }
  204. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  205. {
  206. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  207. }
  208. static inline bool irqd_irq_disabled(struct irq_data *d)
  209. {
  210. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  211. }
  212. static inline bool irqd_irq_masked(struct irq_data *d)
  213. {
  214. return d->state_use_accessors & IRQD_IRQ_MASKED;
  215. }
  216. static inline bool irqd_irq_inprogress(struct irq_data *d)
  217. {
  218. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  219. }
  220. /*
  221. * Functions for chained handlers which can be enabled/disabled by the
  222. * standard disable_irq/enable_irq calls. Must be called with
  223. * irq_desc->lock held.
  224. */
  225. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  226. {
  227. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  228. }
  229. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  230. {
  231. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  232. }
  233. /**
  234. * struct irq_chip - hardware interrupt chip descriptor
  235. *
  236. * @name: name for /proc/interrupts
  237. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  238. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  239. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  240. * @irq_disable: disable the interrupt
  241. * @irq_ack: start of a new interrupt
  242. * @irq_mask: mask an interrupt source
  243. * @irq_mask_ack: ack and mask an interrupt source
  244. * @irq_unmask: unmask an interrupt source
  245. * @irq_eoi: end of interrupt
  246. * @irq_set_affinity: set the CPU affinity on SMP machines
  247. * @irq_retrigger: resend an IRQ to the CPU
  248. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  249. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  250. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  251. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  252. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  253. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  254. * @irq_suspend: function called from core code on suspend once per chip
  255. * @irq_resume: function called from core code on resume once per chip
  256. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  257. * @irq_print_chip: optional to print special chip info in show_interrupts
  258. * @flags: chip specific flags
  259. *
  260. * @release: release function solely used by UML
  261. */
  262. struct irq_chip {
  263. const char *name;
  264. unsigned int (*irq_startup)(struct irq_data *data);
  265. void (*irq_shutdown)(struct irq_data *data);
  266. void (*irq_enable)(struct irq_data *data);
  267. void (*irq_disable)(struct irq_data *data);
  268. void (*irq_ack)(struct irq_data *data);
  269. void (*irq_mask)(struct irq_data *data);
  270. void (*irq_mask_ack)(struct irq_data *data);
  271. void (*irq_unmask)(struct irq_data *data);
  272. void (*irq_eoi)(struct irq_data *data);
  273. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  274. int (*irq_retrigger)(struct irq_data *data);
  275. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  276. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  277. void (*irq_bus_lock)(struct irq_data *data);
  278. void (*irq_bus_sync_unlock)(struct irq_data *data);
  279. void (*irq_cpu_online)(struct irq_data *data);
  280. void (*irq_cpu_offline)(struct irq_data *data);
  281. void (*irq_suspend)(struct irq_data *data);
  282. void (*irq_resume)(struct irq_data *data);
  283. void (*irq_pm_shutdown)(struct irq_data *data);
  284. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  285. unsigned long flags;
  286. /* Currently used only by UML, might disappear one day.*/
  287. #ifdef CONFIG_IRQ_RELEASE_METHOD
  288. void (*release)(unsigned int irq, void *dev_id);
  289. #endif
  290. };
  291. /*
  292. * irq_chip specific flags
  293. *
  294. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  295. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  296. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  297. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  298. * when irq enabled
  299. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  300. */
  301. enum {
  302. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  303. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  304. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  305. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  306. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  307. };
  308. /* This include will go away once we isolated irq_desc usage to core code */
  309. #include <linux/irqdesc.h>
  310. /*
  311. * Pick up the arch-dependent methods:
  312. */
  313. #include <asm/hw_irq.h>
  314. #ifndef NR_IRQS_LEGACY
  315. # define NR_IRQS_LEGACY 0
  316. #endif
  317. #ifndef ARCH_IRQ_INIT_FLAGS
  318. # define ARCH_IRQ_INIT_FLAGS 0
  319. #endif
  320. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  321. struct irqaction;
  322. extern int setup_irq(unsigned int irq, struct irqaction *new);
  323. extern void remove_irq(unsigned int irq, struct irqaction *act);
  324. extern void irq_cpu_online(void);
  325. extern void irq_cpu_offline(void);
  326. extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
  327. #ifdef CONFIG_GENERIC_HARDIRQS
  328. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  329. void irq_move_irq(struct irq_data *data);
  330. void irq_move_masked_irq(struct irq_data *data);
  331. #else
  332. static inline void irq_move_irq(struct irq_data *data) { }
  333. static inline void irq_move_masked_irq(struct irq_data *data) { }
  334. #endif
  335. extern int no_irq_affinity;
  336. /*
  337. * Built-in IRQ handlers for various IRQ types,
  338. * callable via desc->handle_irq()
  339. */
  340. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  341. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  342. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  343. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  344. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  345. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  346. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  347. extern void handle_nested_irq(unsigned int irq);
  348. /* Handling of unhandled and spurious interrupts: */
  349. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  350. irqreturn_t action_ret);
  351. /* Enable/disable irq debugging output: */
  352. extern int noirqdebug_setup(char *str);
  353. /* Checks whether the interrupt can be requested by request_irq(): */
  354. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  355. /* Dummy irq-chip implementations: */
  356. extern struct irq_chip no_irq_chip;
  357. extern struct irq_chip dummy_irq_chip;
  358. extern void
  359. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  360. irq_flow_handler_t handle, const char *name);
  361. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  362. irq_flow_handler_t handle)
  363. {
  364. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  365. }
  366. extern void
  367. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  368. const char *name);
  369. static inline void
  370. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  371. {
  372. __irq_set_handler(irq, handle, 0, NULL);
  373. }
  374. /*
  375. * Set a highlevel chained flow handler for a given IRQ.
  376. * (a chained handler is automatically enabled and set to
  377. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  378. */
  379. static inline void
  380. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  381. {
  382. __irq_set_handler(irq, handle, 1, NULL);
  383. }
  384. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  385. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  386. {
  387. irq_modify_status(irq, 0, set);
  388. }
  389. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  390. {
  391. irq_modify_status(irq, clr, 0);
  392. }
  393. static inline void irq_set_noprobe(unsigned int irq)
  394. {
  395. irq_modify_status(irq, 0, IRQ_NOPROBE);
  396. }
  397. static inline void irq_set_probe(unsigned int irq)
  398. {
  399. irq_modify_status(irq, IRQ_NOPROBE, 0);
  400. }
  401. static inline void irq_set_nothread(unsigned int irq)
  402. {
  403. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  404. }
  405. static inline void irq_set_thread(unsigned int irq)
  406. {
  407. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  408. }
  409. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  410. {
  411. if (nest)
  412. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  413. else
  414. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  415. }
  416. /* Handle dynamic irq creation and destruction */
  417. extern unsigned int create_irq_nr(unsigned int irq_want, int node);
  418. extern int create_irq(void);
  419. extern void destroy_irq(unsigned int irq);
  420. /*
  421. * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
  422. * irq_free_desc instead.
  423. */
  424. extern void dynamic_irq_cleanup(unsigned int irq);
  425. static inline void dynamic_irq_init(unsigned int irq)
  426. {
  427. dynamic_irq_cleanup(irq);
  428. }
  429. /* Set/get chip/data for an IRQ: */
  430. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  431. extern int irq_set_handler_data(unsigned int irq, void *data);
  432. extern int irq_set_chip_data(unsigned int irq, void *data);
  433. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  434. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  435. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  436. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  437. {
  438. struct irq_data *d = irq_get_irq_data(irq);
  439. return d ? d->chip : NULL;
  440. }
  441. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  442. {
  443. return d->chip;
  444. }
  445. static inline void *irq_get_chip_data(unsigned int irq)
  446. {
  447. struct irq_data *d = irq_get_irq_data(irq);
  448. return d ? d->chip_data : NULL;
  449. }
  450. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  451. {
  452. return d->chip_data;
  453. }
  454. static inline void *irq_get_handler_data(unsigned int irq)
  455. {
  456. struct irq_data *d = irq_get_irq_data(irq);
  457. return d ? d->handler_data : NULL;
  458. }
  459. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  460. {
  461. return d->handler_data;
  462. }
  463. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  464. {
  465. struct irq_data *d = irq_get_irq_data(irq);
  466. return d ? d->msi_desc : NULL;
  467. }
  468. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  469. {
  470. return d->msi_desc;
  471. }
  472. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  473. struct module *owner);
  474. static inline int irq_alloc_descs(int irq, unsigned int from, unsigned int cnt,
  475. int node)
  476. {
  477. return __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE);
  478. }
  479. void irq_free_descs(unsigned int irq, unsigned int cnt);
  480. int irq_reserve_irqs(unsigned int from, unsigned int cnt);
  481. static inline int irq_alloc_desc(int node)
  482. {
  483. return irq_alloc_descs(-1, 0, 1, node);
  484. }
  485. static inline int irq_alloc_desc_at(unsigned int at, int node)
  486. {
  487. return irq_alloc_descs(at, at, 1, node);
  488. }
  489. static inline int irq_alloc_desc_from(unsigned int from, int node)
  490. {
  491. return irq_alloc_descs(-1, from, 1, node);
  492. }
  493. static inline void irq_free_desc(unsigned int irq)
  494. {
  495. irq_free_descs(irq, 1);
  496. }
  497. static inline int irq_reserve_irq(unsigned int irq)
  498. {
  499. return irq_reserve_irqs(irq, 1);
  500. }
  501. #ifndef irq_reg_writel
  502. # define irq_reg_writel(val, addr) writel(val, addr)
  503. #endif
  504. #ifndef irq_reg_readl
  505. # define irq_reg_readl(addr) readl(addr)
  506. #endif
  507. /**
  508. * struct irq_chip_regs - register offsets for struct irq_gci
  509. * @enable: Enable register offset to reg_base
  510. * @disable: Disable register offset to reg_base
  511. * @mask: Mask register offset to reg_base
  512. * @ack: Ack register offset to reg_base
  513. * @eoi: Eoi register offset to reg_base
  514. * @type: Type configuration register offset to reg_base
  515. * @polarity: Polarity configuration register offset to reg_base
  516. */
  517. struct irq_chip_regs {
  518. unsigned long enable;
  519. unsigned long disable;
  520. unsigned long mask;
  521. unsigned long ack;
  522. unsigned long eoi;
  523. unsigned long type;
  524. unsigned long polarity;
  525. };
  526. /**
  527. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  528. * @chip: The real interrupt chip which provides the callbacks
  529. * @regs: Register offsets for this chip
  530. * @handler: Flow handler associated with this chip
  531. * @type: Chip can handle these flow types
  532. *
  533. * A irq_generic_chip can have several instances of irq_chip_type when
  534. * it requires different functions and register offsets for different
  535. * flow types.
  536. */
  537. struct irq_chip_type {
  538. struct irq_chip chip;
  539. struct irq_chip_regs regs;
  540. irq_flow_handler_t handler;
  541. u32 type;
  542. };
  543. /**
  544. * struct irq_chip_generic - Generic irq chip data structure
  545. * @lock: Lock to protect register and cache data access
  546. * @reg_base: Register base address (virtual)
  547. * @irq_base: Interrupt base nr for this chip
  548. * @irq_cnt: Number of interrupts handled by this chip
  549. * @mask_cache: Cached mask register
  550. * @type_cache: Cached type register
  551. * @polarity_cache: Cached polarity register
  552. * @wake_enabled: Interrupt can wakeup from suspend
  553. * @wake_active: Interrupt is marked as an wakeup from suspend source
  554. * @num_ct: Number of available irq_chip_type instances (usually 1)
  555. * @private: Private data for non generic chip callbacks
  556. * @list: List head for keeping track of instances
  557. * @chip_types: Array of interrupt irq_chip_types
  558. *
  559. * Note, that irq_chip_generic can have multiple irq_chip_type
  560. * implementations which can be associated to a particular irq line of
  561. * an irq_chip_generic instance. That allows to share and protect
  562. * state in an irq_chip_generic instance when we need to implement
  563. * different flow mechanisms (level/edge) for it.
  564. */
  565. struct irq_chip_generic {
  566. raw_spinlock_t lock;
  567. void __iomem *reg_base;
  568. unsigned int irq_base;
  569. unsigned int irq_cnt;
  570. u32 mask_cache;
  571. u32 type_cache;
  572. u32 polarity_cache;
  573. u32 wake_enabled;
  574. u32 wake_active;
  575. unsigned int num_ct;
  576. void *private;
  577. struct list_head list;
  578. struct irq_chip_type chip_types[0];
  579. };
  580. /**
  581. * enum irq_gc_flags - Initialization flags for generic irq chips
  582. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  583. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  584. * irq chips which need to call irq_set_wake() on
  585. * the parent irq. Usually GPIO implementations
  586. */
  587. enum irq_gc_flags {
  588. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  589. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  590. };
  591. /* Generic chip callback functions */
  592. void irq_gc_noop(struct irq_data *d);
  593. void irq_gc_mask_disable_reg(struct irq_data *d);
  594. void irq_gc_mask_set_bit(struct irq_data *d);
  595. void irq_gc_mask_clr_bit(struct irq_data *d);
  596. void irq_gc_unmask_enable_reg(struct irq_data *d);
  597. void irq_gc_ack_set_bit(struct irq_data *d);
  598. void irq_gc_ack_clr_bit(struct irq_data *d);
  599. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  600. void irq_gc_eoi(struct irq_data *d);
  601. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  602. /* Setup functions for irq_chip_generic */
  603. struct irq_chip_generic *
  604. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  605. void __iomem *reg_base, irq_flow_handler_t handler);
  606. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  607. enum irq_gc_flags flags, unsigned int clr,
  608. unsigned int set);
  609. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  610. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  611. unsigned int clr, unsigned int set);
  612. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  613. {
  614. return container_of(d->chip, struct irq_chip_type, chip);
  615. }
  616. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  617. #ifdef CONFIG_SMP
  618. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  619. {
  620. raw_spin_lock(&gc->lock);
  621. }
  622. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  623. {
  624. raw_spin_unlock(&gc->lock);
  625. }
  626. #else
  627. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  628. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  629. #endif
  630. #endif /* CONFIG_GENERIC_HARDIRQS */
  631. #endif /* !CONFIG_S390 */
  632. #endif /* _LINUX_IRQ_H */