ath9k.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include <linux/completion.h>
  22. #include <linux/pm_qos_params.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. /*
  26. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  27. * should rely on this file or its contents.
  28. */
  29. struct ath_node;
  30. /* Macro to expand scalars to 64-bit objects */
  31. #define ito64(x) (sizeof(x) == 1) ? \
  32. (((unsigned long long int)(x)) & (0xff)) : \
  33. (sizeof(x) == 2) ? \
  34. (((unsigned long long int)(x)) & 0xffff) : \
  35. ((sizeof(x) == 4) ? \
  36. (((unsigned long long int)(x)) & 0xffffffff) : \
  37. (unsigned long long int)(x))
  38. /* increment with wrap-around */
  39. #define INCR(_l, _sz) do { \
  40. (_l)++; \
  41. (_l) &= ((_sz) - 1); \
  42. } while (0)
  43. /* decrement with wrap-around */
  44. #define DECR(_l, _sz) do { \
  45. (_l)--; \
  46. (_l) &= ((_sz) - 1); \
  47. } while (0)
  48. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  49. #define ATH9K_PM_QOS_DEFAULT_VALUE 55
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u32 ath_aggr_prot;
  55. u16 txpowlimit;
  56. u8 cabqReadytime;
  57. };
  58. /*************************/
  59. /* Descriptor Management */
  60. /*************************/
  61. #define ATH_TXBUF_RESET(_bf) do { \
  62. (_bf)->bf_stale = false; \
  63. (_bf)->bf_lastbf = NULL; \
  64. (_bf)->bf_next = NULL; \
  65. memset(&((_bf)->bf_state), 0, \
  66. sizeof(struct ath_buf_state)); \
  67. } while (0)
  68. #define ATH_RXBUF_RESET(_bf) do { \
  69. (_bf)->bf_stale = false; \
  70. } while (0)
  71. /**
  72. * enum buffer_type - Buffer type flags
  73. *
  74. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  75. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  76. * (used in aggregation scheduling)
  77. * @BUF_XRETRY: To denote excessive retries of the buffer
  78. */
  79. enum buffer_type {
  80. BUF_AMPDU = BIT(2),
  81. BUF_AGGR = BIT(3),
  82. BUF_XRETRY = BIT(5),
  83. };
  84. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  85. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  86. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  87. #define ATH_TXSTATUS_RING_SIZE 64
  88. struct ath_descdma {
  89. void *dd_desc;
  90. dma_addr_t dd_desc_paddr;
  91. u32 dd_desc_len;
  92. struct ath_buf *dd_bufptr;
  93. };
  94. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  95. struct list_head *head, const char *name,
  96. int nbuf, int ndesc, bool is_tx);
  97. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  98. struct list_head *head);
  99. /***********/
  100. /* RX / TX */
  101. /***********/
  102. #define ATH_MAX_ANTENNA 3
  103. #define ATH_RXBUF 512
  104. #define ATH_TXBUF 512
  105. #define ATH_TXBUF_RESERVE 5
  106. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  107. #define ATH_TXMAXTRY 13
  108. #define ATH_MGT_TXMAXTRY 4
  109. #define TID_TO_WME_AC(_tid) \
  110. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  111. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  112. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  113. WME_AC_VO)
  114. #define ADDBA_EXCHANGE_ATTEMPTS 10
  115. #define ATH_AGGR_DELIM_SZ 4
  116. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  117. /* number of delimiters for encryption padding */
  118. #define ATH_AGGR_ENCRYPTDELIM 10
  119. /* minimum h/w qdepth to be sustained to maximize aggregation */
  120. #define ATH_AGGR_MIN_QDEPTH 2
  121. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  122. #define IEEE80211_SEQ_SEQ_SHIFT 4
  123. #define IEEE80211_SEQ_MAX 4096
  124. #define IEEE80211_WEP_IVLEN 3
  125. #define IEEE80211_WEP_KIDLEN 1
  126. #define IEEE80211_WEP_CRCLEN 4
  127. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  128. (IEEE80211_WEP_IVLEN + \
  129. IEEE80211_WEP_KIDLEN + \
  130. IEEE80211_WEP_CRCLEN))
  131. /* return whether a bit at index _n in bitmap _bm is set
  132. * _sz is the size of the bitmap */
  133. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  134. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  135. /* return block-ack bitmap index given sequence and starting sequence */
  136. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  137. /* returns delimiter padding required given the packet length */
  138. #define ATH_AGGR_GET_NDELIM(_len) \
  139. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  140. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  141. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  142. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  143. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  144. #define ATH_TX_COMPLETE_POLL_INT 1000
  145. enum ATH_AGGR_STATUS {
  146. ATH_AGGR_DONE,
  147. ATH_AGGR_BAW_CLOSED,
  148. ATH_AGGR_LIMITED,
  149. };
  150. #define ATH_TXFIFO_DEPTH 8
  151. struct ath_txq {
  152. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  153. u32 axq_qnum; /* ath9k hardware queue number */
  154. u32 *axq_link;
  155. struct list_head axq_q;
  156. spinlock_t axq_lock;
  157. u32 axq_depth;
  158. u32 axq_ampdu_depth;
  159. bool stopped;
  160. bool axq_tx_inprogress;
  161. struct list_head axq_acq;
  162. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  163. struct list_head txq_fifo_pending;
  164. u8 txq_headidx;
  165. u8 txq_tailidx;
  166. int pending_frames;
  167. };
  168. struct ath_atx_ac {
  169. struct ath_txq *txq;
  170. int sched;
  171. struct list_head list;
  172. struct list_head tid_q;
  173. };
  174. struct ath_frame_info {
  175. int framelen;
  176. u32 keyix;
  177. enum ath9k_key_type keytype;
  178. u8 retries;
  179. u16 seqno;
  180. };
  181. struct ath_buf_state {
  182. u8 bf_type;
  183. u8 bfs_paprd;
  184. enum ath9k_internal_frame_type bfs_ftype;
  185. };
  186. struct ath_buf {
  187. struct list_head list;
  188. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  189. an aggregate) */
  190. struct ath_buf *bf_next; /* next subframe in the aggregate */
  191. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  192. void *bf_desc; /* virtual addr of desc */
  193. dma_addr_t bf_daddr; /* physical addr of desc */
  194. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  195. bool bf_stale;
  196. u16 bf_flags;
  197. struct ath_buf_state bf_state;
  198. struct ath_wiphy *aphy;
  199. };
  200. struct ath_atx_tid {
  201. struct list_head list;
  202. struct list_head buf_q;
  203. struct ath_node *an;
  204. struct ath_atx_ac *ac;
  205. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  206. u16 seq_start;
  207. u16 seq_next;
  208. u16 baw_size;
  209. int tidno;
  210. int baw_head; /* first un-acked tx buffer */
  211. int baw_tail; /* next unused tx buffer slot */
  212. int sched;
  213. int paused;
  214. u8 state;
  215. };
  216. struct ath_node {
  217. #ifdef CONFIG_ATH9K_DEBUGFS
  218. struct list_head list; /* for sc->nodes */
  219. struct ieee80211_sta *sta; /* station struct we're part of */
  220. #endif
  221. struct ath_atx_tid tid[WME_NUM_TID];
  222. struct ath_atx_ac ac[WME_NUM_AC];
  223. u16 maxampdu;
  224. u8 mpdudensity;
  225. };
  226. #define AGGR_CLEANUP BIT(1)
  227. #define AGGR_ADDBA_COMPLETE BIT(2)
  228. #define AGGR_ADDBA_PROGRESS BIT(3)
  229. struct ath_tx_control {
  230. struct ath_txq *txq;
  231. struct ath_node *an;
  232. int if_id;
  233. enum ath9k_internal_frame_type frame_type;
  234. u8 paprd;
  235. };
  236. #define ATH_TX_ERROR 0x01
  237. #define ATH_TX_XRETRY 0x02
  238. #define ATH_TX_BAR 0x04
  239. /**
  240. * @txq_map: Index is mac80211 queue number. This is
  241. * not necessarily the same as the hardware queue number
  242. * (axq_qnum).
  243. */
  244. struct ath_tx {
  245. u16 seq_no;
  246. u32 txqsetup;
  247. spinlock_t txbuflock;
  248. struct list_head txbuf;
  249. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  250. struct ath_descdma txdma;
  251. struct ath_txq *txq_map[WME_NUM_AC];
  252. };
  253. struct ath_rx_edma {
  254. struct sk_buff_head rx_fifo;
  255. struct sk_buff_head rx_buffers;
  256. u32 rx_fifo_hwsize;
  257. };
  258. struct ath_rx {
  259. u8 defant;
  260. u8 rxotherant;
  261. u32 *rxlink;
  262. unsigned int rxfilter;
  263. spinlock_t rxbuflock;
  264. struct list_head rxbuf;
  265. struct ath_descdma rxdma;
  266. struct ath_buf *rx_bufptr;
  267. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  268. };
  269. int ath_startrecv(struct ath_softc *sc);
  270. bool ath_stoprecv(struct ath_softc *sc);
  271. void ath_flushrecv(struct ath_softc *sc);
  272. u32 ath_calcrxfilter(struct ath_softc *sc);
  273. int ath_rx_init(struct ath_softc *sc, int nbufs);
  274. void ath_rx_cleanup(struct ath_softc *sc);
  275. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  276. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  277. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  278. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  279. void ath_draintxq(struct ath_softc *sc,
  280. struct ath_txq *txq, bool retry_tx);
  281. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  282. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  283. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  284. int ath_tx_init(struct ath_softc *sc, int nbufs);
  285. void ath_tx_cleanup(struct ath_softc *sc);
  286. int ath_txq_update(struct ath_softc *sc, int qnum,
  287. struct ath9k_tx_queue_info *q);
  288. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  289. struct ath_tx_control *txctl);
  290. void ath_tx_tasklet(struct ath_softc *sc);
  291. void ath_tx_edma_tasklet(struct ath_softc *sc);
  292. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  293. u16 tid, u16 *ssn);
  294. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  295. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  296. /********/
  297. /* VIFs */
  298. /********/
  299. struct ath_vif {
  300. int av_bslot;
  301. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  302. enum nl80211_iftype av_opmode;
  303. struct ath_buf *av_bcbuf;
  304. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  305. };
  306. /*******************/
  307. /* Beacon Handling */
  308. /*******************/
  309. /*
  310. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  311. * number of BSSIDs) if a given beacon does not go out even after waiting this
  312. * number of beacon intervals, the game's up.
  313. */
  314. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  315. #define ATH_BCBUF 4
  316. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  317. #define ATH_DEFAULT_BMISS_LIMIT 10
  318. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  319. struct ath_beacon_config {
  320. u16 beacon_interval;
  321. u16 listen_interval;
  322. u16 dtim_period;
  323. u16 bmiss_timeout;
  324. u8 dtim_count;
  325. };
  326. struct ath_beacon {
  327. enum {
  328. OK, /* no change needed */
  329. UPDATE, /* update pending */
  330. COMMIT /* beacon sent, commit change */
  331. } updateslot; /* slot time update fsm */
  332. u32 beaconq;
  333. u32 bmisscnt;
  334. u32 ast_be_xmit;
  335. u64 bc_tstamp;
  336. struct ieee80211_vif *bslot[ATH_BCBUF];
  337. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  338. int slottime;
  339. int slotupdate;
  340. struct ath9k_tx_queue_info beacon_qi;
  341. struct ath_descdma bdma;
  342. struct ath_txq *cabq;
  343. struct list_head bbuf;
  344. };
  345. void ath_beacon_tasklet(unsigned long data);
  346. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  347. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  348. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  349. int ath_beaconq_config(struct ath_softc *sc);
  350. /*******/
  351. /* ANI */
  352. /*******/
  353. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  354. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  355. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  356. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  357. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  358. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  359. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  360. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  361. void ath_hw_check(struct work_struct *work);
  362. void ath_paprd_calibrate(struct work_struct *work);
  363. void ath_ani_calibrate(unsigned long data);
  364. /**********/
  365. /* BTCOEX */
  366. /**********/
  367. struct ath_btcoex {
  368. bool hw_timer_enabled;
  369. spinlock_t btcoex_lock;
  370. struct timer_list period_timer; /* Timer for BT period */
  371. u32 bt_priority_cnt;
  372. unsigned long bt_priority_time;
  373. int bt_stomp_type; /* Types of BT stomping */
  374. u32 btcoex_no_stomp; /* in usec */
  375. u32 btcoex_period; /* in usec */
  376. u32 btscan_no_stomp; /* in usec */
  377. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  378. };
  379. int ath_init_btcoex_timer(struct ath_softc *sc);
  380. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  381. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  382. /********************/
  383. /* LED Control */
  384. /********************/
  385. #define ATH_LED_PIN_DEF 1
  386. #define ATH_LED_PIN_9287 8
  387. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  388. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  389. enum ath_led_type {
  390. ATH_LED_RADIO,
  391. ATH_LED_ASSOC,
  392. ATH_LED_TX,
  393. ATH_LED_RX
  394. };
  395. struct ath_led {
  396. struct ath_softc *sc;
  397. struct led_classdev led_cdev;
  398. enum ath_led_type led_type;
  399. char name[32];
  400. bool registered;
  401. };
  402. void ath_init_leds(struct ath_softc *sc);
  403. void ath_deinit_leds(struct ath_softc *sc);
  404. /* Antenna diversity/combining */
  405. #define ATH_ANT_RX_CURRENT_SHIFT 4
  406. #define ATH_ANT_RX_MAIN_SHIFT 2
  407. #define ATH_ANT_RX_MASK 0x3
  408. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  409. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  410. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  411. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  412. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  413. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  414. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  415. #define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
  416. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  417. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  418. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  419. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  420. enum ath9k_ant_div_comb_lna_conf {
  421. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  422. ATH_ANT_DIV_COMB_LNA2,
  423. ATH_ANT_DIV_COMB_LNA1,
  424. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  425. };
  426. struct ath_ant_comb {
  427. u16 count;
  428. u16 total_pkt_count;
  429. bool scan;
  430. bool scan_not_start;
  431. int main_total_rssi;
  432. int alt_total_rssi;
  433. int alt_recv_cnt;
  434. int main_recv_cnt;
  435. int rssi_lna1;
  436. int rssi_lna2;
  437. int rssi_add;
  438. int rssi_sub;
  439. int rssi_first;
  440. int rssi_second;
  441. int rssi_third;
  442. bool alt_good;
  443. int quick_scan_cnt;
  444. int main_conf;
  445. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  446. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  447. int first_bias;
  448. int second_bias;
  449. bool first_ratio;
  450. bool second_ratio;
  451. unsigned long scan_start_time;
  452. };
  453. /********************/
  454. /* Main driver core */
  455. /********************/
  456. /*
  457. * Default cache line size, in bytes.
  458. * Used when PCI device not fully initialized by bootrom/BIOS
  459. */
  460. #define DEFAULT_CACHELINE 32
  461. #define ATH_REGCLASSIDS_MAX 10
  462. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  463. #define ATH_MAX_SW_RETRIES 10
  464. #define ATH_CHAN_MAX 255
  465. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  466. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  467. #define ATH_RATE_DUMMY_MARKER 0
  468. #define SC_OP_INVALID BIT(0)
  469. #define SC_OP_BEACONS BIT(1)
  470. #define SC_OP_RXAGGR BIT(2)
  471. #define SC_OP_TXAGGR BIT(3)
  472. #define SC_OP_OFFCHANNEL BIT(4)
  473. #define SC_OP_PREAMBLE_SHORT BIT(5)
  474. #define SC_OP_PROTECT_ENABLE BIT(6)
  475. #define SC_OP_RXFLUSH BIT(7)
  476. #define SC_OP_LED_ASSOCIATED BIT(8)
  477. #define SC_OP_LED_ON BIT(9)
  478. #define SC_OP_TSF_RESET BIT(11)
  479. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  480. #define SC_OP_BT_SCAN BIT(13)
  481. #define SC_OP_ANI_RUN BIT(14)
  482. #define SC_OP_ENABLE_APM BIT(15)
  483. /* Powersave flags */
  484. #define PS_WAIT_FOR_BEACON BIT(0)
  485. #define PS_WAIT_FOR_CAB BIT(1)
  486. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  487. #define PS_WAIT_FOR_TX_ACK BIT(3)
  488. #define PS_BEACON_SYNC BIT(4)
  489. struct ath_wiphy;
  490. struct ath_rate_table;
  491. struct ath9k_vif_iter_data {
  492. const u8 *hw_macaddr; /* phy's hardware address, set
  493. * before starting iteration for
  494. * valid bssid mask.
  495. */
  496. u8 mask[ETH_ALEN]; /* bssid mask */
  497. int naps; /* number of AP vifs */
  498. int nmeshes; /* number of mesh vifs */
  499. int nstations; /* number of station vifs */
  500. int nwds; /* number of nwd vifs */
  501. int nadhocs; /* number of adhoc vifs */
  502. int nothers; /* number of vifs not specified above. */
  503. };
  504. struct ath_softc {
  505. struct ieee80211_hw *hw;
  506. struct device *dev;
  507. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  508. struct ath_wiphy *pri_wiphy;
  509. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  510. * have NULL entries */
  511. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  512. int chan_idx;
  513. int chan_is_ht;
  514. struct ath_wiphy *next_wiphy;
  515. struct work_struct chan_work;
  516. int wiphy_select_failures;
  517. unsigned long wiphy_select_first_fail;
  518. struct delayed_work wiphy_work;
  519. unsigned long wiphy_scheduler_int;
  520. int wiphy_scheduler_index;
  521. struct survey_info *cur_survey;
  522. struct survey_info survey[ATH9K_NUM_CHANNELS];
  523. struct tasklet_struct intr_tq;
  524. struct tasklet_struct bcon_tasklet;
  525. struct ath_hw *sc_ah;
  526. void __iomem *mem;
  527. int irq;
  528. spinlock_t sc_serial_rw;
  529. spinlock_t sc_pm_lock;
  530. spinlock_t sc_pcu_lock;
  531. struct mutex mutex;
  532. struct work_struct paprd_work;
  533. struct work_struct hw_check_work;
  534. struct completion paprd_complete;
  535. bool paprd_pending;
  536. u32 intrstatus;
  537. u32 sc_flags; /* SC_OP_* */
  538. u16 ps_flags; /* PS_* */
  539. u16 curtxpow;
  540. bool ps_enabled;
  541. bool ps_idle;
  542. short nbcnvifs;
  543. short nvifs;
  544. unsigned long ps_usecount;
  545. struct ath_config config;
  546. struct ath_rx rx;
  547. struct ath_tx tx;
  548. struct ath_beacon beacon;
  549. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  550. struct ath_led radio_led;
  551. struct ath_led assoc_led;
  552. struct ath_led tx_led;
  553. struct ath_led rx_led;
  554. struct delayed_work ath_led_blink_work;
  555. int led_on_duration;
  556. int led_off_duration;
  557. int led_on_cnt;
  558. int led_off_cnt;
  559. int beacon_interval;
  560. #ifdef CONFIG_ATH9K_DEBUGFS
  561. struct ath9k_debug debug;
  562. spinlock_t nodes_lock;
  563. struct list_head nodes; /* basically, stations */
  564. unsigned int tx_complete_poll_work_seen;
  565. #endif
  566. struct ath_beacon_config cur_beacon_conf;
  567. struct delayed_work tx_complete_work;
  568. struct ath_btcoex btcoex;
  569. struct ath_descdma txsdma;
  570. struct ath_ant_comb ant_comb;
  571. struct pm_qos_request_list pm_qos_req;
  572. };
  573. struct ath_wiphy {
  574. struct ath_softc *sc; /* shared for all virtual wiphys */
  575. struct ieee80211_hw *hw;
  576. struct ath9k_hw_cal_data caldata;
  577. enum ath_wiphy_state {
  578. ATH_WIPHY_INACTIVE,
  579. ATH_WIPHY_ACTIVE,
  580. ATH_WIPHY_PAUSING,
  581. ATH_WIPHY_PAUSED,
  582. ATH_WIPHY_SCAN,
  583. } state;
  584. bool idle;
  585. int chan_idx;
  586. int chan_is_ht;
  587. int last_rssi;
  588. };
  589. void ath9k_tasklet(unsigned long data);
  590. int ath_reset(struct ath_softc *sc, bool retry_tx);
  591. int ath_cabq_update(struct ath_softc *);
  592. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  593. {
  594. common->bus_ops->read_cachesize(common, csz);
  595. }
  596. extern struct ieee80211_ops ath9k_ops;
  597. extern int ath9k_modparam_nohwcrypt;
  598. extern int led_blink;
  599. extern int ath9k_pm_qos_value;
  600. extern bool is_ath9k_unloaded;
  601. irqreturn_t ath_isr(int irq, void *dev);
  602. void ath9k_init_crypto(struct ath_softc *sc);
  603. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  604. const struct ath_bus_ops *bus_ops);
  605. void ath9k_deinit_device(struct ath_softc *sc);
  606. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  607. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  608. struct ath9k_channel *ichan);
  609. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  610. struct ath9k_channel *hchan);
  611. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  612. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  613. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  614. bool ath9k_uses_beacons(int type);
  615. #ifdef CONFIG_PCI
  616. int ath_pci_init(void);
  617. void ath_pci_exit(void);
  618. #else
  619. static inline int ath_pci_init(void) { return 0; };
  620. static inline void ath_pci_exit(void) {};
  621. #endif
  622. #ifdef CONFIG_ATHEROS_AR71XX
  623. int ath_ahb_init(void);
  624. void ath_ahb_exit(void);
  625. #else
  626. static inline int ath_ahb_init(void) { return 0; };
  627. static inline void ath_ahb_exit(void) {};
  628. #endif
  629. void ath9k_ps_wakeup(struct ath_softc *sc);
  630. void ath9k_ps_restore(struct ath_softc *sc);
  631. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  632. void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  633. int ath9k_wiphy_add(struct ath_softc *sc);
  634. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  635. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
  636. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  637. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  638. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  639. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  640. void ath9k_wiphy_chan_work(struct work_struct *work);
  641. bool ath9k_wiphy_started(struct ath_softc *sc);
  642. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  643. struct ath_wiphy *selected);
  644. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  645. void ath9k_wiphy_work(struct work_struct *work);
  646. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  647. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  648. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  649. bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  650. void ath_start_rfkill_poll(struct ath_softc *sc);
  651. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  652. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  653. struct ieee80211_vif *vif,
  654. struct ath9k_vif_iter_data *iter_data);
  655. #endif /* ATH9K_H */