123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330 |
- /*
- * Copyright (c) 2010 Broadcom Corporation
- *
- * Permission to use, copy, modify, and/or distribute this software for any
- * purpose with or without fee is hereby granted, provided that the above
- * copyright notice and this permission notice appear in all copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
- * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
- * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
- * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
- * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
- * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
- */
- #include <linux/slab.h>
- #include <linux/delay.h>
- #include <linux/pci.h>
- #include <defs.h>
- #include <soc.h>
- #include <chipcommon.h>
- #include "aiutils.h"
- #include "pub.h"
- #include "nicpci.h"
- /* SPROM offsets */
- #define SRSH_ASPM_OFFSET 4 /* word 4 */
- #define SRSH_ASPM_ENB 0x18 /* bit 3, 4 */
- #define SRSH_ASPM_L1_ENB 0x10 /* bit 4 */
- #define SRSH_ASPM_L0s_ENB 0x8 /* bit 3 */
- #define SRSH_PCIE_MISC_CONFIG 5 /* word 5 */
- #define SRSH_L23READY_EXIT_NOPERST 0x8000 /* bit 15 */
- #define SRSH_CLKREQ_OFFSET_REV5 20 /* word 20 for srom rev <= 5 */
- #define SRSH_CLKREQ_ENB 0x0800 /* bit 11 */
- #define SRSH_BD_OFFSET 6 /* word 6 */
- /* chipcontrol */
- #define CHIPCTRL_4321_PLL_DOWN 0x800000/* serdes PLL down override */
- /* MDIO control */
- #define MDIOCTL_DIVISOR_MASK 0x7f /* clock to be used on MDIO */
- #define MDIOCTL_DIVISOR_VAL 0x2
- #define MDIOCTL_PREAM_EN 0x80 /* Enable preamble sequnce */
- #define MDIOCTL_ACCESS_DONE 0x100 /* Transaction complete */
- /* MDIO Data */
- #define MDIODATA_MASK 0x0000ffff /* data 2 bytes */
- #define MDIODATA_TA 0x00020000 /* Turnaround */
- #define MDIODATA_REGADDR_SHF 18 /* Regaddr shift */
- #define MDIODATA_REGADDR_MASK 0x007c0000 /* Regaddr Mask */
- #define MDIODATA_DEVADDR_SHF 23 /* Physmedia devaddr shift */
- #define MDIODATA_DEVADDR_MASK 0x0f800000
- /* Physmedia devaddr Mask */
- /* MDIO Data for older revisions < 10 */
- #define MDIODATA_REGADDR_SHF_OLD 18 /* Regaddr shift */
- #define MDIODATA_REGADDR_MASK_OLD 0x003c0000
- /* Regaddr Mask */
- #define MDIODATA_DEVADDR_SHF_OLD 22 /* Physmedia devaddr shift */
- #define MDIODATA_DEVADDR_MASK_OLD 0x0fc00000
- /* Physmedia devaddr Mask */
- /* Transactions flags */
- #define MDIODATA_WRITE 0x10000000
- #define MDIODATA_READ 0x20000000
- #define MDIODATA_START 0x40000000
- #define MDIODATA_DEV_ADDR 0x0 /* dev address for serdes */
- #define MDIODATA_BLK_ADDR 0x1F /* blk address for serdes */
- /* serdes regs (rev < 10) */
- #define MDIODATA_DEV_PLL 0x1d /* SERDES PLL Dev */
- #define MDIODATA_DEV_TX 0x1e /* SERDES TX Dev */
- #define MDIODATA_DEV_RX 0x1f /* SERDES RX Dev */
- /* SERDES RX registers */
- #define SERDES_RX_CTRL 1 /* Rx cntrl */
- #define SERDES_RX_TIMER1 2 /* Rx Timer1 */
- #define SERDES_RX_CDR 6 /* CDR */
- #define SERDES_RX_CDRBW 7 /* CDR BW */
- /* SERDES RX control register */
- #define SERDES_RX_CTRL_FORCE 0x80 /* rxpolarity_force */
- #define SERDES_RX_CTRL_POLARITY 0x40 /* rxpolarity_value */
- /* SERDES PLL registers */
- #define SERDES_PLL_CTRL 1 /* PLL control reg */
- #define PLL_CTRL_FREQDET_EN 0x4000 /* bit 14 is FREQDET on */
- /* Linkcontrol reg offset in PCIE Cap */
- #define PCIE_CAP_LINKCTRL_OFFSET 16 /* offset in pcie cap */
- #define PCIE_CAP_LCREG_ASPML0s 0x01 /* ASPM L0s in linkctrl */
- #define PCIE_CAP_LCREG_ASPML1 0x02 /* ASPM L1 in linkctrl */
- #define PCIE_CLKREQ_ENAB 0x100 /* CLKREQ Enab in linkctrl */
- #define PCIE_ASPM_ENAB 3 /* ASPM L0s & L1 in linkctrl */
- #define PCIE_ASPM_L1_ENAB 2 /* ASPM L0s & L1 in linkctrl */
- #define PCIE_ASPM_L0s_ENAB 1 /* ASPM L0s & L1 in linkctrl */
- #define PCIE_ASPM_DISAB 0 /* ASPM L0s & L1 in linkctrl */
- /* Power management threshold */
- #define PCIE_L1THRESHOLDTIME_MASK 0xFF00 /* bits 8 - 15 */
- #define PCIE_L1THRESHOLDTIME_SHIFT 8 /* PCIE_L1THRESHOLDTIME_SHIFT */
- #define PCIE_L1THRESHOLD_WARVAL 0x72 /* WAR value */
- #define PCIE_ASPMTIMER_EXTEND 0x01000000
- /* > rev7:
- * enable extend ASPM timer
- */
- /* different register spaces to access thru pcie indirect access */
- #define PCIE_CONFIGREGS 1 /* Access to config space */
- #define PCIE_PCIEREGS 2 /* Access to pcie registers */
- /* PCIE protocol PHY diagnostic registers */
- #define PCIE_PLP_STATUSREG 0x204 /* Status */
- /* Status reg PCIE_PLP_STATUSREG */
- #define PCIE_PLP_POLARITYINV_STAT 0x10
- /* PCIE protocol DLLP diagnostic registers */
- #define PCIE_DLLP_LCREG 0x100 /* Link Control */
- #define PCIE_DLLP_PMTHRESHREG 0x128 /* Power Management Threshold */
- /* PCIE protocol TLP diagnostic registers */
- #define PCIE_TLP_WORKAROUNDSREG 0x004 /* TLP Workarounds */
- /* Sonics to PCI translation types */
- #define SBTOPCI_PREF 0x4 /* prefetch enable */
- #define SBTOPCI_BURST 0x8 /* burst enable */
- #define SBTOPCI_RC_READMULTI 0x20 /* memory read multiple */
- #define PCI_CLKRUN_DSBL 0x8000 /* Bit 15 forceClkrun */
- /* PCI core index in SROM shadow area */
- #define SRSH_PI_OFFSET 0 /* first word */
- #define SRSH_PI_MASK 0xf000 /* bit 15:12 */
- #define SRSH_PI_SHIFT 12 /* bit 15:12 */
- #define PCIREGOFFS(field) offsetof(struct sbpciregs, field)
- #define PCIEREGOFFS(field) offsetof(struct sbpcieregs, field)
- /* Sonics side: PCI core and host control registers */
- struct sbpciregs {
- u32 control; /* PCI control */
- u32 PAD[3];
- u32 arbcontrol; /* PCI arbiter control */
- u32 clkrun; /* Clkrun Control (>=rev11) */
- u32 PAD[2];
- u32 intstatus; /* Interrupt status */
- u32 intmask; /* Interrupt mask */
- u32 sbtopcimailbox; /* Sonics to PCI mailbox */
- u32 PAD[9];
- u32 bcastaddr; /* Sonics broadcast address */
- u32 bcastdata; /* Sonics broadcast data */
- u32 PAD[2];
- u32 gpioin; /* ro: gpio input (>=rev2) */
- u32 gpioout; /* rw: gpio output (>=rev2) */
- u32 gpioouten; /* rw: gpio output enable (>= rev2) */
- u32 gpiocontrol; /* rw: gpio control (>= rev2) */
- u32 PAD[36];
- u32 sbtopci0; /* Sonics to PCI translation 0 */
- u32 sbtopci1; /* Sonics to PCI translation 1 */
- u32 sbtopci2; /* Sonics to PCI translation 2 */
- u32 PAD[189];
- u32 pcicfg[4][64]; /* 0x400 - 0x7FF, PCI Cfg Space (>=rev8) */
- u16 sprom[36]; /* SPROM shadow Area */
- u32 PAD[46];
- };
- /* SB side: PCIE core and host control registers */
- struct sbpcieregs {
- u32 control; /* host mode only */
- u32 PAD[2];
- u32 biststatus; /* bist Status: 0x00C */
- u32 gpiosel; /* PCIE gpio sel: 0x010 */
- u32 gpioouten; /* PCIE gpio outen: 0x14 */
- u32 PAD[2];
- u32 intstatus; /* Interrupt status: 0x20 */
- u32 intmask; /* Interrupt mask: 0x24 */
- u32 sbtopcimailbox; /* sb to pcie mailbox: 0x028 */
- u32 PAD[53];
- u32 sbtopcie0; /* sb to pcie translation 0: 0x100 */
- u32 sbtopcie1; /* sb to pcie translation 1: 0x104 */
- u32 sbtopcie2; /* sb to pcie translation 2: 0x108 */
- u32 PAD[5];
- /* pcie core supports in direct access to config space */
- u32 configaddr; /* pcie config space access: Address field: 0x120 */
- u32 configdata; /* pcie config space access: Data field: 0x124 */
- /* mdio access to serdes */
- u32 mdiocontrol; /* controls the mdio access: 0x128 */
- u32 mdiodata; /* Data to the mdio access: 0x12c */
- /* pcie protocol phy/dllp/tlp register indirect access mechanism */
- u32 pcieindaddr; /* indirect access to
- * the internal register: 0x130
- */
- u32 pcieinddata; /* Data to/from the internal regsiter: 0x134 */
- u32 clkreqenctrl; /* >= rev 6, Clkreq rdma control : 0x138 */
- u32 PAD[177];
- u32 pciecfg[4][64]; /* 0x400 - 0x7FF, PCIE Cfg Space */
- u16 sprom[64]; /* SPROM shadow Area */
- };
- struct pcicore_info {
- struct bcma_device *core;
- struct si_pub *sih; /* System interconnect handle */
- struct pci_dev *dev;
- u8 pmecap_offset; /* PM Capability offset in the config space */
- bool pmecap; /* Capable of generating PME */
- };
- /* Initialize the PCI core.
- * It's caller's responsibility to make sure that this is done only once
- */
- struct pcicore_info *pcicore_init(struct si_pub *sih, struct bcma_device *core)
- {
- struct pcicore_info *pi;
- /* alloc struct pcicore_info */
- pi = kzalloc(sizeof(struct pcicore_info), GFP_ATOMIC);
- if (pi == NULL)
- return NULL;
- pi->sih = sih;
- pi->dev = core->bus->host_pci;
- pi->core = core;
- return pi;
- }
- void pcicore_deinit(struct pcicore_info *pch)
- {
- kfree(pch);
- }
- /* ***** Register Access API */
- static uint
- pcie_readreg(struct bcma_device *core, uint addrtype, uint offset)
- {
- uint retval = 0xFFFFFFFF;
- switch (addrtype) {
- case PCIE_CONFIGREGS:
- bcma_write32(core, PCIEREGOFFS(configaddr), offset);
- (void)bcma_read32(core, PCIEREGOFFS(configaddr));
- retval = bcma_read32(core, PCIEREGOFFS(configdata));
- break;
- case PCIE_PCIEREGS:
- bcma_write32(core, PCIEREGOFFS(pcieindaddr), offset);
- (void)bcma_read32(core, PCIEREGOFFS(pcieindaddr));
- retval = bcma_read32(core, PCIEREGOFFS(pcieinddata));
- break;
- }
- return retval;
- }
- static uint pcie_writereg(struct bcma_device *core, uint addrtype,
- uint offset, uint val)
- {
- switch (addrtype) {
- case PCIE_CONFIGREGS:
- bcma_write32(core, PCIEREGOFFS(configaddr), offset);
- bcma_write32(core, PCIEREGOFFS(configdata), val);
- break;
- case PCIE_PCIEREGS:
- bcma_write32(core, PCIEREGOFFS(pcieindaddr), offset);
- bcma_write32(core, PCIEREGOFFS(pcieinddata), val);
- break;
- default:
- break;
- }
- return 0;
- }
- /* ***** Support functions ***** */
- static void pcie_extendL1timer(struct pcicore_info *pi, bool extend)
- {
- u32 w;
- w = pcie_readreg(pi->core, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG);
- if (extend)
- w |= PCIE_ASPMTIMER_EXTEND;
- else
- w &= ~PCIE_ASPMTIMER_EXTEND;
- pcie_writereg(pi->core, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG, w);
- w = pcie_readreg(pi->core, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG);
- }
- void pcicore_up(struct pcicore_info *pi, int state)
- {
- if (!pi || ai_get_buscoretype(pi->sih) != PCIE_CORE_ID)
- return;
- /* Restore L1 timer for better performance */
- pcie_extendL1timer(pi, true);
- }
- void pcicore_down(struct pcicore_info *pi, int state)
- {
- if (!pi || ai_get_buscoretype(pi->sih) != PCIE_CORE_ID)
- return;
- /* Reduce L1 timer for better power savings */
- pcie_extendL1timer(pi, false);
- }
- void pcicore_fixcfg(struct pcicore_info *pi)
- {
- struct bcma_device *core = pi->core;
- u16 val16;
- uint regoff;
- regoff = PCIEREGOFFS(sprom[SRSH_PI_OFFSET]);
- val16 = bcma_read16(pi->core, regoff);
- if (((val16 & SRSH_PI_MASK) >> SRSH_PI_SHIFT) !=
- (u16)core->core_index) {
- val16 = ((u16)core->core_index << SRSH_PI_SHIFT) |
- (val16 & ~SRSH_PI_MASK);
- bcma_write16(pi->core, regoff, val16);
- }
- }
|