nicpci.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/delay.h>
  18. #include <linux/pci.h>
  19. #include <defs.h>
  20. #include <soc.h>
  21. #include <chipcommon.h>
  22. #include "aiutils.h"
  23. #include "pub.h"
  24. #include "nicpci.h"
  25. /* SPROM offsets */
  26. #define SRSH_ASPM_OFFSET 4 /* word 4 */
  27. #define SRSH_ASPM_ENB 0x18 /* bit 3, 4 */
  28. #define SRSH_ASPM_L1_ENB 0x10 /* bit 4 */
  29. #define SRSH_ASPM_L0s_ENB 0x8 /* bit 3 */
  30. #define SRSH_PCIE_MISC_CONFIG 5 /* word 5 */
  31. #define SRSH_L23READY_EXIT_NOPERST 0x8000 /* bit 15 */
  32. #define SRSH_CLKREQ_OFFSET_REV5 20 /* word 20 for srom rev <= 5 */
  33. #define SRSH_CLKREQ_ENB 0x0800 /* bit 11 */
  34. #define SRSH_BD_OFFSET 6 /* word 6 */
  35. /* chipcontrol */
  36. #define CHIPCTRL_4321_PLL_DOWN 0x800000/* serdes PLL down override */
  37. /* MDIO control */
  38. #define MDIOCTL_DIVISOR_MASK 0x7f /* clock to be used on MDIO */
  39. #define MDIOCTL_DIVISOR_VAL 0x2
  40. #define MDIOCTL_PREAM_EN 0x80 /* Enable preamble sequnce */
  41. #define MDIOCTL_ACCESS_DONE 0x100 /* Transaction complete */
  42. /* MDIO Data */
  43. #define MDIODATA_MASK 0x0000ffff /* data 2 bytes */
  44. #define MDIODATA_TA 0x00020000 /* Turnaround */
  45. #define MDIODATA_REGADDR_SHF 18 /* Regaddr shift */
  46. #define MDIODATA_REGADDR_MASK 0x007c0000 /* Regaddr Mask */
  47. #define MDIODATA_DEVADDR_SHF 23 /* Physmedia devaddr shift */
  48. #define MDIODATA_DEVADDR_MASK 0x0f800000
  49. /* Physmedia devaddr Mask */
  50. /* MDIO Data for older revisions < 10 */
  51. #define MDIODATA_REGADDR_SHF_OLD 18 /* Regaddr shift */
  52. #define MDIODATA_REGADDR_MASK_OLD 0x003c0000
  53. /* Regaddr Mask */
  54. #define MDIODATA_DEVADDR_SHF_OLD 22 /* Physmedia devaddr shift */
  55. #define MDIODATA_DEVADDR_MASK_OLD 0x0fc00000
  56. /* Physmedia devaddr Mask */
  57. /* Transactions flags */
  58. #define MDIODATA_WRITE 0x10000000
  59. #define MDIODATA_READ 0x20000000
  60. #define MDIODATA_START 0x40000000
  61. #define MDIODATA_DEV_ADDR 0x0 /* dev address for serdes */
  62. #define MDIODATA_BLK_ADDR 0x1F /* blk address for serdes */
  63. /* serdes regs (rev < 10) */
  64. #define MDIODATA_DEV_PLL 0x1d /* SERDES PLL Dev */
  65. #define MDIODATA_DEV_TX 0x1e /* SERDES TX Dev */
  66. #define MDIODATA_DEV_RX 0x1f /* SERDES RX Dev */
  67. /* SERDES RX registers */
  68. #define SERDES_RX_CTRL 1 /* Rx cntrl */
  69. #define SERDES_RX_TIMER1 2 /* Rx Timer1 */
  70. #define SERDES_RX_CDR 6 /* CDR */
  71. #define SERDES_RX_CDRBW 7 /* CDR BW */
  72. /* SERDES RX control register */
  73. #define SERDES_RX_CTRL_FORCE 0x80 /* rxpolarity_force */
  74. #define SERDES_RX_CTRL_POLARITY 0x40 /* rxpolarity_value */
  75. /* SERDES PLL registers */
  76. #define SERDES_PLL_CTRL 1 /* PLL control reg */
  77. #define PLL_CTRL_FREQDET_EN 0x4000 /* bit 14 is FREQDET on */
  78. /* Linkcontrol reg offset in PCIE Cap */
  79. #define PCIE_CAP_LINKCTRL_OFFSET 16 /* offset in pcie cap */
  80. #define PCIE_CAP_LCREG_ASPML0s 0x01 /* ASPM L0s in linkctrl */
  81. #define PCIE_CAP_LCREG_ASPML1 0x02 /* ASPM L1 in linkctrl */
  82. #define PCIE_CLKREQ_ENAB 0x100 /* CLKREQ Enab in linkctrl */
  83. #define PCIE_ASPM_ENAB 3 /* ASPM L0s & L1 in linkctrl */
  84. #define PCIE_ASPM_L1_ENAB 2 /* ASPM L0s & L1 in linkctrl */
  85. #define PCIE_ASPM_L0s_ENAB 1 /* ASPM L0s & L1 in linkctrl */
  86. #define PCIE_ASPM_DISAB 0 /* ASPM L0s & L1 in linkctrl */
  87. /* Power management threshold */
  88. #define PCIE_L1THRESHOLDTIME_MASK 0xFF00 /* bits 8 - 15 */
  89. #define PCIE_L1THRESHOLDTIME_SHIFT 8 /* PCIE_L1THRESHOLDTIME_SHIFT */
  90. #define PCIE_L1THRESHOLD_WARVAL 0x72 /* WAR value */
  91. #define PCIE_ASPMTIMER_EXTEND 0x01000000
  92. /* > rev7:
  93. * enable extend ASPM timer
  94. */
  95. /* different register spaces to access thru pcie indirect access */
  96. #define PCIE_CONFIGREGS 1 /* Access to config space */
  97. #define PCIE_PCIEREGS 2 /* Access to pcie registers */
  98. /* PCIE protocol PHY diagnostic registers */
  99. #define PCIE_PLP_STATUSREG 0x204 /* Status */
  100. /* Status reg PCIE_PLP_STATUSREG */
  101. #define PCIE_PLP_POLARITYINV_STAT 0x10
  102. /* PCIE protocol DLLP diagnostic registers */
  103. #define PCIE_DLLP_LCREG 0x100 /* Link Control */
  104. #define PCIE_DLLP_PMTHRESHREG 0x128 /* Power Management Threshold */
  105. /* PCIE protocol TLP diagnostic registers */
  106. #define PCIE_TLP_WORKAROUNDSREG 0x004 /* TLP Workarounds */
  107. /* Sonics to PCI translation types */
  108. #define SBTOPCI_PREF 0x4 /* prefetch enable */
  109. #define SBTOPCI_BURST 0x8 /* burst enable */
  110. #define SBTOPCI_RC_READMULTI 0x20 /* memory read multiple */
  111. #define PCI_CLKRUN_DSBL 0x8000 /* Bit 15 forceClkrun */
  112. /* PCI core index in SROM shadow area */
  113. #define SRSH_PI_OFFSET 0 /* first word */
  114. #define SRSH_PI_MASK 0xf000 /* bit 15:12 */
  115. #define SRSH_PI_SHIFT 12 /* bit 15:12 */
  116. #define PCIREGOFFS(field) offsetof(struct sbpciregs, field)
  117. #define PCIEREGOFFS(field) offsetof(struct sbpcieregs, field)
  118. /* Sonics side: PCI core and host control registers */
  119. struct sbpciregs {
  120. u32 control; /* PCI control */
  121. u32 PAD[3];
  122. u32 arbcontrol; /* PCI arbiter control */
  123. u32 clkrun; /* Clkrun Control (>=rev11) */
  124. u32 PAD[2];
  125. u32 intstatus; /* Interrupt status */
  126. u32 intmask; /* Interrupt mask */
  127. u32 sbtopcimailbox; /* Sonics to PCI mailbox */
  128. u32 PAD[9];
  129. u32 bcastaddr; /* Sonics broadcast address */
  130. u32 bcastdata; /* Sonics broadcast data */
  131. u32 PAD[2];
  132. u32 gpioin; /* ro: gpio input (>=rev2) */
  133. u32 gpioout; /* rw: gpio output (>=rev2) */
  134. u32 gpioouten; /* rw: gpio output enable (>= rev2) */
  135. u32 gpiocontrol; /* rw: gpio control (>= rev2) */
  136. u32 PAD[36];
  137. u32 sbtopci0; /* Sonics to PCI translation 0 */
  138. u32 sbtopci1; /* Sonics to PCI translation 1 */
  139. u32 sbtopci2; /* Sonics to PCI translation 2 */
  140. u32 PAD[189];
  141. u32 pcicfg[4][64]; /* 0x400 - 0x7FF, PCI Cfg Space (>=rev8) */
  142. u16 sprom[36]; /* SPROM shadow Area */
  143. u32 PAD[46];
  144. };
  145. /* SB side: PCIE core and host control registers */
  146. struct sbpcieregs {
  147. u32 control; /* host mode only */
  148. u32 PAD[2];
  149. u32 biststatus; /* bist Status: 0x00C */
  150. u32 gpiosel; /* PCIE gpio sel: 0x010 */
  151. u32 gpioouten; /* PCIE gpio outen: 0x14 */
  152. u32 PAD[2];
  153. u32 intstatus; /* Interrupt status: 0x20 */
  154. u32 intmask; /* Interrupt mask: 0x24 */
  155. u32 sbtopcimailbox; /* sb to pcie mailbox: 0x028 */
  156. u32 PAD[53];
  157. u32 sbtopcie0; /* sb to pcie translation 0: 0x100 */
  158. u32 sbtopcie1; /* sb to pcie translation 1: 0x104 */
  159. u32 sbtopcie2; /* sb to pcie translation 2: 0x108 */
  160. u32 PAD[5];
  161. /* pcie core supports in direct access to config space */
  162. u32 configaddr; /* pcie config space access: Address field: 0x120 */
  163. u32 configdata; /* pcie config space access: Data field: 0x124 */
  164. /* mdio access to serdes */
  165. u32 mdiocontrol; /* controls the mdio access: 0x128 */
  166. u32 mdiodata; /* Data to the mdio access: 0x12c */
  167. /* pcie protocol phy/dllp/tlp register indirect access mechanism */
  168. u32 pcieindaddr; /* indirect access to
  169. * the internal register: 0x130
  170. */
  171. u32 pcieinddata; /* Data to/from the internal regsiter: 0x134 */
  172. u32 clkreqenctrl; /* >= rev 6, Clkreq rdma control : 0x138 */
  173. u32 PAD[177];
  174. u32 pciecfg[4][64]; /* 0x400 - 0x7FF, PCIE Cfg Space */
  175. u16 sprom[64]; /* SPROM shadow Area */
  176. };
  177. struct pcicore_info {
  178. struct bcma_device *core;
  179. struct si_pub *sih; /* System interconnect handle */
  180. struct pci_dev *dev;
  181. u8 pmecap_offset; /* PM Capability offset in the config space */
  182. bool pmecap; /* Capable of generating PME */
  183. };
  184. /* Initialize the PCI core.
  185. * It's caller's responsibility to make sure that this is done only once
  186. */
  187. struct pcicore_info *pcicore_init(struct si_pub *sih, struct bcma_device *core)
  188. {
  189. struct pcicore_info *pi;
  190. /* alloc struct pcicore_info */
  191. pi = kzalloc(sizeof(struct pcicore_info), GFP_ATOMIC);
  192. if (pi == NULL)
  193. return NULL;
  194. pi->sih = sih;
  195. pi->dev = core->bus->host_pci;
  196. pi->core = core;
  197. return pi;
  198. }
  199. void pcicore_deinit(struct pcicore_info *pch)
  200. {
  201. kfree(pch);
  202. }
  203. /* ***** Register Access API */
  204. static uint
  205. pcie_readreg(struct bcma_device *core, uint addrtype, uint offset)
  206. {
  207. uint retval = 0xFFFFFFFF;
  208. switch (addrtype) {
  209. case PCIE_CONFIGREGS:
  210. bcma_write32(core, PCIEREGOFFS(configaddr), offset);
  211. (void)bcma_read32(core, PCIEREGOFFS(configaddr));
  212. retval = bcma_read32(core, PCIEREGOFFS(configdata));
  213. break;
  214. case PCIE_PCIEREGS:
  215. bcma_write32(core, PCIEREGOFFS(pcieindaddr), offset);
  216. (void)bcma_read32(core, PCIEREGOFFS(pcieindaddr));
  217. retval = bcma_read32(core, PCIEREGOFFS(pcieinddata));
  218. break;
  219. }
  220. return retval;
  221. }
  222. static uint pcie_writereg(struct bcma_device *core, uint addrtype,
  223. uint offset, uint val)
  224. {
  225. switch (addrtype) {
  226. case PCIE_CONFIGREGS:
  227. bcma_write32(core, PCIEREGOFFS(configaddr), offset);
  228. bcma_write32(core, PCIEREGOFFS(configdata), val);
  229. break;
  230. case PCIE_PCIEREGS:
  231. bcma_write32(core, PCIEREGOFFS(pcieindaddr), offset);
  232. bcma_write32(core, PCIEREGOFFS(pcieinddata), val);
  233. break;
  234. default:
  235. break;
  236. }
  237. return 0;
  238. }
  239. /* ***** Support functions ***** */
  240. static void pcie_extendL1timer(struct pcicore_info *pi, bool extend)
  241. {
  242. u32 w;
  243. w = pcie_readreg(pi->core, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG);
  244. if (extend)
  245. w |= PCIE_ASPMTIMER_EXTEND;
  246. else
  247. w &= ~PCIE_ASPMTIMER_EXTEND;
  248. pcie_writereg(pi->core, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG, w);
  249. w = pcie_readreg(pi->core, PCIE_PCIEREGS, PCIE_DLLP_PMTHRESHREG);
  250. }
  251. void pcicore_up(struct pcicore_info *pi, int state)
  252. {
  253. if (!pi || ai_get_buscoretype(pi->sih) != PCIE_CORE_ID)
  254. return;
  255. /* Restore L1 timer for better performance */
  256. pcie_extendL1timer(pi, true);
  257. }
  258. void pcicore_down(struct pcicore_info *pi, int state)
  259. {
  260. if (!pi || ai_get_buscoretype(pi->sih) != PCIE_CORE_ID)
  261. return;
  262. /* Reduce L1 timer for better power savings */
  263. pcie_extendL1timer(pi, false);
  264. }
  265. void pcicore_fixcfg(struct pcicore_info *pi)
  266. {
  267. struct bcma_device *core = pi->core;
  268. u16 val16;
  269. uint regoff;
  270. regoff = PCIEREGOFFS(sprom[SRSH_PI_OFFSET]);
  271. val16 = bcma_read16(pi->core, regoff);
  272. if (((val16 & SRSH_PI_MASK) >> SRSH_PI_SHIFT) !=
  273. (u16)core->core_index) {
  274. val16 = ((u16)core->core_index << SRSH_PI_SHIFT) |
  275. (val16 & ~SRSH_PI_MASK);
  276. bcma_write16(pi->core, regoff, val16);
  277. }
  278. }