qlcnic_83xx_hw.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  68. {QLCNIC_CMD_DCB_QUERY_PARAM, 2, 50},
  69. };
  70. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  71. 0x38CC, /* Global Reset */
  72. 0x38F0, /* Wildcard */
  73. 0x38FC, /* Informant */
  74. 0x3038, /* Host MBX ctrl */
  75. 0x303C, /* FW MBX ctrl */
  76. 0x355C, /* BOOT LOADER ADDRESS REG */
  77. 0x3560, /* BOOT LOADER SIZE REG */
  78. 0x3564, /* FW IMAGE ADDR REG */
  79. 0x1000, /* MBX intr enable */
  80. 0x1200, /* Default Intr mask */
  81. 0x1204, /* Default Interrupt ID */
  82. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  83. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  84. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  85. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  86. 0x3790, /* QLC_83XX_IDC_CTRL */
  87. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  88. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  89. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  90. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  91. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  92. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  93. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  94. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  95. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  96. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  97. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  98. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  99. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  100. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  101. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  102. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  103. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  104. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  105. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  106. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  107. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  108. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  109. 0x37F4, /* QLC_83XX_VNIC_STATE */
  110. 0x3868, /* QLC_83XX_DRV_LOCK */
  111. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  112. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  113. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  114. };
  115. const u32 qlcnic_83xx_reg_tbl[] = {
  116. 0x34A8, /* PEG_HALT_STAT1 */
  117. 0x34AC, /* PEG_HALT_STAT2 */
  118. 0x34B0, /* FW_HEARTBEAT */
  119. 0x3500, /* FLASH LOCK_ID */
  120. 0x3528, /* FW_CAPABILITIES */
  121. 0x3538, /* Driver active, DRV_REG0 */
  122. 0x3540, /* Device state, DRV_REG1 */
  123. 0x3544, /* Driver state, DRV_REG2 */
  124. 0x3548, /* Driver scratch, DRV_REG3 */
  125. 0x354C, /* Device partiton info, DRV_REG4 */
  126. 0x3524, /* Driver IDC ver, DRV_REG5 */
  127. 0x3550, /* FW_VER_MAJOR */
  128. 0x3554, /* FW_VER_MINOR */
  129. 0x3558, /* FW_VER_SUB */
  130. 0x359C, /* NPAR STATE */
  131. 0x35FC, /* FW_IMG_VALID */
  132. 0x3650, /* CMD_PEG_STATE */
  133. 0x373C, /* RCV_PEG_STATE */
  134. 0x37B4, /* ASIC TEMP */
  135. 0x356C, /* FW API */
  136. 0x3570, /* DRV OP MODE */
  137. 0x3850, /* FLASH LOCK */
  138. 0x3854, /* FLASH UNLOCK */
  139. };
  140. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  141. .read_crb = qlcnic_83xx_read_crb,
  142. .write_crb = qlcnic_83xx_write_crb,
  143. .read_reg = qlcnic_83xx_rd_reg_indirect,
  144. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  145. .get_mac_address = qlcnic_83xx_get_mac_address,
  146. .setup_intr = qlcnic_83xx_setup_intr,
  147. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  148. .mbx_cmd = qlcnic_83xx_issue_cmd,
  149. .get_func_no = qlcnic_83xx_get_func_no,
  150. .api_lock = qlcnic_83xx_cam_lock,
  151. .api_unlock = qlcnic_83xx_cam_unlock,
  152. .add_sysfs = qlcnic_83xx_add_sysfs,
  153. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  154. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  155. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  156. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  157. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  158. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  159. .setup_link_event = qlcnic_83xx_setup_link_event,
  160. .get_nic_info = qlcnic_83xx_get_nic_info,
  161. .get_pci_info = qlcnic_83xx_get_pci_info,
  162. .set_nic_info = qlcnic_83xx_set_nic_info,
  163. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  164. .napi_enable = qlcnic_83xx_napi_enable,
  165. .napi_disable = qlcnic_83xx_napi_disable,
  166. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  167. .config_rss = qlcnic_83xx_config_rss,
  168. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  169. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  170. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  171. .get_board_info = qlcnic_83xx_get_port_info,
  172. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  173. .free_mac_list = qlcnic_82xx_free_mac_list,
  174. };
  175. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  176. .config_bridged_mode = qlcnic_config_bridged_mode,
  177. .config_led = qlcnic_config_led,
  178. .request_reset = qlcnic_83xx_idc_request_reset,
  179. .cancel_idc_work = qlcnic_83xx_idc_exit,
  180. .napi_add = qlcnic_83xx_napi_add,
  181. .napi_del = qlcnic_83xx_napi_del,
  182. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  183. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  184. .shutdown = qlcnic_83xx_shutdown,
  185. .resume = qlcnic_83xx_resume,
  186. };
  187. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  188. {
  189. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  190. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  191. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  192. }
  193. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  194. {
  195. u32 fw_major, fw_minor, fw_build;
  196. struct pci_dev *pdev = adapter->pdev;
  197. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  198. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  199. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  200. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  201. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  202. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  203. return adapter->fw_version;
  204. }
  205. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  206. {
  207. void __iomem *base;
  208. u32 val;
  209. base = adapter->ahw->pci_base0 +
  210. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  211. writel(addr, base);
  212. val = readl(base);
  213. if (val != addr)
  214. return -EIO;
  215. return 0;
  216. }
  217. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  218. int *err)
  219. {
  220. struct qlcnic_hardware_context *ahw = adapter->ahw;
  221. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  222. if (!*err) {
  223. return QLCRDX(ahw, QLCNIC_WILDCARD);
  224. } else {
  225. dev_err(&adapter->pdev->dev,
  226. "%s failed, addr = 0x%lx\n", __func__, addr);
  227. return -EIO;
  228. }
  229. }
  230. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  231. u32 data)
  232. {
  233. int err;
  234. struct qlcnic_hardware_context *ahw = adapter->ahw;
  235. err = __qlcnic_set_win_base(adapter, (u32) addr);
  236. if (!err) {
  237. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  238. return 0;
  239. } else {
  240. dev_err(&adapter->pdev->dev,
  241. "%s failed, addr = 0x%x data = 0x%x\n",
  242. __func__, (int)addr, data);
  243. return err;
  244. }
  245. }
  246. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr, int txq)
  247. {
  248. int err, i, num_msix;
  249. struct qlcnic_hardware_context *ahw = adapter->ahw;
  250. if (!num_intr)
  251. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  252. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  253. num_intr));
  254. /* account for AEN interrupt MSI-X based interrupts */
  255. num_msix += 1;
  256. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  257. num_msix += adapter->max_drv_tx_rings;
  258. err = qlcnic_enable_msix(adapter, num_msix);
  259. if (err == -ENOMEM)
  260. return err;
  261. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  262. num_msix = adapter->ahw->num_msix;
  263. else {
  264. if (qlcnic_sriov_vf_check(adapter))
  265. return -EINVAL;
  266. num_msix = 1;
  267. }
  268. /* setup interrupt mapping table for fw */
  269. ahw->intr_tbl = vzalloc(num_msix *
  270. sizeof(struct qlcnic_intrpt_config));
  271. if (!ahw->intr_tbl)
  272. return -ENOMEM;
  273. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  274. /* MSI-X enablement failed, use legacy interrupt */
  275. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  276. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  277. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  278. adapter->msix_entries[0].vector = adapter->pdev->irq;
  279. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  280. }
  281. for (i = 0; i < num_msix; i++) {
  282. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  283. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  284. else
  285. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  286. ahw->intr_tbl[i].id = i;
  287. ahw->intr_tbl[i].src = 0;
  288. }
  289. return 0;
  290. }
  291. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  292. {
  293. writel(0, adapter->tgt_mask_reg);
  294. }
  295. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  296. {
  297. writel(1, adapter->tgt_mask_reg);
  298. }
  299. /* Enable MSI-x and INT-x interrupts */
  300. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  301. struct qlcnic_host_sds_ring *sds_ring)
  302. {
  303. writel(0, sds_ring->crb_intr_mask);
  304. }
  305. /* Disable MSI-x and INT-x interrupts */
  306. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  307. struct qlcnic_host_sds_ring *sds_ring)
  308. {
  309. writel(1, sds_ring->crb_intr_mask);
  310. }
  311. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  312. *adapter)
  313. {
  314. u32 mask;
  315. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  316. * source register. We could be here before contexts are created
  317. * and sds_ring->crb_intr_mask has not been initialized, calculate
  318. * BAR offset for Interrupt Source Register
  319. */
  320. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  321. writel(0, adapter->ahw->pci_base0 + mask);
  322. }
  323. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  324. {
  325. u32 mask;
  326. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  327. writel(1, adapter->ahw->pci_base0 + mask);
  328. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  329. }
  330. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  331. struct qlcnic_cmd_args *cmd)
  332. {
  333. int i;
  334. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  335. return;
  336. for (i = 0; i < cmd->rsp.num; i++)
  337. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  338. }
  339. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  340. {
  341. u32 intr_val;
  342. struct qlcnic_hardware_context *ahw = adapter->ahw;
  343. int retries = 0;
  344. intr_val = readl(adapter->tgt_status_reg);
  345. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  346. return IRQ_NONE;
  347. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  348. adapter->stats.spurious_intr++;
  349. return IRQ_NONE;
  350. }
  351. /* The barrier is required to ensure writes to the registers */
  352. wmb();
  353. /* clear the interrupt trigger control register */
  354. writel(0, adapter->isr_int_vec);
  355. intr_val = readl(adapter->isr_int_vec);
  356. do {
  357. intr_val = readl(adapter->tgt_status_reg);
  358. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  359. break;
  360. retries++;
  361. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  362. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  363. return IRQ_HANDLED;
  364. }
  365. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  366. {
  367. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  368. complete(&mbx->completion);
  369. }
  370. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  371. {
  372. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  373. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  374. unsigned long flags;
  375. spin_lock_irqsave(&mbx->aen_lock, flags);
  376. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  377. if (!(resp & QLCNIC_SET_OWNER))
  378. goto out;
  379. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  380. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  381. __qlcnic_83xx_process_aen(adapter);
  382. } else {
  383. if (atomic_read(&mbx->rsp_status) != rsp_status)
  384. qlcnic_83xx_notify_mbx_response(mbx);
  385. }
  386. out:
  387. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  388. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  389. }
  390. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  391. {
  392. struct qlcnic_adapter *adapter = data;
  393. struct qlcnic_host_sds_ring *sds_ring;
  394. struct qlcnic_hardware_context *ahw = adapter->ahw;
  395. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  396. return IRQ_NONE;
  397. qlcnic_83xx_poll_process_aen(adapter);
  398. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  399. ahw->diag_cnt++;
  400. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  401. return IRQ_HANDLED;
  402. }
  403. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  404. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  405. } else {
  406. sds_ring = &adapter->recv_ctx->sds_rings[0];
  407. napi_schedule(&sds_ring->napi);
  408. }
  409. return IRQ_HANDLED;
  410. }
  411. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  412. {
  413. struct qlcnic_host_sds_ring *sds_ring = data;
  414. struct qlcnic_adapter *adapter = sds_ring->adapter;
  415. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  416. goto done;
  417. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  418. return IRQ_NONE;
  419. done:
  420. adapter->ahw->diag_cnt++;
  421. qlcnic_83xx_enable_intr(adapter, sds_ring);
  422. return IRQ_HANDLED;
  423. }
  424. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  425. {
  426. u32 num_msix;
  427. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  428. qlcnic_83xx_set_legacy_intr_mask(adapter);
  429. qlcnic_83xx_disable_mbx_intr(adapter);
  430. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  431. num_msix = adapter->ahw->num_msix - 1;
  432. else
  433. num_msix = 0;
  434. msleep(20);
  435. synchronize_irq(adapter->msix_entries[num_msix].vector);
  436. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  437. }
  438. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  439. {
  440. irq_handler_t handler;
  441. u32 val;
  442. int err = 0;
  443. unsigned long flags = 0;
  444. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  445. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  446. flags |= IRQF_SHARED;
  447. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  448. handler = qlcnic_83xx_handle_aen;
  449. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  450. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  451. if (err) {
  452. dev_err(&adapter->pdev->dev,
  453. "failed to register MBX interrupt\n");
  454. return err;
  455. }
  456. } else {
  457. handler = qlcnic_83xx_intr;
  458. val = adapter->msix_entries[0].vector;
  459. err = request_irq(val, handler, flags, "qlcnic", adapter);
  460. if (err) {
  461. dev_err(&adapter->pdev->dev,
  462. "failed to register INTx interrupt\n");
  463. return err;
  464. }
  465. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  466. }
  467. /* Enable mailbox interrupt */
  468. qlcnic_83xx_enable_mbx_interrupt(adapter);
  469. return err;
  470. }
  471. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  472. {
  473. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  474. adapter->ahw->pci_func = (val >> 24) & 0xff;
  475. }
  476. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  477. {
  478. void __iomem *addr;
  479. u32 val, limit = 0;
  480. struct qlcnic_hardware_context *ahw = adapter->ahw;
  481. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  482. do {
  483. val = readl(addr);
  484. if (val) {
  485. /* write the function number to register */
  486. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  487. ahw->pci_func);
  488. return 0;
  489. }
  490. usleep_range(1000, 2000);
  491. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  492. return -EIO;
  493. }
  494. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  495. {
  496. void __iomem *addr;
  497. u32 val;
  498. struct qlcnic_hardware_context *ahw = adapter->ahw;
  499. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  500. val = readl(addr);
  501. }
  502. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  503. loff_t offset, size_t size)
  504. {
  505. int ret = 0;
  506. u32 data;
  507. if (qlcnic_api_lock(adapter)) {
  508. dev_err(&adapter->pdev->dev,
  509. "%s: failed to acquire lock. addr offset 0x%x\n",
  510. __func__, (u32)offset);
  511. return;
  512. }
  513. data = QLCRD32(adapter, (u32) offset, &ret);
  514. qlcnic_api_unlock(adapter);
  515. if (ret == -EIO) {
  516. dev_err(&adapter->pdev->dev,
  517. "%s: failed. addr offset 0x%x\n",
  518. __func__, (u32)offset);
  519. return;
  520. }
  521. memcpy(buf, &data, size);
  522. }
  523. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  524. loff_t offset, size_t size)
  525. {
  526. u32 data;
  527. memcpy(&data, buf, size);
  528. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  529. }
  530. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  531. {
  532. int status;
  533. status = qlcnic_83xx_get_port_config(adapter);
  534. if (status) {
  535. dev_err(&adapter->pdev->dev,
  536. "Get Port Info failed\n");
  537. } else {
  538. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  539. adapter->ahw->port_type = QLCNIC_XGBE;
  540. else
  541. adapter->ahw->port_type = QLCNIC_GBE;
  542. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  543. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  544. }
  545. return status;
  546. }
  547. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  548. {
  549. struct qlcnic_hardware_context *ahw = adapter->ahw;
  550. u16 act_pci_fn = ahw->act_pci_func;
  551. u16 count;
  552. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  553. if (act_pci_fn <= 2)
  554. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  555. act_pci_fn;
  556. else
  557. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  558. act_pci_fn;
  559. ahw->max_uc_count = count;
  560. }
  561. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  562. {
  563. u32 val;
  564. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  565. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  566. else
  567. val = BIT_2;
  568. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  569. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  570. }
  571. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  572. const struct pci_device_id *ent)
  573. {
  574. u32 op_mode, priv_level;
  575. struct qlcnic_hardware_context *ahw = adapter->ahw;
  576. ahw->fw_hal_version = 2;
  577. qlcnic_get_func_no(adapter);
  578. if (qlcnic_sriov_vf_check(adapter)) {
  579. qlcnic_sriov_vf_set_ops(adapter);
  580. return;
  581. }
  582. /* Determine function privilege level */
  583. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  584. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  585. priv_level = QLCNIC_MGMT_FUNC;
  586. else
  587. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  588. ahw->pci_func);
  589. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  590. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  591. dev_info(&adapter->pdev->dev,
  592. "HAL Version: %d Non Privileged function\n",
  593. ahw->fw_hal_version);
  594. adapter->nic_ops = &qlcnic_vf_ops;
  595. } else {
  596. if (pci_find_ext_capability(adapter->pdev,
  597. PCI_EXT_CAP_ID_SRIOV))
  598. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  599. adapter->nic_ops = &qlcnic_83xx_ops;
  600. }
  601. }
  602. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  603. u32 data[]);
  604. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  605. u32 data[]);
  606. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  607. struct qlcnic_cmd_args *cmd)
  608. {
  609. int i;
  610. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  611. return;
  612. dev_info(&adapter->pdev->dev,
  613. "Host MBX regs(%d)\n", cmd->req.num);
  614. for (i = 0; i < cmd->req.num; i++) {
  615. if (i && !(i % 8))
  616. pr_info("\n");
  617. pr_info("%08x ", cmd->req.arg[i]);
  618. }
  619. pr_info("\n");
  620. dev_info(&adapter->pdev->dev,
  621. "FW MBX regs(%d)\n", cmd->rsp.num);
  622. for (i = 0; i < cmd->rsp.num; i++) {
  623. if (i && !(i % 8))
  624. pr_info("\n");
  625. pr_info("%08x ", cmd->rsp.arg[i]);
  626. }
  627. pr_info("\n");
  628. }
  629. static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  630. struct qlcnic_cmd_args *cmd)
  631. {
  632. struct qlcnic_hardware_context *ahw = adapter->ahw;
  633. int opcode = LSW(cmd->req.arg[0]);
  634. unsigned long max_loops;
  635. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  636. for (; max_loops; max_loops--) {
  637. if (atomic_read(&cmd->rsp_status) ==
  638. QLC_83XX_MBX_RESPONSE_ARRIVED)
  639. return;
  640. udelay(1);
  641. }
  642. dev_err(&adapter->pdev->dev,
  643. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  644. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  645. flush_workqueue(ahw->mailbox->work_q);
  646. return;
  647. }
  648. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  649. struct qlcnic_cmd_args *cmd)
  650. {
  651. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  652. struct qlcnic_hardware_context *ahw = adapter->ahw;
  653. int cmd_type, err, opcode;
  654. unsigned long timeout;
  655. opcode = LSW(cmd->req.arg[0]);
  656. cmd_type = cmd->type;
  657. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  658. if (err) {
  659. dev_err(&adapter->pdev->dev,
  660. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  661. __func__, opcode, cmd->type, ahw->pci_func,
  662. ahw->op_mode);
  663. return err;
  664. }
  665. switch (cmd_type) {
  666. case QLC_83XX_MBX_CMD_WAIT:
  667. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  668. dev_err(&adapter->pdev->dev,
  669. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  670. __func__, opcode, cmd_type, ahw->pci_func,
  671. ahw->op_mode);
  672. flush_workqueue(mbx->work_q);
  673. }
  674. break;
  675. case QLC_83XX_MBX_CMD_NO_WAIT:
  676. return 0;
  677. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  678. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  679. break;
  680. default:
  681. dev_err(&adapter->pdev->dev,
  682. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  683. __func__, opcode, cmd_type, ahw->pci_func,
  684. ahw->op_mode);
  685. qlcnic_83xx_detach_mailbox_work(adapter);
  686. }
  687. return cmd->rsp_opcode;
  688. }
  689. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  690. struct qlcnic_adapter *adapter, u32 type)
  691. {
  692. int i, size;
  693. u32 temp;
  694. const struct qlcnic_mailbox_metadata *mbx_tbl;
  695. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  696. mbx_tbl = qlcnic_83xx_mbx_tbl;
  697. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  698. for (i = 0; i < size; i++) {
  699. if (type == mbx_tbl[i].cmd) {
  700. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  701. mbx->req.num = mbx_tbl[i].in_args;
  702. mbx->rsp.num = mbx_tbl[i].out_args;
  703. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  704. GFP_ATOMIC);
  705. if (!mbx->req.arg)
  706. return -ENOMEM;
  707. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  708. GFP_ATOMIC);
  709. if (!mbx->rsp.arg) {
  710. kfree(mbx->req.arg);
  711. mbx->req.arg = NULL;
  712. return -ENOMEM;
  713. }
  714. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  715. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  716. temp = adapter->ahw->fw_hal_version << 29;
  717. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  718. mbx->cmd_op = type;
  719. return 0;
  720. }
  721. }
  722. return -EINVAL;
  723. }
  724. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  725. {
  726. struct qlcnic_adapter *adapter;
  727. struct qlcnic_cmd_args cmd;
  728. int i, err = 0;
  729. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  730. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  731. if (err)
  732. return;
  733. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  734. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  735. err = qlcnic_issue_cmd(adapter, &cmd);
  736. if (err)
  737. dev_info(&adapter->pdev->dev,
  738. "%s: Mailbox IDC ACK failed.\n", __func__);
  739. qlcnic_free_mbx_args(&cmd);
  740. }
  741. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  742. u32 data[])
  743. {
  744. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  745. QLCNIC_MBX_RSP(data[0]));
  746. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  747. return;
  748. }
  749. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  750. {
  751. struct qlcnic_hardware_context *ahw = adapter->ahw;
  752. u32 event[QLC_83XX_MBX_AEN_CNT];
  753. int i;
  754. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  755. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  756. switch (QLCNIC_MBX_RSP(event[0])) {
  757. case QLCNIC_MBX_LINK_EVENT:
  758. qlcnic_83xx_handle_link_aen(adapter, event);
  759. break;
  760. case QLCNIC_MBX_COMP_EVENT:
  761. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  762. break;
  763. case QLCNIC_MBX_REQUEST_EVENT:
  764. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  765. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  766. queue_delayed_work(adapter->qlcnic_wq,
  767. &adapter->idc_aen_work, 0);
  768. break;
  769. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  770. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  771. break;
  772. case QLCNIC_MBX_BC_EVENT:
  773. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  774. break;
  775. case QLCNIC_MBX_SFP_INSERT_EVENT:
  776. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  777. QLCNIC_MBX_RSP(event[0]));
  778. break;
  779. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  780. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  781. QLCNIC_MBX_RSP(event[0]));
  782. break;
  783. case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT:
  784. qlcnic_dcb_handle_aen(adapter, (void *)&event[1]);
  785. break;
  786. default:
  787. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  788. QLCNIC_MBX_RSP(event[0]));
  789. break;
  790. }
  791. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  792. }
  793. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  794. {
  795. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  796. struct qlcnic_hardware_context *ahw = adapter->ahw;
  797. struct qlcnic_mailbox *mbx = ahw->mailbox;
  798. unsigned long flags;
  799. spin_lock_irqsave(&mbx->aen_lock, flags);
  800. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  801. if (resp & QLCNIC_SET_OWNER) {
  802. event = readl(QLCNIC_MBX_FW(ahw, 0));
  803. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  804. __qlcnic_83xx_process_aen(adapter);
  805. } else {
  806. if (atomic_read(&mbx->rsp_status) != rsp_status)
  807. qlcnic_83xx_notify_mbx_response(mbx);
  808. }
  809. }
  810. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  811. }
  812. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  813. {
  814. struct qlcnic_adapter *adapter;
  815. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  816. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  817. return;
  818. qlcnic_83xx_process_aen(adapter);
  819. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  820. (HZ / 10));
  821. }
  822. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  823. {
  824. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  825. return;
  826. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  827. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  828. }
  829. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  830. {
  831. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  832. return;
  833. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  834. }
  835. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  836. {
  837. int index, i, err, sds_mbx_size;
  838. u32 *buf, intrpt_id, intr_mask;
  839. u16 context_id;
  840. u8 num_sds;
  841. struct qlcnic_cmd_args cmd;
  842. struct qlcnic_host_sds_ring *sds;
  843. struct qlcnic_sds_mbx sds_mbx;
  844. struct qlcnic_add_rings_mbx_out *mbx_out;
  845. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  846. struct qlcnic_hardware_context *ahw = adapter->ahw;
  847. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  848. context_id = recv_ctx->context_id;
  849. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  850. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  851. QLCNIC_CMD_ADD_RCV_RINGS);
  852. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  853. /* set up status rings, mbx 2-81 */
  854. index = 2;
  855. for (i = 8; i < adapter->max_sds_rings; i++) {
  856. memset(&sds_mbx, 0, sds_mbx_size);
  857. sds = &recv_ctx->sds_rings[i];
  858. sds->consumer = 0;
  859. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  860. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  861. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  862. sds_mbx.sds_ring_size = sds->num_desc;
  863. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  864. intrpt_id = ahw->intr_tbl[i].id;
  865. else
  866. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  867. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  868. sds_mbx.intrpt_id = intrpt_id;
  869. else
  870. sds_mbx.intrpt_id = 0xffff;
  871. sds_mbx.intrpt_val = 0;
  872. buf = &cmd.req.arg[index];
  873. memcpy(buf, &sds_mbx, sds_mbx_size);
  874. index += sds_mbx_size / sizeof(u32);
  875. }
  876. /* send the mailbox command */
  877. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  878. if (err) {
  879. dev_err(&adapter->pdev->dev,
  880. "Failed to add rings %d\n", err);
  881. goto out;
  882. }
  883. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  884. index = 0;
  885. /* status descriptor ring */
  886. for (i = 8; i < adapter->max_sds_rings; i++) {
  887. sds = &recv_ctx->sds_rings[i];
  888. sds->crb_sts_consumer = ahw->pci_base0 +
  889. mbx_out->host_csmr[index];
  890. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  891. intr_mask = ahw->intr_tbl[i].src;
  892. else
  893. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  894. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  895. index++;
  896. }
  897. out:
  898. qlcnic_free_mbx_args(&cmd);
  899. return err;
  900. }
  901. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  902. {
  903. int err;
  904. u32 temp = 0;
  905. struct qlcnic_cmd_args cmd;
  906. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  907. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  908. return;
  909. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  910. cmd.req.arg[0] |= (0x3 << 29);
  911. if (qlcnic_sriov_pf_check(adapter))
  912. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  913. cmd.req.arg[1] = recv_ctx->context_id | temp;
  914. err = qlcnic_issue_cmd(adapter, &cmd);
  915. if (err)
  916. dev_err(&adapter->pdev->dev,
  917. "Failed to destroy rx ctx in firmware\n");
  918. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  919. qlcnic_free_mbx_args(&cmd);
  920. }
  921. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  922. {
  923. int i, err, index, sds_mbx_size, rds_mbx_size;
  924. u8 num_sds, num_rds;
  925. u32 *buf, intrpt_id, intr_mask, cap = 0;
  926. struct qlcnic_host_sds_ring *sds;
  927. struct qlcnic_host_rds_ring *rds;
  928. struct qlcnic_sds_mbx sds_mbx;
  929. struct qlcnic_rds_mbx rds_mbx;
  930. struct qlcnic_cmd_args cmd;
  931. struct qlcnic_rcv_mbx_out *mbx_out;
  932. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  933. struct qlcnic_hardware_context *ahw = adapter->ahw;
  934. num_rds = adapter->max_rds_rings;
  935. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  936. num_sds = adapter->max_sds_rings;
  937. else
  938. num_sds = QLCNIC_MAX_RING_SETS;
  939. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  940. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  941. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  942. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  943. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  944. /* set mailbox hdr and capabilities */
  945. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  946. QLCNIC_CMD_CREATE_RX_CTX);
  947. if (err)
  948. return err;
  949. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  950. cmd.req.arg[0] |= (0x3 << 29);
  951. cmd.req.arg[1] = cap;
  952. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  953. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  954. if (qlcnic_sriov_pf_check(adapter))
  955. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  956. &cmd.req.arg[6]);
  957. /* set up status rings, mbx 8-57/87 */
  958. index = QLC_83XX_HOST_SDS_MBX_IDX;
  959. for (i = 0; i < num_sds; i++) {
  960. memset(&sds_mbx, 0, sds_mbx_size);
  961. sds = &recv_ctx->sds_rings[i];
  962. sds->consumer = 0;
  963. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  964. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  965. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  966. sds_mbx.sds_ring_size = sds->num_desc;
  967. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  968. intrpt_id = ahw->intr_tbl[i].id;
  969. else
  970. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  971. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  972. sds_mbx.intrpt_id = intrpt_id;
  973. else
  974. sds_mbx.intrpt_id = 0xffff;
  975. sds_mbx.intrpt_val = 0;
  976. buf = &cmd.req.arg[index];
  977. memcpy(buf, &sds_mbx, sds_mbx_size);
  978. index += sds_mbx_size / sizeof(u32);
  979. }
  980. /* set up receive rings, mbx 88-111/135 */
  981. index = QLCNIC_HOST_RDS_MBX_IDX;
  982. rds = &recv_ctx->rds_rings[0];
  983. rds->producer = 0;
  984. memset(&rds_mbx, 0, rds_mbx_size);
  985. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  986. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  987. rds_mbx.reg_ring_sz = rds->dma_size;
  988. rds_mbx.reg_ring_len = rds->num_desc;
  989. /* Jumbo ring */
  990. rds = &recv_ctx->rds_rings[1];
  991. rds->producer = 0;
  992. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  993. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  994. rds_mbx.jmb_ring_sz = rds->dma_size;
  995. rds_mbx.jmb_ring_len = rds->num_desc;
  996. buf = &cmd.req.arg[index];
  997. memcpy(buf, &rds_mbx, rds_mbx_size);
  998. /* send the mailbox command */
  999. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1000. if (err) {
  1001. dev_err(&adapter->pdev->dev,
  1002. "Failed to create Rx ctx in firmware%d\n", err);
  1003. goto out;
  1004. }
  1005. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1006. recv_ctx->context_id = mbx_out->ctx_id;
  1007. recv_ctx->state = mbx_out->state;
  1008. recv_ctx->virt_port = mbx_out->vport_id;
  1009. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1010. recv_ctx->context_id, recv_ctx->state);
  1011. /* Receive descriptor ring */
  1012. /* Standard ring */
  1013. rds = &recv_ctx->rds_rings[0];
  1014. rds->crb_rcv_producer = ahw->pci_base0 +
  1015. mbx_out->host_prod[0].reg_buf;
  1016. /* Jumbo ring */
  1017. rds = &recv_ctx->rds_rings[1];
  1018. rds->crb_rcv_producer = ahw->pci_base0 +
  1019. mbx_out->host_prod[0].jmb_buf;
  1020. /* status descriptor ring */
  1021. for (i = 0; i < num_sds; i++) {
  1022. sds = &recv_ctx->sds_rings[i];
  1023. sds->crb_sts_consumer = ahw->pci_base0 +
  1024. mbx_out->host_csmr[i];
  1025. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1026. intr_mask = ahw->intr_tbl[i].src;
  1027. else
  1028. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1029. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1030. }
  1031. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1032. err = qlcnic_83xx_add_rings(adapter);
  1033. out:
  1034. qlcnic_free_mbx_args(&cmd);
  1035. return err;
  1036. }
  1037. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1038. struct qlcnic_host_tx_ring *tx_ring)
  1039. {
  1040. struct qlcnic_cmd_args cmd;
  1041. u32 temp = 0;
  1042. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1043. return;
  1044. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1045. cmd.req.arg[0] |= (0x3 << 29);
  1046. if (qlcnic_sriov_pf_check(adapter))
  1047. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1048. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1049. if (qlcnic_issue_cmd(adapter, &cmd))
  1050. dev_err(&adapter->pdev->dev,
  1051. "Failed to destroy tx ctx in firmware\n");
  1052. qlcnic_free_mbx_args(&cmd);
  1053. }
  1054. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1055. struct qlcnic_host_tx_ring *tx, int ring)
  1056. {
  1057. int err;
  1058. u16 msix_id;
  1059. u32 *buf, intr_mask, temp = 0;
  1060. struct qlcnic_cmd_args cmd;
  1061. struct qlcnic_tx_mbx mbx;
  1062. struct qlcnic_tx_mbx_out *mbx_out;
  1063. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1064. u32 msix_vector;
  1065. /* Reset host resources */
  1066. tx->producer = 0;
  1067. tx->sw_consumer = 0;
  1068. *(tx->hw_consumer) = 0;
  1069. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1070. /* setup mailbox inbox registerss */
  1071. mbx.phys_addr_low = LSD(tx->phys_addr);
  1072. mbx.phys_addr_high = MSD(tx->phys_addr);
  1073. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1074. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1075. mbx.size = tx->num_desc;
  1076. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1077. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1078. msix_vector = adapter->max_sds_rings + ring;
  1079. else
  1080. msix_vector = adapter->max_sds_rings - 1;
  1081. msix_id = ahw->intr_tbl[msix_vector].id;
  1082. } else {
  1083. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1084. }
  1085. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1086. mbx.intr_id = msix_id;
  1087. else
  1088. mbx.intr_id = 0xffff;
  1089. mbx.src = 0;
  1090. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1091. if (err)
  1092. return err;
  1093. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1094. cmd.req.arg[0] |= (0x3 << 29);
  1095. if (qlcnic_sriov_pf_check(adapter))
  1096. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1097. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1098. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1099. buf = &cmd.req.arg[6];
  1100. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1101. /* send the mailbox command*/
  1102. err = qlcnic_issue_cmd(adapter, &cmd);
  1103. if (err) {
  1104. dev_err(&adapter->pdev->dev,
  1105. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1106. goto out;
  1107. }
  1108. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1109. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1110. tx->ctx_id = mbx_out->ctx_id;
  1111. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1112. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1113. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1114. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1115. }
  1116. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1117. tx->ctx_id, mbx_out->state);
  1118. out:
  1119. qlcnic_free_mbx_args(&cmd);
  1120. return err;
  1121. }
  1122. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1123. int num_sds_ring)
  1124. {
  1125. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1126. struct qlcnic_host_sds_ring *sds_ring;
  1127. struct qlcnic_host_rds_ring *rds_ring;
  1128. u16 adapter_state = adapter->is_up;
  1129. u8 ring;
  1130. int ret;
  1131. netif_device_detach(netdev);
  1132. if (netif_running(netdev))
  1133. __qlcnic_down(adapter, netdev);
  1134. qlcnic_detach(adapter);
  1135. adapter->max_sds_rings = 1;
  1136. adapter->ahw->diag_test = test;
  1137. adapter->ahw->linkup = 0;
  1138. ret = qlcnic_attach(adapter);
  1139. if (ret) {
  1140. netif_device_attach(netdev);
  1141. return ret;
  1142. }
  1143. ret = qlcnic_fw_create_ctx(adapter);
  1144. if (ret) {
  1145. qlcnic_detach(adapter);
  1146. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1147. adapter->max_sds_rings = num_sds_ring;
  1148. qlcnic_attach(adapter);
  1149. }
  1150. netif_device_attach(netdev);
  1151. return ret;
  1152. }
  1153. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1154. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1155. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1156. }
  1157. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1158. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1159. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1160. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1161. }
  1162. }
  1163. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1164. /* disable and free mailbox interrupt */
  1165. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1166. qlcnic_83xx_enable_mbx_poll(adapter);
  1167. qlcnic_83xx_free_mbx_intr(adapter);
  1168. }
  1169. adapter->ahw->loopback_state = 0;
  1170. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1171. }
  1172. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1173. return 0;
  1174. }
  1175. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1176. int max_sds_rings)
  1177. {
  1178. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1179. struct qlcnic_host_sds_ring *sds_ring;
  1180. int ring, err;
  1181. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1182. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1183. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1184. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1185. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1186. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1187. qlcnic_83xx_enable_mbx_poll(adapter);
  1188. }
  1189. }
  1190. qlcnic_fw_destroy_ctx(adapter);
  1191. qlcnic_detach(adapter);
  1192. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1193. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1194. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1195. qlcnic_83xx_disable_mbx_poll(adapter);
  1196. if (err) {
  1197. dev_err(&adapter->pdev->dev,
  1198. "%s: failed to setup mbx interrupt\n",
  1199. __func__);
  1200. goto out;
  1201. }
  1202. }
  1203. }
  1204. adapter->ahw->diag_test = 0;
  1205. adapter->max_sds_rings = max_sds_rings;
  1206. if (qlcnic_attach(adapter))
  1207. goto out;
  1208. if (netif_running(netdev))
  1209. __qlcnic_up(adapter, netdev);
  1210. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST &&
  1211. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  1212. qlcnic_83xx_disable_mbx_poll(adapter);
  1213. out:
  1214. netif_device_attach(netdev);
  1215. }
  1216. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1217. u32 beacon)
  1218. {
  1219. struct qlcnic_cmd_args cmd;
  1220. u32 mbx_in;
  1221. int i, status = 0;
  1222. if (state) {
  1223. /* Get LED configuration */
  1224. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1225. QLCNIC_CMD_GET_LED_CONFIG);
  1226. if (status)
  1227. return status;
  1228. status = qlcnic_issue_cmd(adapter, &cmd);
  1229. if (status) {
  1230. dev_err(&adapter->pdev->dev,
  1231. "Get led config failed.\n");
  1232. goto mbx_err;
  1233. } else {
  1234. for (i = 0; i < 4; i++)
  1235. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1236. }
  1237. qlcnic_free_mbx_args(&cmd);
  1238. /* Set LED Configuration */
  1239. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1240. LSW(QLC_83XX_LED_CONFIG);
  1241. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1242. QLCNIC_CMD_SET_LED_CONFIG);
  1243. if (status)
  1244. return status;
  1245. cmd.req.arg[1] = mbx_in;
  1246. cmd.req.arg[2] = mbx_in;
  1247. cmd.req.arg[3] = mbx_in;
  1248. if (beacon)
  1249. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1250. status = qlcnic_issue_cmd(adapter, &cmd);
  1251. if (status) {
  1252. dev_err(&adapter->pdev->dev,
  1253. "Set led config failed.\n");
  1254. }
  1255. mbx_err:
  1256. qlcnic_free_mbx_args(&cmd);
  1257. return status;
  1258. } else {
  1259. /* Restoring default LED configuration */
  1260. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1261. QLCNIC_CMD_SET_LED_CONFIG);
  1262. if (status)
  1263. return status;
  1264. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1265. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1266. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1267. if (beacon)
  1268. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1269. status = qlcnic_issue_cmd(adapter, &cmd);
  1270. if (status)
  1271. dev_err(&adapter->pdev->dev,
  1272. "Restoring led config failed.\n");
  1273. qlcnic_free_mbx_args(&cmd);
  1274. return status;
  1275. }
  1276. }
  1277. int qlcnic_83xx_set_led(struct net_device *netdev,
  1278. enum ethtool_phys_id_state state)
  1279. {
  1280. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1281. int err = -EIO, active = 1;
  1282. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1283. netdev_warn(netdev,
  1284. "LED test is not supported in non-privileged mode\n");
  1285. return -EOPNOTSUPP;
  1286. }
  1287. switch (state) {
  1288. case ETHTOOL_ID_ACTIVE:
  1289. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1290. return -EBUSY;
  1291. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1292. break;
  1293. err = qlcnic_83xx_config_led(adapter, active, 0);
  1294. if (err)
  1295. netdev_err(netdev, "Failed to set LED blink state\n");
  1296. break;
  1297. case ETHTOOL_ID_INACTIVE:
  1298. active = 0;
  1299. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1300. break;
  1301. err = qlcnic_83xx_config_led(adapter, active, 0);
  1302. if (err)
  1303. netdev_err(netdev, "Failed to reset LED blink state\n");
  1304. break;
  1305. default:
  1306. return -EINVAL;
  1307. }
  1308. if (!active || err)
  1309. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1310. return err;
  1311. }
  1312. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1313. int enable)
  1314. {
  1315. struct qlcnic_cmd_args cmd;
  1316. int status;
  1317. if (qlcnic_sriov_vf_check(adapter))
  1318. return;
  1319. if (enable) {
  1320. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1321. QLCNIC_CMD_INIT_NIC_FUNC);
  1322. if (status)
  1323. return;
  1324. cmd.req.arg[1] = BIT_0 | BIT_31;
  1325. } else {
  1326. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1327. QLCNIC_CMD_STOP_NIC_FUNC);
  1328. if (status)
  1329. return;
  1330. cmd.req.arg[1] = BIT_0 | BIT_31;
  1331. }
  1332. status = qlcnic_issue_cmd(adapter, &cmd);
  1333. if (status)
  1334. dev_err(&adapter->pdev->dev,
  1335. "Failed to %s in NIC IDC function event.\n",
  1336. (enable ? "register" : "unregister"));
  1337. qlcnic_free_mbx_args(&cmd);
  1338. }
  1339. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1340. {
  1341. struct qlcnic_cmd_args cmd;
  1342. int err;
  1343. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1344. if (err)
  1345. return err;
  1346. cmd.req.arg[1] = adapter->ahw->port_config;
  1347. err = qlcnic_issue_cmd(adapter, &cmd);
  1348. if (err)
  1349. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1350. qlcnic_free_mbx_args(&cmd);
  1351. return err;
  1352. }
  1353. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1354. {
  1355. struct qlcnic_cmd_args cmd;
  1356. int err;
  1357. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1358. if (err)
  1359. return err;
  1360. err = qlcnic_issue_cmd(adapter, &cmd);
  1361. if (err)
  1362. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1363. else
  1364. adapter->ahw->port_config = cmd.rsp.arg[1];
  1365. qlcnic_free_mbx_args(&cmd);
  1366. return err;
  1367. }
  1368. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1369. {
  1370. int err;
  1371. u32 temp;
  1372. struct qlcnic_cmd_args cmd;
  1373. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1374. if (err)
  1375. return err;
  1376. temp = adapter->recv_ctx->context_id << 16;
  1377. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1378. err = qlcnic_issue_cmd(adapter, &cmd);
  1379. if (err)
  1380. dev_info(&adapter->pdev->dev,
  1381. "Setup linkevent mailbox failed\n");
  1382. qlcnic_free_mbx_args(&cmd);
  1383. return err;
  1384. }
  1385. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1386. u32 *interface_id)
  1387. {
  1388. if (qlcnic_sriov_pf_check(adapter)) {
  1389. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1390. } else {
  1391. if (!qlcnic_sriov_vf_check(adapter))
  1392. *interface_id = adapter->recv_ctx->context_id << 16;
  1393. }
  1394. }
  1395. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1396. {
  1397. struct qlcnic_cmd_args *cmd = NULL;
  1398. u32 temp = 0;
  1399. int err;
  1400. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1401. return -EIO;
  1402. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1403. if (!cmd)
  1404. return -ENOMEM;
  1405. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1406. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1407. if (err)
  1408. goto out;
  1409. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1410. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1411. cmd->req.arg[1] = (mode ? 1 : 0) | temp;
  1412. err = qlcnic_issue_cmd(adapter, cmd);
  1413. if (!err)
  1414. return err;
  1415. qlcnic_free_mbx_args(cmd);
  1416. out:
  1417. kfree(cmd);
  1418. return err;
  1419. }
  1420. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1421. {
  1422. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1423. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1424. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1425. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1426. netdev_warn(netdev,
  1427. "Loopback test not supported in non privileged mode\n");
  1428. return -ENOTSUPP;
  1429. }
  1430. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1431. netdev_info(netdev, "Device is resetting\n");
  1432. return -EBUSY;
  1433. }
  1434. if (qlcnic_get_diag_lock(adapter)) {
  1435. netdev_info(netdev, "Device is in diagnostics mode\n");
  1436. return -EBUSY;
  1437. }
  1438. netdev_info(netdev, "%s loopback test in progress\n",
  1439. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1440. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1441. max_sds_rings);
  1442. if (ret)
  1443. goto fail_diag_alloc;
  1444. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1445. if (ret)
  1446. goto free_diag_res;
  1447. /* Poll for link up event before running traffic */
  1448. do {
  1449. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1450. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1451. netdev_info(netdev,
  1452. "Device is resetting, free LB test resources\n");
  1453. ret = -EBUSY;
  1454. goto free_diag_res;
  1455. }
  1456. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1457. netdev_info(netdev,
  1458. "Firmware didn't sent link up event to loopback request\n");
  1459. ret = -ETIMEDOUT;
  1460. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1461. goto free_diag_res;
  1462. }
  1463. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1464. /* Make sure carrier is off and queue is stopped during loopback */
  1465. if (netif_running(netdev)) {
  1466. netif_carrier_off(netdev);
  1467. netif_tx_stop_all_queues(netdev);
  1468. }
  1469. ret = qlcnic_do_lb_test(adapter, mode);
  1470. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1471. free_diag_res:
  1472. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1473. fail_diag_alloc:
  1474. adapter->max_sds_rings = max_sds_rings;
  1475. qlcnic_release_diag_lock(adapter);
  1476. return ret;
  1477. }
  1478. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1479. u32 *max_wait_count)
  1480. {
  1481. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1482. int temp;
  1483. netdev_info(adapter->netdev, "Recieved loopback IDC time extend event for 0x%x seconds\n",
  1484. ahw->extend_lb_time);
  1485. temp = ahw->extend_lb_time * 1000;
  1486. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1487. ahw->extend_lb_time = 0;
  1488. }
  1489. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1490. {
  1491. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1492. struct net_device *netdev = adapter->netdev;
  1493. u32 config, max_wait_count;
  1494. int status = 0, loop = 0;
  1495. ahw->extend_lb_time = 0;
  1496. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1497. status = qlcnic_83xx_get_port_config(adapter);
  1498. if (status)
  1499. return status;
  1500. config = ahw->port_config;
  1501. /* Check if port is already in loopback mode */
  1502. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1503. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1504. netdev_err(netdev,
  1505. "Port already in Loopback mode.\n");
  1506. return -EINPROGRESS;
  1507. }
  1508. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1509. if (mode == QLCNIC_ILB_MODE)
  1510. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1511. if (mode == QLCNIC_ELB_MODE)
  1512. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1513. status = qlcnic_83xx_set_port_config(adapter);
  1514. if (status) {
  1515. netdev_err(netdev,
  1516. "Failed to Set Loopback Mode = 0x%x.\n",
  1517. ahw->port_config);
  1518. ahw->port_config = config;
  1519. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1520. return status;
  1521. }
  1522. /* Wait for Link and IDC Completion AEN */
  1523. do {
  1524. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1525. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1526. netdev_info(netdev,
  1527. "Device is resetting, free LB test resources\n");
  1528. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1529. return -EBUSY;
  1530. }
  1531. if (ahw->extend_lb_time)
  1532. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1533. &max_wait_count);
  1534. if (loop++ > max_wait_count) {
  1535. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1536. __func__);
  1537. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1538. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1539. return -ETIMEDOUT;
  1540. }
  1541. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1542. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1543. QLCNIC_MAC_ADD);
  1544. return status;
  1545. }
  1546. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1547. {
  1548. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1549. u32 config = ahw->port_config, max_wait_count;
  1550. struct net_device *netdev = adapter->netdev;
  1551. int status = 0, loop = 0;
  1552. ahw->extend_lb_time = 0;
  1553. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1554. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1555. if (mode == QLCNIC_ILB_MODE)
  1556. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1557. if (mode == QLCNIC_ELB_MODE)
  1558. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1559. status = qlcnic_83xx_set_port_config(adapter);
  1560. if (status) {
  1561. netdev_err(netdev,
  1562. "Failed to Clear Loopback Mode = 0x%x.\n",
  1563. ahw->port_config);
  1564. ahw->port_config = config;
  1565. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1566. return status;
  1567. }
  1568. /* Wait for Link and IDC Completion AEN */
  1569. do {
  1570. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1571. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1572. netdev_info(netdev,
  1573. "Device is resetting, free LB test resources\n");
  1574. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1575. return -EBUSY;
  1576. }
  1577. if (ahw->extend_lb_time)
  1578. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1579. &max_wait_count);
  1580. if (loop++ > max_wait_count) {
  1581. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1582. __func__);
  1583. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1584. return -ETIMEDOUT;
  1585. }
  1586. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1587. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1588. QLCNIC_MAC_DEL);
  1589. return status;
  1590. }
  1591. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1592. u32 *interface_id)
  1593. {
  1594. if (qlcnic_sriov_pf_check(adapter)) {
  1595. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1596. } else {
  1597. if (!qlcnic_sriov_vf_check(adapter))
  1598. *interface_id = adapter->recv_ctx->context_id << 16;
  1599. }
  1600. }
  1601. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1602. int mode)
  1603. {
  1604. int err;
  1605. u32 temp = 0, temp_ip;
  1606. struct qlcnic_cmd_args cmd;
  1607. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1608. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1609. if (err)
  1610. return;
  1611. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1612. if (mode == QLCNIC_IP_UP)
  1613. cmd.req.arg[1] = 1 | temp;
  1614. else
  1615. cmd.req.arg[1] = 2 | temp;
  1616. /*
  1617. * Adapter needs IP address in network byte order.
  1618. * But hardware mailbox registers go through writel(), hence IP address
  1619. * gets swapped on big endian architecture.
  1620. * To negate swapping of writel() on big endian architecture
  1621. * use swab32(value).
  1622. */
  1623. temp_ip = swab32(ntohl(ip));
  1624. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1625. err = qlcnic_issue_cmd(adapter, &cmd);
  1626. if (err != QLCNIC_RCODE_SUCCESS)
  1627. dev_err(&adapter->netdev->dev,
  1628. "could not notify %s IP 0x%x request\n",
  1629. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1630. qlcnic_free_mbx_args(&cmd);
  1631. }
  1632. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1633. {
  1634. int err;
  1635. u32 temp, arg1;
  1636. struct qlcnic_cmd_args cmd;
  1637. int lro_bit_mask;
  1638. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1639. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1640. return 0;
  1641. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1642. if (err)
  1643. return err;
  1644. temp = adapter->recv_ctx->context_id << 16;
  1645. arg1 = lro_bit_mask | temp;
  1646. cmd.req.arg[1] = arg1;
  1647. err = qlcnic_issue_cmd(adapter, &cmd);
  1648. if (err)
  1649. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1650. qlcnic_free_mbx_args(&cmd);
  1651. return err;
  1652. }
  1653. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1654. {
  1655. int err;
  1656. u32 word;
  1657. struct qlcnic_cmd_args cmd;
  1658. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1659. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1660. 0x255b0ec26d5a56daULL };
  1661. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1662. if (err)
  1663. return err;
  1664. /*
  1665. * RSS request:
  1666. * bits 3-0: Rsvd
  1667. * 5-4: hash_type_ipv4
  1668. * 7-6: hash_type_ipv6
  1669. * 8: enable
  1670. * 9: use indirection table
  1671. * 16-31: indirection table mask
  1672. */
  1673. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1674. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1675. ((u32)(enable & 0x1) << 8) |
  1676. ((0x7ULL) << 16);
  1677. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1678. cmd.req.arg[2] = word;
  1679. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1680. err = qlcnic_issue_cmd(adapter, &cmd);
  1681. if (err)
  1682. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1683. qlcnic_free_mbx_args(&cmd);
  1684. return err;
  1685. }
  1686. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1687. u32 *interface_id)
  1688. {
  1689. if (qlcnic_sriov_pf_check(adapter)) {
  1690. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1691. } else {
  1692. if (!qlcnic_sriov_vf_check(adapter))
  1693. *interface_id = adapter->recv_ctx->context_id << 16;
  1694. }
  1695. }
  1696. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1697. u16 vlan_id, u8 op)
  1698. {
  1699. struct qlcnic_cmd_args *cmd = NULL;
  1700. struct qlcnic_macvlan_mbx mv;
  1701. u32 *buf, temp = 0;
  1702. int err;
  1703. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1704. return -EIO;
  1705. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1706. if (!cmd)
  1707. return -ENOMEM;
  1708. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1709. if (err)
  1710. goto out;
  1711. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1712. if (vlan_id)
  1713. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1714. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1715. cmd->req.arg[1] = op | (1 << 8);
  1716. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1717. cmd->req.arg[1] |= temp;
  1718. mv.vlan = vlan_id;
  1719. mv.mac_addr0 = addr[0];
  1720. mv.mac_addr1 = addr[1];
  1721. mv.mac_addr2 = addr[2];
  1722. mv.mac_addr3 = addr[3];
  1723. mv.mac_addr4 = addr[4];
  1724. mv.mac_addr5 = addr[5];
  1725. buf = &cmd->req.arg[2];
  1726. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1727. err = qlcnic_issue_cmd(adapter, cmd);
  1728. if (!err)
  1729. return err;
  1730. qlcnic_free_mbx_args(cmd);
  1731. out:
  1732. kfree(cmd);
  1733. return err;
  1734. }
  1735. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1736. u16 vlan_id)
  1737. {
  1738. u8 mac[ETH_ALEN];
  1739. memcpy(&mac, addr, ETH_ALEN);
  1740. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1741. }
  1742. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1743. u8 type, struct qlcnic_cmd_args *cmd)
  1744. {
  1745. switch (type) {
  1746. case QLCNIC_SET_STATION_MAC:
  1747. case QLCNIC_SET_FAC_DEF_MAC:
  1748. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1749. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1750. break;
  1751. }
  1752. cmd->req.arg[1] = type;
  1753. }
  1754. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1755. u8 function)
  1756. {
  1757. int err, i;
  1758. struct qlcnic_cmd_args cmd;
  1759. u32 mac_low, mac_high;
  1760. function = 0;
  1761. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1762. if (err)
  1763. return err;
  1764. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1765. err = qlcnic_issue_cmd(adapter, &cmd);
  1766. if (err == QLCNIC_RCODE_SUCCESS) {
  1767. mac_low = cmd.rsp.arg[1];
  1768. mac_high = cmd.rsp.arg[2];
  1769. for (i = 0; i < 2; i++)
  1770. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1771. for (i = 2; i < 6; i++)
  1772. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1773. } else {
  1774. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1775. err);
  1776. err = -EIO;
  1777. }
  1778. qlcnic_free_mbx_args(&cmd);
  1779. return err;
  1780. }
  1781. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1782. {
  1783. int err;
  1784. u16 temp;
  1785. struct qlcnic_cmd_args cmd;
  1786. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1787. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1788. return;
  1789. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1790. if (err)
  1791. return;
  1792. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1793. temp = adapter->recv_ctx->context_id;
  1794. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1795. temp = coal->rx_time_us;
  1796. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1797. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1798. temp = adapter->tx_ring->ctx_id;
  1799. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1800. temp = coal->tx_time_us;
  1801. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1802. }
  1803. cmd.req.arg[3] = coal->flag;
  1804. err = qlcnic_issue_cmd(adapter, &cmd);
  1805. if (err != QLCNIC_RCODE_SUCCESS)
  1806. dev_info(&adapter->pdev->dev,
  1807. "Failed to send interrupt coalescence parameters\n");
  1808. qlcnic_free_mbx_args(&cmd);
  1809. }
  1810. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1811. u32 data[])
  1812. {
  1813. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1814. u8 link_status, duplex;
  1815. /* link speed */
  1816. link_status = LSB(data[3]) & 1;
  1817. if (link_status) {
  1818. ahw->link_speed = MSW(data[2]);
  1819. duplex = LSB(MSW(data[3]));
  1820. if (duplex)
  1821. ahw->link_duplex = DUPLEX_FULL;
  1822. else
  1823. ahw->link_duplex = DUPLEX_HALF;
  1824. } else {
  1825. ahw->link_speed = SPEED_UNKNOWN;
  1826. ahw->link_duplex = DUPLEX_UNKNOWN;
  1827. }
  1828. ahw->link_autoneg = MSB(MSW(data[3]));
  1829. ahw->module_type = MSB(LSW(data[3]));
  1830. ahw->has_link_events = 1;
  1831. qlcnic_advert_link_change(adapter, link_status);
  1832. }
  1833. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1834. {
  1835. struct qlcnic_adapter *adapter = data;
  1836. struct qlcnic_mailbox *mbx;
  1837. u32 mask, resp, event;
  1838. unsigned long flags;
  1839. mbx = adapter->ahw->mailbox;
  1840. spin_lock_irqsave(&mbx->aen_lock, flags);
  1841. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1842. if (!(resp & QLCNIC_SET_OWNER))
  1843. goto out;
  1844. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1845. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1846. __qlcnic_83xx_process_aen(adapter);
  1847. else
  1848. qlcnic_83xx_notify_mbx_response(mbx);
  1849. out:
  1850. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1851. writel(0, adapter->ahw->pci_base0 + mask);
  1852. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  1853. return IRQ_HANDLED;
  1854. }
  1855. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1856. {
  1857. int err = -EIO;
  1858. struct qlcnic_cmd_args cmd;
  1859. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1860. dev_err(&adapter->pdev->dev,
  1861. "%s: Error, invoked by non management func\n",
  1862. __func__);
  1863. return err;
  1864. }
  1865. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1866. if (err)
  1867. return err;
  1868. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1869. err = qlcnic_issue_cmd(adapter, &cmd);
  1870. if (err != QLCNIC_RCODE_SUCCESS) {
  1871. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1872. err);
  1873. err = -EIO;
  1874. }
  1875. qlcnic_free_mbx_args(&cmd);
  1876. return err;
  1877. }
  1878. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1879. struct qlcnic_info *nic)
  1880. {
  1881. int i, err = -EIO;
  1882. struct qlcnic_cmd_args cmd;
  1883. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1884. dev_err(&adapter->pdev->dev,
  1885. "%s: Error, invoked by non management func\n",
  1886. __func__);
  1887. return err;
  1888. }
  1889. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1890. if (err)
  1891. return err;
  1892. cmd.req.arg[1] = (nic->pci_func << 16);
  1893. cmd.req.arg[2] = 0x1 << 16;
  1894. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1895. cmd.req.arg[4] = nic->capabilities;
  1896. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1897. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1898. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1899. for (i = 8; i < 32; i++)
  1900. cmd.req.arg[i] = 0;
  1901. err = qlcnic_issue_cmd(adapter, &cmd);
  1902. if (err != QLCNIC_RCODE_SUCCESS) {
  1903. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1904. err);
  1905. err = -EIO;
  1906. }
  1907. qlcnic_free_mbx_args(&cmd);
  1908. return err;
  1909. }
  1910. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1911. struct qlcnic_info *npar_info, u8 func_id)
  1912. {
  1913. int err;
  1914. u32 temp;
  1915. u8 op = 0;
  1916. struct qlcnic_cmd_args cmd;
  1917. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1918. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1919. if (err)
  1920. return err;
  1921. if (func_id != ahw->pci_func) {
  1922. temp = func_id << 16;
  1923. cmd.req.arg[1] = op | BIT_31 | temp;
  1924. } else {
  1925. cmd.req.arg[1] = ahw->pci_func << 16;
  1926. }
  1927. err = qlcnic_issue_cmd(adapter, &cmd);
  1928. if (err) {
  1929. dev_info(&adapter->pdev->dev,
  1930. "Failed to get nic info %d\n", err);
  1931. goto out;
  1932. }
  1933. npar_info->op_type = cmd.rsp.arg[1];
  1934. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1935. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1936. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1937. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1938. npar_info->capabilities = cmd.rsp.arg[4];
  1939. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1940. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1941. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1942. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1943. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1944. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1945. if (cmd.rsp.arg[8] & 0x1)
  1946. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1947. if (cmd.rsp.arg[8] & 0x10000) {
  1948. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1949. npar_info->max_linkspeed_reg_offset = temp;
  1950. }
  1951. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1952. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1953. sizeof(ahw->extra_capability));
  1954. out:
  1955. qlcnic_free_mbx_args(&cmd);
  1956. return err;
  1957. }
  1958. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1959. struct qlcnic_pci_info *pci_info)
  1960. {
  1961. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1962. struct device *dev = &adapter->pdev->dev;
  1963. struct qlcnic_cmd_args cmd;
  1964. int i, err = 0, j = 0;
  1965. u32 temp;
  1966. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1967. if (err)
  1968. return err;
  1969. err = qlcnic_issue_cmd(adapter, &cmd);
  1970. ahw->act_pci_func = 0;
  1971. if (err == QLCNIC_RCODE_SUCCESS) {
  1972. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1973. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1974. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1975. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1976. i++;
  1977. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1978. if (pci_info->type == QLCNIC_TYPE_NIC)
  1979. ahw->act_pci_func++;
  1980. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1981. pci_info->default_port = temp;
  1982. i++;
  1983. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1984. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1985. pci_info->tx_max_bw = temp;
  1986. i = i + 2;
  1987. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1988. i++;
  1989. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1990. i = i + 3;
  1991. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1992. dev_info(dev, "id = %d active = %d type = %d\n"
  1993. "\tport = %d min bw = %d max bw = %d\n"
  1994. "\tmac_addr = %pM\n", pci_info->id,
  1995. pci_info->active, pci_info->type,
  1996. pci_info->default_port,
  1997. pci_info->tx_min_bw,
  1998. pci_info->tx_max_bw, pci_info->mac);
  1999. }
  2000. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  2001. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  2002. ahw->max_pci_func, ahw->act_pci_func);
  2003. } else {
  2004. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2005. err = -EIO;
  2006. }
  2007. qlcnic_free_mbx_args(&cmd);
  2008. return err;
  2009. }
  2010. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2011. {
  2012. int i, index, err;
  2013. u8 max_ints;
  2014. u32 val, temp, type;
  2015. struct qlcnic_cmd_args cmd;
  2016. max_ints = adapter->ahw->num_msix - 1;
  2017. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2018. if (err)
  2019. return err;
  2020. cmd.req.arg[1] = max_ints;
  2021. if (qlcnic_sriov_vf_check(adapter))
  2022. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2023. for (i = 0, index = 2; i < max_ints; i++) {
  2024. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2025. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2026. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2027. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2028. cmd.req.arg[index++] = val;
  2029. }
  2030. err = qlcnic_issue_cmd(adapter, &cmd);
  2031. if (err) {
  2032. dev_err(&adapter->pdev->dev,
  2033. "Failed to configure interrupts 0x%x\n", err);
  2034. goto out;
  2035. }
  2036. max_ints = cmd.rsp.arg[1];
  2037. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2038. val = cmd.rsp.arg[index];
  2039. if (LSB(val)) {
  2040. dev_info(&adapter->pdev->dev,
  2041. "Can't configure interrupt %d\n",
  2042. adapter->ahw->intr_tbl[i].id);
  2043. continue;
  2044. }
  2045. if (op_type) {
  2046. adapter->ahw->intr_tbl[i].id = MSW(val);
  2047. adapter->ahw->intr_tbl[i].enabled = 1;
  2048. temp = cmd.rsp.arg[index + 1];
  2049. adapter->ahw->intr_tbl[i].src = temp;
  2050. } else {
  2051. adapter->ahw->intr_tbl[i].id = i;
  2052. adapter->ahw->intr_tbl[i].enabled = 0;
  2053. adapter->ahw->intr_tbl[i].src = 0;
  2054. }
  2055. }
  2056. out:
  2057. qlcnic_free_mbx_args(&cmd);
  2058. return err;
  2059. }
  2060. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2061. {
  2062. int id, timeout = 0;
  2063. u32 status = 0;
  2064. while (status == 0) {
  2065. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2066. if (status)
  2067. break;
  2068. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2069. id = QLC_SHARED_REG_RD32(adapter,
  2070. QLCNIC_FLASH_LOCK_OWNER);
  2071. dev_err(&adapter->pdev->dev,
  2072. "%s: failed, lock held by %d\n", __func__, id);
  2073. return -EIO;
  2074. }
  2075. usleep_range(1000, 2000);
  2076. }
  2077. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2078. return 0;
  2079. }
  2080. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2081. {
  2082. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2083. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2084. }
  2085. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2086. u32 flash_addr, u8 *p_data,
  2087. int count)
  2088. {
  2089. u32 word, range, flash_offset, addr = flash_addr, ret;
  2090. ulong indirect_add, direct_window;
  2091. int i, err = 0;
  2092. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2093. if (addr & 0x3) {
  2094. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2095. return -EIO;
  2096. }
  2097. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2098. (addr));
  2099. range = flash_offset + (count * sizeof(u32));
  2100. /* Check if data is spread across multiple sectors */
  2101. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2102. /* Multi sector read */
  2103. for (i = 0; i < count; i++) {
  2104. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2105. ret = QLCRD32(adapter, indirect_add, &err);
  2106. if (err == -EIO)
  2107. return err;
  2108. word = ret;
  2109. *(u32 *)p_data = word;
  2110. p_data = p_data + 4;
  2111. addr = addr + 4;
  2112. flash_offset = flash_offset + 4;
  2113. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2114. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2115. /* This write is needed once for each sector */
  2116. qlcnic_83xx_wrt_reg_indirect(adapter,
  2117. direct_window,
  2118. (addr));
  2119. flash_offset = 0;
  2120. }
  2121. }
  2122. } else {
  2123. /* Single sector read */
  2124. for (i = 0; i < count; i++) {
  2125. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2126. ret = QLCRD32(adapter, indirect_add, &err);
  2127. if (err == -EIO)
  2128. return err;
  2129. word = ret;
  2130. *(u32 *)p_data = word;
  2131. p_data = p_data + 4;
  2132. addr = addr + 4;
  2133. }
  2134. }
  2135. return 0;
  2136. }
  2137. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2138. {
  2139. u32 status;
  2140. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2141. int err = 0;
  2142. do {
  2143. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2144. if (err == -EIO)
  2145. return err;
  2146. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2147. QLC_83XX_FLASH_STATUS_READY)
  2148. break;
  2149. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2150. } while (--retries);
  2151. if (!retries)
  2152. return -EIO;
  2153. return 0;
  2154. }
  2155. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2156. {
  2157. int ret;
  2158. u32 cmd;
  2159. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2160. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2161. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2162. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2163. adapter->ahw->fdt.write_enable_bits);
  2164. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2165. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2166. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2167. if (ret)
  2168. return -EIO;
  2169. return 0;
  2170. }
  2171. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2172. {
  2173. int ret;
  2174. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2175. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2176. adapter->ahw->fdt.write_statusreg_cmd));
  2177. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2178. adapter->ahw->fdt.write_disable_bits);
  2179. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2180. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2181. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2182. if (ret)
  2183. return -EIO;
  2184. return 0;
  2185. }
  2186. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2187. {
  2188. int ret, err = 0;
  2189. u32 mfg_id;
  2190. if (qlcnic_83xx_lock_flash(adapter))
  2191. return -EIO;
  2192. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2193. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2194. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2195. QLC_83XX_FLASH_READ_CTRL);
  2196. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2197. if (ret) {
  2198. qlcnic_83xx_unlock_flash(adapter);
  2199. return -EIO;
  2200. }
  2201. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2202. if (err == -EIO) {
  2203. qlcnic_83xx_unlock_flash(adapter);
  2204. return err;
  2205. }
  2206. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2207. qlcnic_83xx_unlock_flash(adapter);
  2208. return 0;
  2209. }
  2210. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2211. {
  2212. int count, fdt_size, ret = 0;
  2213. fdt_size = sizeof(struct qlcnic_fdt);
  2214. count = fdt_size / sizeof(u32);
  2215. if (qlcnic_83xx_lock_flash(adapter))
  2216. return -EIO;
  2217. memset(&adapter->ahw->fdt, 0, fdt_size);
  2218. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2219. (u8 *)&adapter->ahw->fdt,
  2220. count);
  2221. qlcnic_83xx_unlock_flash(adapter);
  2222. return ret;
  2223. }
  2224. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2225. u32 sector_start_addr)
  2226. {
  2227. u32 reversed_addr, addr1, addr2, cmd;
  2228. int ret = -EIO;
  2229. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2230. return -EIO;
  2231. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2232. ret = qlcnic_83xx_enable_flash_write(adapter);
  2233. if (ret) {
  2234. qlcnic_83xx_unlock_flash(adapter);
  2235. dev_err(&adapter->pdev->dev,
  2236. "%s failed at %d\n",
  2237. __func__, __LINE__);
  2238. return ret;
  2239. }
  2240. }
  2241. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2242. if (ret) {
  2243. qlcnic_83xx_unlock_flash(adapter);
  2244. dev_err(&adapter->pdev->dev,
  2245. "%s: failed at %d\n", __func__, __LINE__);
  2246. return -EIO;
  2247. }
  2248. addr1 = (sector_start_addr & 0xFF) << 16;
  2249. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2250. reversed_addr = addr1 | addr2;
  2251. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2252. reversed_addr);
  2253. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2254. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2255. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2256. else
  2257. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2258. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2259. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2260. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2261. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2262. if (ret) {
  2263. qlcnic_83xx_unlock_flash(adapter);
  2264. dev_err(&adapter->pdev->dev,
  2265. "%s: failed at %d\n", __func__, __LINE__);
  2266. return -EIO;
  2267. }
  2268. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2269. ret = qlcnic_83xx_disable_flash_write(adapter);
  2270. if (ret) {
  2271. qlcnic_83xx_unlock_flash(adapter);
  2272. dev_err(&adapter->pdev->dev,
  2273. "%s: failed at %d\n", __func__, __LINE__);
  2274. return ret;
  2275. }
  2276. }
  2277. qlcnic_83xx_unlock_flash(adapter);
  2278. return 0;
  2279. }
  2280. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2281. u32 *p_data)
  2282. {
  2283. int ret = -EIO;
  2284. u32 addr1 = 0x00800000 | (addr >> 2);
  2285. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2286. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2287. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2288. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2289. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2290. if (ret) {
  2291. dev_err(&adapter->pdev->dev,
  2292. "%s: failed at %d\n", __func__, __LINE__);
  2293. return -EIO;
  2294. }
  2295. return 0;
  2296. }
  2297. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2298. u32 *p_data, int count)
  2299. {
  2300. u32 temp;
  2301. int ret = -EIO, err = 0;
  2302. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2303. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2304. dev_err(&adapter->pdev->dev,
  2305. "%s: Invalid word count\n", __func__);
  2306. return -EIO;
  2307. }
  2308. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2309. if (err == -EIO)
  2310. return err;
  2311. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2312. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2313. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2314. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2315. /* First DWORD write */
  2316. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2317. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2318. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2319. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2320. if (ret) {
  2321. dev_err(&adapter->pdev->dev,
  2322. "%s: failed at %d\n", __func__, __LINE__);
  2323. return -EIO;
  2324. }
  2325. count--;
  2326. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2327. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2328. /* Second to N-1 DWORD writes */
  2329. while (count != 1) {
  2330. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2331. *p_data++);
  2332. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2333. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2334. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2335. if (ret) {
  2336. dev_err(&adapter->pdev->dev,
  2337. "%s: failed at %d\n", __func__, __LINE__);
  2338. return -EIO;
  2339. }
  2340. count--;
  2341. }
  2342. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2343. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2344. (addr >> 2));
  2345. /* Last DWORD write */
  2346. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2347. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2348. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2349. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2350. if (ret) {
  2351. dev_err(&adapter->pdev->dev,
  2352. "%s: failed at %d\n", __func__, __LINE__);
  2353. return -EIO;
  2354. }
  2355. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2356. if (err == -EIO)
  2357. return err;
  2358. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2359. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2360. __func__, __LINE__);
  2361. /* Operation failed, clear error bit */
  2362. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2363. if (err == -EIO)
  2364. return err;
  2365. qlcnic_83xx_wrt_reg_indirect(adapter,
  2366. QLC_83XX_FLASH_SPI_CONTROL,
  2367. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2368. }
  2369. return 0;
  2370. }
  2371. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2372. {
  2373. u32 val, id;
  2374. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2375. /* Check if recovery need to be performed by the calling function */
  2376. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2377. val = val & ~0x3F;
  2378. val = val | ((adapter->portnum << 2) |
  2379. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2380. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2381. dev_info(&adapter->pdev->dev,
  2382. "%s: lock recovery initiated\n", __func__);
  2383. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2384. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2385. id = ((val >> 2) & 0xF);
  2386. if (id == adapter->portnum) {
  2387. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2388. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2389. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2390. /* Force release the lock */
  2391. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2392. /* Clear recovery bits */
  2393. val = val & ~0x3F;
  2394. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2395. dev_info(&adapter->pdev->dev,
  2396. "%s: lock recovery completed\n", __func__);
  2397. } else {
  2398. dev_info(&adapter->pdev->dev,
  2399. "%s: func %d to resume lock recovery process\n",
  2400. __func__, id);
  2401. }
  2402. } else {
  2403. dev_info(&adapter->pdev->dev,
  2404. "%s: lock recovery initiated by other functions\n",
  2405. __func__);
  2406. }
  2407. }
  2408. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2409. {
  2410. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2411. int max_attempt = 0;
  2412. while (status == 0) {
  2413. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2414. if (status)
  2415. break;
  2416. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2417. i++;
  2418. if (i == 1)
  2419. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2420. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2421. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2422. if (val == temp) {
  2423. id = val & 0xFF;
  2424. dev_info(&adapter->pdev->dev,
  2425. "%s: lock to be recovered from %d\n",
  2426. __func__, id);
  2427. qlcnic_83xx_recover_driver_lock(adapter);
  2428. i = 0;
  2429. max_attempt++;
  2430. } else {
  2431. dev_err(&adapter->pdev->dev,
  2432. "%s: failed to get lock\n", __func__);
  2433. return -EIO;
  2434. }
  2435. }
  2436. /* Force exit from while loop after few attempts */
  2437. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2438. dev_err(&adapter->pdev->dev,
  2439. "%s: failed to get lock\n", __func__);
  2440. return -EIO;
  2441. }
  2442. }
  2443. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2444. lock_alive_counter = val >> 8;
  2445. lock_alive_counter++;
  2446. val = lock_alive_counter << 8 | adapter->portnum;
  2447. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2448. return 0;
  2449. }
  2450. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2451. {
  2452. u32 val, lock_alive_counter, id;
  2453. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2454. id = val & 0xFF;
  2455. lock_alive_counter = val >> 8;
  2456. if (id != adapter->portnum)
  2457. dev_err(&adapter->pdev->dev,
  2458. "%s:Warning func %d is unlocking lock owned by %d\n",
  2459. __func__, adapter->portnum, id);
  2460. val = (lock_alive_counter << 8) | 0xFF;
  2461. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2462. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2463. }
  2464. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2465. u32 *data, u32 count)
  2466. {
  2467. int i, j, ret = 0;
  2468. u32 temp;
  2469. int err = 0;
  2470. /* Check alignment */
  2471. if (addr & 0xF)
  2472. return -EIO;
  2473. mutex_lock(&adapter->ahw->mem_lock);
  2474. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2475. for (i = 0; i < count; i++, addr += 16) {
  2476. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2477. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2478. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2479. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2480. mutex_unlock(&adapter->ahw->mem_lock);
  2481. return -EIO;
  2482. }
  2483. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2484. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2485. *data++);
  2486. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2487. *data++);
  2488. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2489. *data++);
  2490. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2491. *data++);
  2492. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2493. QLCNIC_TA_WRITE_ENABLE);
  2494. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2495. QLCNIC_TA_WRITE_START);
  2496. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2497. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2498. if (err == -EIO) {
  2499. mutex_unlock(&adapter->ahw->mem_lock);
  2500. return err;
  2501. }
  2502. if ((temp & TA_CTL_BUSY) == 0)
  2503. break;
  2504. }
  2505. /* Status check failure */
  2506. if (j >= MAX_CTL_CHECK) {
  2507. printk_ratelimited(KERN_WARNING
  2508. "MS memory write failed\n");
  2509. mutex_unlock(&adapter->ahw->mem_lock);
  2510. return -EIO;
  2511. }
  2512. }
  2513. mutex_unlock(&adapter->ahw->mem_lock);
  2514. return ret;
  2515. }
  2516. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2517. u8 *p_data, int count)
  2518. {
  2519. u32 word, addr = flash_addr, ret;
  2520. ulong indirect_addr;
  2521. int i, err = 0;
  2522. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2523. return -EIO;
  2524. if (addr & 0x3) {
  2525. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2526. qlcnic_83xx_unlock_flash(adapter);
  2527. return -EIO;
  2528. }
  2529. for (i = 0; i < count; i++) {
  2530. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2531. QLC_83XX_FLASH_DIRECT_WINDOW,
  2532. (addr))) {
  2533. qlcnic_83xx_unlock_flash(adapter);
  2534. return -EIO;
  2535. }
  2536. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2537. ret = QLCRD32(adapter, indirect_addr, &err);
  2538. if (err == -EIO)
  2539. return err;
  2540. word = ret;
  2541. *(u32 *)p_data = word;
  2542. p_data = p_data + 4;
  2543. addr = addr + 4;
  2544. }
  2545. qlcnic_83xx_unlock_flash(adapter);
  2546. return 0;
  2547. }
  2548. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2549. {
  2550. u8 pci_func;
  2551. int err;
  2552. u32 config = 0, state;
  2553. struct qlcnic_cmd_args cmd;
  2554. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2555. if (qlcnic_sriov_vf_check(adapter))
  2556. pci_func = adapter->portnum;
  2557. else
  2558. pci_func = ahw->pci_func;
  2559. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2560. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2561. dev_info(&adapter->pdev->dev, "link state down\n");
  2562. return config;
  2563. }
  2564. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2565. if (err)
  2566. return err;
  2567. err = qlcnic_issue_cmd(adapter, &cmd);
  2568. if (err) {
  2569. dev_info(&adapter->pdev->dev,
  2570. "Get Link Status Command failed: 0x%x\n", err);
  2571. goto out;
  2572. } else {
  2573. config = cmd.rsp.arg[1];
  2574. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2575. case QLC_83XX_10M_LINK:
  2576. ahw->link_speed = SPEED_10;
  2577. break;
  2578. case QLC_83XX_100M_LINK:
  2579. ahw->link_speed = SPEED_100;
  2580. break;
  2581. case QLC_83XX_1G_LINK:
  2582. ahw->link_speed = SPEED_1000;
  2583. break;
  2584. case QLC_83XX_10G_LINK:
  2585. ahw->link_speed = SPEED_10000;
  2586. break;
  2587. default:
  2588. ahw->link_speed = 0;
  2589. break;
  2590. }
  2591. config = cmd.rsp.arg[3];
  2592. if (QLC_83XX_SFP_PRESENT(config)) {
  2593. switch (ahw->module_type) {
  2594. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2595. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2596. case LINKEVENT_MODULE_OPTICAL_LRM:
  2597. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2598. ahw->supported_type = PORT_FIBRE;
  2599. break;
  2600. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2601. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2602. case LINKEVENT_MODULE_TWINAX:
  2603. ahw->supported_type = PORT_TP;
  2604. break;
  2605. default:
  2606. ahw->supported_type = PORT_OTHER;
  2607. }
  2608. }
  2609. if (config & 1)
  2610. err = 1;
  2611. }
  2612. out:
  2613. qlcnic_free_mbx_args(&cmd);
  2614. return config;
  2615. }
  2616. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2617. struct ethtool_cmd *ecmd)
  2618. {
  2619. u32 config = 0;
  2620. int status = 0;
  2621. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2622. /* Get port configuration info */
  2623. status = qlcnic_83xx_get_port_info(adapter);
  2624. /* Get Link Status related info */
  2625. config = qlcnic_83xx_test_link(adapter);
  2626. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2627. /* hard code until there is a way to get it from flash */
  2628. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2629. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2630. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2631. ecmd->duplex = ahw->link_duplex;
  2632. ecmd->autoneg = ahw->link_autoneg;
  2633. } else {
  2634. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2635. ecmd->duplex = DUPLEX_UNKNOWN;
  2636. ecmd->autoneg = AUTONEG_DISABLE;
  2637. }
  2638. if (ahw->port_type == QLCNIC_XGBE) {
  2639. ecmd->supported = SUPPORTED_10000baseT_Full;
  2640. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2641. } else {
  2642. ecmd->supported = (SUPPORTED_10baseT_Half |
  2643. SUPPORTED_10baseT_Full |
  2644. SUPPORTED_100baseT_Half |
  2645. SUPPORTED_100baseT_Full |
  2646. SUPPORTED_1000baseT_Half |
  2647. SUPPORTED_1000baseT_Full);
  2648. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2649. ADVERTISED_100baseT_Full |
  2650. ADVERTISED_1000baseT_Half |
  2651. ADVERTISED_1000baseT_Full);
  2652. }
  2653. switch (ahw->supported_type) {
  2654. case PORT_FIBRE:
  2655. ecmd->supported |= SUPPORTED_FIBRE;
  2656. ecmd->advertising |= ADVERTISED_FIBRE;
  2657. ecmd->port = PORT_FIBRE;
  2658. ecmd->transceiver = XCVR_EXTERNAL;
  2659. break;
  2660. case PORT_TP:
  2661. ecmd->supported |= SUPPORTED_TP;
  2662. ecmd->advertising |= ADVERTISED_TP;
  2663. ecmd->port = PORT_TP;
  2664. ecmd->transceiver = XCVR_INTERNAL;
  2665. break;
  2666. default:
  2667. ecmd->supported |= SUPPORTED_FIBRE;
  2668. ecmd->advertising |= ADVERTISED_FIBRE;
  2669. ecmd->port = PORT_OTHER;
  2670. ecmd->transceiver = XCVR_EXTERNAL;
  2671. break;
  2672. }
  2673. ecmd->phy_address = ahw->physical_port;
  2674. return status;
  2675. }
  2676. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2677. struct ethtool_cmd *ecmd)
  2678. {
  2679. int status = 0;
  2680. u32 config = adapter->ahw->port_config;
  2681. if (ecmd->autoneg)
  2682. adapter->ahw->port_config |= BIT_15;
  2683. switch (ethtool_cmd_speed(ecmd)) {
  2684. case SPEED_10:
  2685. adapter->ahw->port_config |= BIT_8;
  2686. break;
  2687. case SPEED_100:
  2688. adapter->ahw->port_config |= BIT_9;
  2689. break;
  2690. case SPEED_1000:
  2691. adapter->ahw->port_config |= BIT_10;
  2692. break;
  2693. case SPEED_10000:
  2694. adapter->ahw->port_config |= BIT_11;
  2695. break;
  2696. default:
  2697. return -EINVAL;
  2698. }
  2699. status = qlcnic_83xx_set_port_config(adapter);
  2700. if (status) {
  2701. dev_info(&adapter->pdev->dev,
  2702. "Faild to Set Link Speed and autoneg.\n");
  2703. adapter->ahw->port_config = config;
  2704. }
  2705. return status;
  2706. }
  2707. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2708. u64 *data, int index)
  2709. {
  2710. u32 low, hi;
  2711. u64 val;
  2712. low = cmd->rsp.arg[index];
  2713. hi = cmd->rsp.arg[index + 1];
  2714. val = (((u64) low) | (((u64) hi) << 32));
  2715. *data++ = val;
  2716. return data;
  2717. }
  2718. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2719. struct qlcnic_cmd_args *cmd, u64 *data,
  2720. int type, int *ret)
  2721. {
  2722. int err, k, total_regs;
  2723. *ret = 0;
  2724. err = qlcnic_issue_cmd(adapter, cmd);
  2725. if (err != QLCNIC_RCODE_SUCCESS) {
  2726. dev_info(&adapter->pdev->dev,
  2727. "Error in get statistics mailbox command\n");
  2728. *ret = -EIO;
  2729. return data;
  2730. }
  2731. total_regs = cmd->rsp.num;
  2732. switch (type) {
  2733. case QLC_83XX_STAT_MAC:
  2734. /* fill in MAC tx counters */
  2735. for (k = 2; k < 28; k += 2)
  2736. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2737. /* skip 24 bytes of reserved area */
  2738. /* fill in MAC rx counters */
  2739. for (k += 6; k < 60; k += 2)
  2740. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2741. /* skip 24 bytes of reserved area */
  2742. /* fill in MAC rx frame stats */
  2743. for (k += 6; k < 80; k += 2)
  2744. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2745. /* fill in eSwitch stats */
  2746. for (; k < total_regs; k += 2)
  2747. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2748. break;
  2749. case QLC_83XX_STAT_RX:
  2750. for (k = 2; k < 8; k += 2)
  2751. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2752. /* skip 8 bytes of reserved data */
  2753. for (k += 2; k < 24; k += 2)
  2754. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2755. /* skip 8 bytes containing RE1FBQ error data */
  2756. for (k += 2; k < total_regs; k += 2)
  2757. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2758. break;
  2759. case QLC_83XX_STAT_TX:
  2760. for (k = 2; k < 10; k += 2)
  2761. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2762. /* skip 8 bytes of reserved data */
  2763. for (k += 2; k < total_regs; k += 2)
  2764. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2765. break;
  2766. default:
  2767. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2768. *ret = -EIO;
  2769. }
  2770. return data;
  2771. }
  2772. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2773. {
  2774. struct qlcnic_cmd_args cmd;
  2775. struct net_device *netdev = adapter->netdev;
  2776. int ret = 0;
  2777. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2778. if (ret)
  2779. return;
  2780. /* Get Tx stats */
  2781. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2782. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2783. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2784. QLC_83XX_STAT_TX, &ret);
  2785. if (ret) {
  2786. netdev_err(netdev, "Error getting Tx stats\n");
  2787. goto out;
  2788. }
  2789. /* Get MAC stats */
  2790. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2791. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2792. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2793. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2794. QLC_83XX_STAT_MAC, &ret);
  2795. if (ret) {
  2796. netdev_err(netdev, "Error getting MAC stats\n");
  2797. goto out;
  2798. }
  2799. /* Get Rx stats */
  2800. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2801. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2802. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2803. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2804. QLC_83XX_STAT_RX, &ret);
  2805. if (ret)
  2806. netdev_err(netdev, "Error getting Rx stats\n");
  2807. out:
  2808. qlcnic_free_mbx_args(&cmd);
  2809. }
  2810. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2811. {
  2812. u32 major, minor, sub;
  2813. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2814. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2815. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2816. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2817. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2818. __func__);
  2819. return 1;
  2820. }
  2821. return 0;
  2822. }
  2823. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2824. {
  2825. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2826. sizeof(adapter->ahw->ext_reg_tbl)) +
  2827. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2828. sizeof(adapter->ahw->reg_tbl));
  2829. }
  2830. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2831. {
  2832. int i, j = 0;
  2833. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2834. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2835. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2836. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2837. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2838. return i;
  2839. }
  2840. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2841. {
  2842. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2843. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2844. struct qlcnic_cmd_args cmd;
  2845. u32 data;
  2846. u16 intrpt_id, id;
  2847. u8 val;
  2848. int ret, max_sds_rings = adapter->max_sds_rings;
  2849. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  2850. netdev_info(netdev, "Device is resetting\n");
  2851. return -EBUSY;
  2852. }
  2853. if (qlcnic_get_diag_lock(adapter)) {
  2854. netdev_info(netdev, "Device in diagnostics mode\n");
  2855. return -EBUSY;
  2856. }
  2857. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2858. max_sds_rings);
  2859. if (ret)
  2860. goto fail_diag_irq;
  2861. ahw->diag_cnt = 0;
  2862. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2863. if (ret)
  2864. goto fail_diag_irq;
  2865. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2866. intrpt_id = ahw->intr_tbl[0].id;
  2867. else
  2868. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2869. cmd.req.arg[1] = 1;
  2870. cmd.req.arg[2] = intrpt_id;
  2871. cmd.req.arg[3] = BIT_0;
  2872. ret = qlcnic_issue_cmd(adapter, &cmd);
  2873. data = cmd.rsp.arg[2];
  2874. id = LSW(data);
  2875. val = LSB(MSW(data));
  2876. if (id != intrpt_id)
  2877. dev_info(&adapter->pdev->dev,
  2878. "Interrupt generated: 0x%x, requested:0x%x\n",
  2879. id, intrpt_id);
  2880. if (val)
  2881. dev_err(&adapter->pdev->dev,
  2882. "Interrupt test error: 0x%x\n", val);
  2883. if (ret)
  2884. goto done;
  2885. msleep(20);
  2886. ret = !ahw->diag_cnt;
  2887. done:
  2888. qlcnic_free_mbx_args(&cmd);
  2889. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2890. fail_diag_irq:
  2891. adapter->max_sds_rings = max_sds_rings;
  2892. qlcnic_release_diag_lock(adapter);
  2893. return ret;
  2894. }
  2895. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2896. struct ethtool_pauseparam *pause)
  2897. {
  2898. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2899. int status = 0;
  2900. u32 config;
  2901. status = qlcnic_83xx_get_port_config(adapter);
  2902. if (status) {
  2903. dev_err(&adapter->pdev->dev,
  2904. "%s: Get Pause Config failed\n", __func__);
  2905. return;
  2906. }
  2907. config = ahw->port_config;
  2908. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2909. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2910. pause->tx_pause = 1;
  2911. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2912. pause->rx_pause = 1;
  2913. }
  2914. if (QLC_83XX_AUTONEG(config))
  2915. pause->autoneg = 1;
  2916. }
  2917. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2918. struct ethtool_pauseparam *pause)
  2919. {
  2920. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2921. int status = 0;
  2922. u32 config;
  2923. status = qlcnic_83xx_get_port_config(adapter);
  2924. if (status) {
  2925. dev_err(&adapter->pdev->dev,
  2926. "%s: Get Pause Config failed.\n", __func__);
  2927. return status;
  2928. }
  2929. config = ahw->port_config;
  2930. if (ahw->port_type == QLCNIC_GBE) {
  2931. if (pause->autoneg)
  2932. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2933. if (!pause->autoneg)
  2934. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2935. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2936. return -EOPNOTSUPP;
  2937. }
  2938. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2939. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2940. if (pause->rx_pause && pause->tx_pause) {
  2941. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2942. } else if (pause->rx_pause && !pause->tx_pause) {
  2943. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2944. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2945. } else if (pause->tx_pause && !pause->rx_pause) {
  2946. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2947. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2948. } else if (!pause->rx_pause && !pause->tx_pause) {
  2949. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2950. }
  2951. status = qlcnic_83xx_set_port_config(adapter);
  2952. if (status) {
  2953. dev_err(&adapter->pdev->dev,
  2954. "%s: Set Pause Config failed.\n", __func__);
  2955. ahw->port_config = config;
  2956. }
  2957. return status;
  2958. }
  2959. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2960. {
  2961. int ret, err = 0;
  2962. u32 temp;
  2963. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2964. QLC_83XX_FLASH_OEM_READ_SIG);
  2965. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2966. QLC_83XX_FLASH_READ_CTRL);
  2967. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2968. if (ret)
  2969. return -EIO;
  2970. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2971. if (err == -EIO)
  2972. return err;
  2973. return temp & 0xFF;
  2974. }
  2975. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2976. {
  2977. int status;
  2978. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2979. if (status == -EIO) {
  2980. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2981. __func__);
  2982. return 1;
  2983. }
  2984. return 0;
  2985. }
  2986. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2987. {
  2988. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2989. struct net_device *netdev = adapter->netdev;
  2990. int retval;
  2991. netif_device_detach(netdev);
  2992. qlcnic_cancel_idc_work(adapter);
  2993. if (netif_running(netdev))
  2994. qlcnic_down(adapter, netdev);
  2995. qlcnic_83xx_disable_mbx_intr(adapter);
  2996. cancel_delayed_work_sync(&adapter->idc_aen_work);
  2997. retval = pci_save_state(pdev);
  2998. if (retval)
  2999. return retval;
  3000. return 0;
  3001. }
  3002. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3003. {
  3004. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3005. struct qlc_83xx_idc *idc = &ahw->idc;
  3006. int err = 0;
  3007. err = qlcnic_83xx_idc_init(adapter);
  3008. if (err)
  3009. return err;
  3010. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  3011. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3012. qlcnic_83xx_set_vnic_opmode(adapter);
  3013. } else {
  3014. err = qlcnic_83xx_check_vnic_state(adapter);
  3015. if (err)
  3016. return err;
  3017. }
  3018. }
  3019. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3020. if (err)
  3021. return err;
  3022. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3023. idc->delay);
  3024. return err;
  3025. }
  3026. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3027. {
  3028. INIT_COMPLETION(mbx->completion);
  3029. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3030. }
  3031. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3032. {
  3033. destroy_workqueue(mbx->work_q);
  3034. kfree(mbx);
  3035. }
  3036. static inline void
  3037. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3038. struct qlcnic_cmd_args *cmd)
  3039. {
  3040. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3041. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3042. qlcnic_free_mbx_args(cmd);
  3043. kfree(cmd);
  3044. return;
  3045. }
  3046. complete(&cmd->completion);
  3047. }
  3048. static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3049. {
  3050. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3051. struct list_head *head = &mbx->cmd_q;
  3052. struct qlcnic_cmd_args *cmd = NULL;
  3053. spin_lock(&mbx->queue_lock);
  3054. while (!list_empty(head)) {
  3055. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3056. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3057. __func__, cmd->cmd_op);
  3058. list_del(&cmd->list);
  3059. mbx->num_cmds--;
  3060. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3061. }
  3062. spin_unlock(&mbx->queue_lock);
  3063. }
  3064. static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3065. {
  3066. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3067. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3068. u32 host_mbx_ctrl;
  3069. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3070. return -EBUSY;
  3071. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3072. if (host_mbx_ctrl) {
  3073. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3074. ahw->idc.collect_dump = 1;
  3075. return -EIO;
  3076. }
  3077. return 0;
  3078. }
  3079. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3080. u8 issue_cmd)
  3081. {
  3082. if (issue_cmd)
  3083. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3084. else
  3085. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3086. }
  3087. static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3088. struct qlcnic_cmd_args *cmd)
  3089. {
  3090. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3091. spin_lock(&mbx->queue_lock);
  3092. list_del(&cmd->list);
  3093. mbx->num_cmds--;
  3094. spin_unlock(&mbx->queue_lock);
  3095. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3096. }
  3097. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3098. struct qlcnic_cmd_args *cmd)
  3099. {
  3100. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3101. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3102. int i, j;
  3103. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3104. mbx_cmd = cmd->req.arg[0];
  3105. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3106. for (i = 1; i < cmd->req.num; i++)
  3107. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3108. } else {
  3109. fw_hal_version = ahw->fw_hal_version;
  3110. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3111. total_size = cmd->pay_size + hdr_size;
  3112. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3113. mbx_cmd = tmp | fw_hal_version << 29;
  3114. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3115. /* Back channel specific operations bits */
  3116. mbx_cmd = 0x1 | 1 << 4;
  3117. if (qlcnic_sriov_pf_check(adapter))
  3118. mbx_cmd |= cmd->func_num << 5;
  3119. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3120. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3121. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3122. for (j = 0; j < cmd->pay_size; j++, i++)
  3123. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3124. }
  3125. }
  3126. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3127. {
  3128. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3129. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3130. complete(&mbx->completion);
  3131. cancel_work_sync(&mbx->work);
  3132. flush_workqueue(mbx->work_q);
  3133. qlcnic_83xx_flush_mbx_queue(adapter);
  3134. }
  3135. static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3136. struct qlcnic_cmd_args *cmd,
  3137. unsigned long *timeout)
  3138. {
  3139. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3140. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3141. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3142. init_completion(&cmd->completion);
  3143. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3144. spin_lock(&mbx->queue_lock);
  3145. list_add_tail(&cmd->list, &mbx->cmd_q);
  3146. mbx->num_cmds++;
  3147. cmd->total_cmds = mbx->num_cmds;
  3148. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3149. queue_work(mbx->work_q, &mbx->work);
  3150. spin_unlock(&mbx->queue_lock);
  3151. return 0;
  3152. }
  3153. return -EBUSY;
  3154. }
  3155. static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3156. struct qlcnic_cmd_args *cmd)
  3157. {
  3158. u8 mac_cmd_rcode;
  3159. u32 fw_data;
  3160. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3161. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3162. mac_cmd_rcode = (u8)fw_data;
  3163. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3164. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3165. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3166. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3167. return QLCNIC_RCODE_SUCCESS;
  3168. }
  3169. }
  3170. return -EINVAL;
  3171. }
  3172. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3173. struct qlcnic_cmd_args *cmd)
  3174. {
  3175. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3176. struct device *dev = &adapter->pdev->dev;
  3177. u8 mbx_err_code;
  3178. u32 fw_data;
  3179. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3180. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3181. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3182. switch (mbx_err_code) {
  3183. case QLCNIC_MBX_RSP_OK:
  3184. case QLCNIC_MBX_PORT_RSP_OK:
  3185. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3186. break;
  3187. default:
  3188. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3189. break;
  3190. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3191. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3192. ahw->op_mode, mbx_err_code);
  3193. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3194. qlcnic_dump_mbx(adapter, cmd);
  3195. }
  3196. return;
  3197. }
  3198. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3199. {
  3200. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3201. work);
  3202. struct qlcnic_adapter *adapter = mbx->adapter;
  3203. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3204. struct device *dev = &adapter->pdev->dev;
  3205. atomic_t *rsp_status = &mbx->rsp_status;
  3206. struct list_head *head = &mbx->cmd_q;
  3207. struct qlcnic_hardware_context *ahw;
  3208. struct qlcnic_cmd_args *cmd = NULL;
  3209. ahw = adapter->ahw;
  3210. while (true) {
  3211. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3212. qlcnic_83xx_flush_mbx_queue(adapter);
  3213. return;
  3214. }
  3215. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3216. spin_lock(&mbx->queue_lock);
  3217. if (list_empty(head)) {
  3218. spin_unlock(&mbx->queue_lock);
  3219. return;
  3220. }
  3221. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3222. spin_unlock(&mbx->queue_lock);
  3223. mbx_ops->encode_cmd(adapter, cmd);
  3224. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3225. if (wait_for_completion_timeout(&mbx->completion,
  3226. QLC_83XX_MBX_TIMEOUT)) {
  3227. mbx_ops->decode_resp(adapter, cmd);
  3228. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3229. } else {
  3230. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3231. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3232. ahw->op_mode);
  3233. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3234. qlcnic_dump_mbx(adapter, cmd);
  3235. qlcnic_83xx_idc_request_reset(adapter,
  3236. QLCNIC_FORCE_FW_DUMP_KEY);
  3237. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3238. }
  3239. mbx_ops->dequeue_cmd(adapter, cmd);
  3240. }
  3241. }
  3242. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3243. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3244. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3245. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3246. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3247. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3248. };
  3249. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3250. {
  3251. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3252. struct qlcnic_mailbox *mbx;
  3253. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3254. if (!ahw->mailbox)
  3255. return -ENOMEM;
  3256. mbx = ahw->mailbox;
  3257. mbx->ops = &qlcnic_83xx_mbx_ops;
  3258. mbx->adapter = adapter;
  3259. spin_lock_init(&mbx->queue_lock);
  3260. spin_lock_init(&mbx->aen_lock);
  3261. INIT_LIST_HEAD(&mbx->cmd_q);
  3262. init_completion(&mbx->completion);
  3263. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3264. if (mbx->work_q == NULL) {
  3265. kfree(mbx);
  3266. return -ENOMEM;
  3267. }
  3268. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3269. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3270. return 0;
  3271. }