ohci.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/compiler.h>
  21. #include <linux/delay.h>
  22. #include <linux/device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/firewire.h>
  25. #include <linux/firewire-constants.h>
  26. #include <linux/gfp.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/mm.h>
  33. #include <linux/module.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/pci.h>
  36. #include <linux/pci_ids.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/string.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/page.h>
  41. #include <asm/system.h>
  42. #ifdef CONFIG_PPC_PMAC
  43. #include <asm/pmac_feature.h>
  44. #endif
  45. #include "core.h"
  46. #include "ohci.h"
  47. #define DESCRIPTOR_OUTPUT_MORE 0
  48. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  49. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  50. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  51. #define DESCRIPTOR_STATUS (1 << 11)
  52. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  53. #define DESCRIPTOR_PING (1 << 7)
  54. #define DESCRIPTOR_YY (1 << 6)
  55. #define DESCRIPTOR_NO_IRQ (0 << 4)
  56. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  57. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  58. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  59. #define DESCRIPTOR_WAIT (3 << 0)
  60. struct descriptor {
  61. __le16 req_count;
  62. __le16 control;
  63. __le32 data_address;
  64. __le32 branch_address;
  65. __le16 res_count;
  66. __le16 transfer_status;
  67. } __attribute__((aligned(16)));
  68. #define CONTROL_SET(regs) (regs)
  69. #define CONTROL_CLEAR(regs) ((regs) + 4)
  70. #define COMMAND_PTR(regs) ((regs) + 12)
  71. #define CONTEXT_MATCH(regs) ((regs) + 16)
  72. struct ar_buffer {
  73. struct descriptor descriptor;
  74. struct ar_buffer *next;
  75. __le32 data[0];
  76. };
  77. struct ar_context {
  78. struct fw_ohci *ohci;
  79. struct ar_buffer *current_buffer;
  80. struct ar_buffer *last_buffer;
  81. void *pointer;
  82. u32 regs;
  83. struct tasklet_struct tasklet;
  84. };
  85. struct context;
  86. typedef int (*descriptor_callback_t)(struct context *ctx,
  87. struct descriptor *d,
  88. struct descriptor *last);
  89. /*
  90. * A buffer that contains a block of DMA-able coherent memory used for
  91. * storing a portion of a DMA descriptor program.
  92. */
  93. struct descriptor_buffer {
  94. struct list_head list;
  95. dma_addr_t buffer_bus;
  96. size_t buffer_size;
  97. size_t used;
  98. struct descriptor buffer[0];
  99. };
  100. struct context {
  101. struct fw_ohci *ohci;
  102. u32 regs;
  103. int total_allocation;
  104. /*
  105. * List of page-sized buffers for storing DMA descriptors.
  106. * Head of list contains buffers in use and tail of list contains
  107. * free buffers.
  108. */
  109. struct list_head buffer_list;
  110. /*
  111. * Pointer to a buffer inside buffer_list that contains the tail
  112. * end of the current DMA program.
  113. */
  114. struct descriptor_buffer *buffer_tail;
  115. /*
  116. * The descriptor containing the branch address of the first
  117. * descriptor that has not yet been filled by the device.
  118. */
  119. struct descriptor *last;
  120. /*
  121. * The last descriptor in the DMA program. It contains the branch
  122. * address that must be updated upon appending a new descriptor.
  123. */
  124. struct descriptor *prev;
  125. descriptor_callback_t callback;
  126. struct tasklet_struct tasklet;
  127. };
  128. #define IT_HEADER_SY(v) ((v) << 0)
  129. #define IT_HEADER_TCODE(v) ((v) << 4)
  130. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  131. #define IT_HEADER_TAG(v) ((v) << 14)
  132. #define IT_HEADER_SPEED(v) ((v) << 16)
  133. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  134. struct iso_context {
  135. struct fw_iso_context base;
  136. struct context context;
  137. int excess_bytes;
  138. void *header;
  139. size_t header_length;
  140. };
  141. #define CONFIG_ROM_SIZE 1024
  142. struct fw_ohci {
  143. struct fw_card card;
  144. __iomem char *registers;
  145. int node_id;
  146. int generation;
  147. int request_generation; /* for timestamping incoming requests */
  148. unsigned quirks;
  149. /*
  150. * Spinlock for accessing fw_ohci data. Never call out of
  151. * this driver with this lock held.
  152. */
  153. spinlock_t lock;
  154. struct ar_context ar_request_ctx;
  155. struct ar_context ar_response_ctx;
  156. struct context at_request_ctx;
  157. struct context at_response_ctx;
  158. u32 it_context_mask;
  159. struct iso_context *it_context_list;
  160. u64 ir_context_channels;
  161. u32 ir_context_mask;
  162. struct iso_context *ir_context_list;
  163. __be32 *config_rom;
  164. dma_addr_t config_rom_bus;
  165. __be32 *next_config_rom;
  166. dma_addr_t next_config_rom_bus;
  167. __be32 next_header;
  168. __le32 *self_id_cpu;
  169. dma_addr_t self_id_bus;
  170. struct tasklet_struct bus_reset_tasklet;
  171. u32 self_id_buffer[512];
  172. };
  173. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  174. {
  175. return container_of(card, struct fw_ohci, card);
  176. }
  177. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  178. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  179. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  180. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  181. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  182. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  183. #define CONTEXT_RUN 0x8000
  184. #define CONTEXT_WAKE 0x1000
  185. #define CONTEXT_DEAD 0x0800
  186. #define CONTEXT_ACTIVE 0x0400
  187. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  188. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  189. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  190. #define OHCI1394_REGISTER_SIZE 0x800
  191. #define OHCI_LOOP_COUNT 500
  192. #define OHCI1394_PCI_HCI_Control 0x40
  193. #define SELF_ID_BUF_SIZE 0x800
  194. #define OHCI_TCODE_PHY_PACKET 0x0e
  195. #define OHCI_VERSION_1_1 0x010010
  196. static char ohci_driver_name[] = KBUILD_MODNAME;
  197. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  198. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  199. #define QUIRK_CYCLE_TIMER 1
  200. #define QUIRK_RESET_PACKET 2
  201. #define QUIRK_BE_HEADERS 4
  202. #define QUIRK_NO_1394A 8
  203. #define QUIRK_NO_MSI 16
  204. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  205. static const struct {
  206. unsigned short vendor, device, flags;
  207. } ohci_quirks[] = {
  208. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  209. QUIRK_RESET_PACKET |
  210. QUIRK_NO_1394A},
  211. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  212. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  213. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  214. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  215. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  216. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  217. };
  218. /* This overrides anything that was found in ohci_quirks[]. */
  219. static int param_quirks;
  220. module_param_named(quirks, param_quirks, int, 0644);
  221. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  222. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  223. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  224. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  225. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  226. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  227. ")");
  228. #define OHCI_PARAM_DEBUG_AT_AR 1
  229. #define OHCI_PARAM_DEBUG_SELFIDS 2
  230. #define OHCI_PARAM_DEBUG_IRQS 4
  231. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  232. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  233. static int param_debug;
  234. module_param_named(debug, param_debug, int, 0644);
  235. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  236. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  237. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  238. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  239. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  240. ", or a combination, or all = -1)");
  241. static void log_irqs(u32 evt)
  242. {
  243. if (likely(!(param_debug &
  244. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  245. return;
  246. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  247. !(evt & OHCI1394_busReset))
  248. return;
  249. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  250. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  251. evt & OHCI1394_RQPkt ? " AR_req" : "",
  252. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  253. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  254. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  255. evt & OHCI1394_isochRx ? " IR" : "",
  256. evt & OHCI1394_isochTx ? " IT" : "",
  257. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  258. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  259. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  260. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  261. evt & OHCI1394_busReset ? " busReset" : "",
  262. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  263. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  264. OHCI1394_respTxComplete | OHCI1394_isochRx |
  265. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  266. OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
  267. OHCI1394_regAccessFail | OHCI1394_busReset)
  268. ? " ?" : "");
  269. }
  270. static const char *speed[] = {
  271. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  272. };
  273. static const char *power[] = {
  274. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  275. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  276. };
  277. static const char port[] = { '.', '-', 'p', 'c', };
  278. static char _p(u32 *s, int shift)
  279. {
  280. return port[*s >> shift & 3];
  281. }
  282. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  283. {
  284. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  285. return;
  286. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  287. self_id_count, generation, node_id);
  288. for (; self_id_count--; ++s)
  289. if ((*s & 1 << 23) == 0)
  290. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  291. "%s gc=%d %s %s%s%s\n",
  292. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  293. speed[*s >> 14 & 3], *s >> 16 & 63,
  294. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  295. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  296. else
  297. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  298. *s, *s >> 24 & 63,
  299. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  300. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  301. }
  302. static const char *evts[] = {
  303. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  304. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  305. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  306. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  307. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  308. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  309. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  310. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  311. [0x10] = "-reserved-", [0x11] = "ack_complete",
  312. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  313. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  314. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  315. [0x18] = "-reserved-", [0x19] = "-reserved-",
  316. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  317. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  318. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  319. [0x20] = "pending/cancelled",
  320. };
  321. static const char *tcodes[] = {
  322. [0x0] = "QW req", [0x1] = "BW req",
  323. [0x2] = "W resp", [0x3] = "-reserved-",
  324. [0x4] = "QR req", [0x5] = "BR req",
  325. [0x6] = "QR resp", [0x7] = "BR resp",
  326. [0x8] = "cycle start", [0x9] = "Lk req",
  327. [0xa] = "async stream packet", [0xb] = "Lk resp",
  328. [0xc] = "-reserved-", [0xd] = "-reserved-",
  329. [0xe] = "link internal", [0xf] = "-reserved-",
  330. };
  331. static const char *phys[] = {
  332. [0x0] = "phy config packet", [0x1] = "link-on packet",
  333. [0x2] = "self-id packet", [0x3] = "-reserved-",
  334. };
  335. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  336. {
  337. int tcode = header[0] >> 4 & 0xf;
  338. char specific[12];
  339. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  340. return;
  341. if (unlikely(evt >= ARRAY_SIZE(evts)))
  342. evt = 0x1f;
  343. if (evt == OHCI1394_evt_bus_reset) {
  344. fw_notify("A%c evt_bus_reset, generation %d\n",
  345. dir, (header[2] >> 16) & 0xff);
  346. return;
  347. }
  348. if (header[0] == ~header[1]) {
  349. fw_notify("A%c %s, %s, %08x\n",
  350. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  351. return;
  352. }
  353. switch (tcode) {
  354. case 0x0: case 0x6: case 0x8:
  355. snprintf(specific, sizeof(specific), " = %08x",
  356. be32_to_cpu((__force __be32)header[3]));
  357. break;
  358. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  359. snprintf(specific, sizeof(specific), " %x,%x",
  360. header[3] >> 16, header[3] & 0xffff);
  361. break;
  362. default:
  363. specific[0] = '\0';
  364. }
  365. switch (tcode) {
  366. case 0xe: case 0xa:
  367. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  368. break;
  369. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  370. fw_notify("A%c spd %x tl %02x, "
  371. "%04x -> %04x, %s, "
  372. "%s, %04x%08x%s\n",
  373. dir, speed, header[0] >> 10 & 0x3f,
  374. header[1] >> 16, header[0] >> 16, evts[evt],
  375. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  376. break;
  377. default:
  378. fw_notify("A%c spd %x tl %02x, "
  379. "%04x -> %04x, %s, "
  380. "%s%s\n",
  381. dir, speed, header[0] >> 10 & 0x3f,
  382. header[1] >> 16, header[0] >> 16, evts[evt],
  383. tcodes[tcode], specific);
  384. }
  385. }
  386. #else
  387. #define param_debug 0
  388. static inline void log_irqs(u32 evt) {}
  389. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  390. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  391. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  392. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  393. {
  394. writel(data, ohci->registers + offset);
  395. }
  396. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  397. {
  398. return readl(ohci->registers + offset);
  399. }
  400. static inline void flush_writes(const struct fw_ohci *ohci)
  401. {
  402. /* Do a dummy read to flush writes. */
  403. reg_read(ohci, OHCI1394_Version);
  404. }
  405. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  406. {
  407. u32 val;
  408. int i;
  409. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  410. for (i = 0; i < 3 + 100; i++) {
  411. val = reg_read(ohci, OHCI1394_PhyControl);
  412. if (val & OHCI1394_PhyControl_ReadDone)
  413. return OHCI1394_PhyControl_ReadData(val);
  414. /*
  415. * Try a few times without waiting. Sleeping is necessary
  416. * only when the link/PHY interface is busy.
  417. */
  418. if (i >= 3)
  419. msleep(1);
  420. }
  421. fw_error("failed to read phy reg\n");
  422. return -EBUSY;
  423. }
  424. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  425. {
  426. int i;
  427. reg_write(ohci, OHCI1394_PhyControl,
  428. OHCI1394_PhyControl_Write(addr, val));
  429. for (i = 0; i < 3 + 100; i++) {
  430. val = reg_read(ohci, OHCI1394_PhyControl);
  431. if (!(val & OHCI1394_PhyControl_WritePending))
  432. return 0;
  433. if (i >= 3)
  434. msleep(1);
  435. }
  436. fw_error("failed to write phy reg\n");
  437. return -EBUSY;
  438. }
  439. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  440. int clear_bits, int set_bits)
  441. {
  442. struct fw_ohci *ohci = fw_ohci(card);
  443. int ret;
  444. ret = read_phy_reg(ohci, addr);
  445. if (ret < 0)
  446. return ret;
  447. /*
  448. * The interrupt status bits are cleared by writing a one bit.
  449. * Avoid clearing them unless explicitly requested in set_bits.
  450. */
  451. if (addr == 5)
  452. clear_bits |= PHY_INT_STATUS_BITS;
  453. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  454. }
  455. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  456. {
  457. int ret;
  458. ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
  459. if (ret < 0)
  460. return ret;
  461. return read_phy_reg(ohci, addr);
  462. }
  463. static int ar_context_add_page(struct ar_context *ctx)
  464. {
  465. struct device *dev = ctx->ohci->card.device;
  466. struct ar_buffer *ab;
  467. dma_addr_t uninitialized_var(ab_bus);
  468. size_t offset;
  469. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  470. if (ab == NULL)
  471. return -ENOMEM;
  472. ab->next = NULL;
  473. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  474. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  475. DESCRIPTOR_STATUS |
  476. DESCRIPTOR_BRANCH_ALWAYS);
  477. offset = offsetof(struct ar_buffer, data);
  478. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  479. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  480. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  481. ab->descriptor.branch_address = 0;
  482. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  483. ctx->last_buffer->next = ab;
  484. ctx->last_buffer = ab;
  485. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  486. flush_writes(ctx->ohci);
  487. return 0;
  488. }
  489. static void ar_context_release(struct ar_context *ctx)
  490. {
  491. struct ar_buffer *ab, *ab_next;
  492. size_t offset;
  493. dma_addr_t ab_bus;
  494. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  495. ab_next = ab->next;
  496. offset = offsetof(struct ar_buffer, data);
  497. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  498. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  499. ab, ab_bus);
  500. }
  501. }
  502. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  503. #define cond_le32_to_cpu(v) \
  504. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  505. #else
  506. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  507. #endif
  508. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  509. {
  510. struct fw_ohci *ohci = ctx->ohci;
  511. struct fw_packet p;
  512. u32 status, length, tcode;
  513. int evt;
  514. p.header[0] = cond_le32_to_cpu(buffer[0]);
  515. p.header[1] = cond_le32_to_cpu(buffer[1]);
  516. p.header[2] = cond_le32_to_cpu(buffer[2]);
  517. tcode = (p.header[0] >> 4) & 0x0f;
  518. switch (tcode) {
  519. case TCODE_WRITE_QUADLET_REQUEST:
  520. case TCODE_READ_QUADLET_RESPONSE:
  521. p.header[3] = (__force __u32) buffer[3];
  522. p.header_length = 16;
  523. p.payload_length = 0;
  524. break;
  525. case TCODE_READ_BLOCK_REQUEST :
  526. p.header[3] = cond_le32_to_cpu(buffer[3]);
  527. p.header_length = 16;
  528. p.payload_length = 0;
  529. break;
  530. case TCODE_WRITE_BLOCK_REQUEST:
  531. case TCODE_READ_BLOCK_RESPONSE:
  532. case TCODE_LOCK_REQUEST:
  533. case TCODE_LOCK_RESPONSE:
  534. p.header[3] = cond_le32_to_cpu(buffer[3]);
  535. p.header_length = 16;
  536. p.payload_length = p.header[3] >> 16;
  537. break;
  538. case TCODE_WRITE_RESPONSE:
  539. case TCODE_READ_QUADLET_REQUEST:
  540. case OHCI_TCODE_PHY_PACKET:
  541. p.header_length = 12;
  542. p.payload_length = 0;
  543. break;
  544. default:
  545. /* FIXME: Stop context, discard everything, and restart? */
  546. p.header_length = 0;
  547. p.payload_length = 0;
  548. }
  549. p.payload = (void *) buffer + p.header_length;
  550. /* FIXME: What to do about evt_* errors? */
  551. length = (p.header_length + p.payload_length + 3) / 4;
  552. status = cond_le32_to_cpu(buffer[length]);
  553. evt = (status >> 16) & 0x1f;
  554. p.ack = evt - 16;
  555. p.speed = (status >> 21) & 0x7;
  556. p.timestamp = status & 0xffff;
  557. p.generation = ohci->request_generation;
  558. log_ar_at_event('R', p.speed, p.header, evt);
  559. /*
  560. * The OHCI bus reset handler synthesizes a phy packet with
  561. * the new generation number when a bus reset happens (see
  562. * section 8.4.2.3). This helps us determine when a request
  563. * was received and make sure we send the response in the same
  564. * generation. We only need this for requests; for responses
  565. * we use the unique tlabel for finding the matching
  566. * request.
  567. *
  568. * Alas some chips sometimes emit bus reset packets with a
  569. * wrong generation. We set the correct generation for these
  570. * at a slightly incorrect time (in bus_reset_tasklet).
  571. */
  572. if (evt == OHCI1394_evt_bus_reset) {
  573. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  574. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  575. } else if (ctx == &ohci->ar_request_ctx) {
  576. fw_core_handle_request(&ohci->card, &p);
  577. } else {
  578. fw_core_handle_response(&ohci->card, &p);
  579. }
  580. return buffer + length + 1;
  581. }
  582. static void ar_context_tasklet(unsigned long data)
  583. {
  584. struct ar_context *ctx = (struct ar_context *)data;
  585. struct fw_ohci *ohci = ctx->ohci;
  586. struct ar_buffer *ab;
  587. struct descriptor *d;
  588. void *buffer, *end;
  589. ab = ctx->current_buffer;
  590. d = &ab->descriptor;
  591. if (d->res_count == 0) {
  592. size_t size, rest, offset;
  593. dma_addr_t start_bus;
  594. void *start;
  595. /*
  596. * This descriptor is finished and we may have a
  597. * packet split across this and the next buffer. We
  598. * reuse the page for reassembling the split packet.
  599. */
  600. offset = offsetof(struct ar_buffer, data);
  601. start = buffer = ab;
  602. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  603. ab = ab->next;
  604. d = &ab->descriptor;
  605. size = buffer + PAGE_SIZE - ctx->pointer;
  606. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  607. memmove(buffer, ctx->pointer, size);
  608. memcpy(buffer + size, ab->data, rest);
  609. ctx->current_buffer = ab;
  610. ctx->pointer = (void *) ab->data + rest;
  611. end = buffer + size + rest;
  612. while (buffer < end)
  613. buffer = handle_ar_packet(ctx, buffer);
  614. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  615. start, start_bus);
  616. ar_context_add_page(ctx);
  617. } else {
  618. buffer = ctx->pointer;
  619. ctx->pointer = end =
  620. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  621. while (buffer < end)
  622. buffer = handle_ar_packet(ctx, buffer);
  623. }
  624. }
  625. static int ar_context_init(struct ar_context *ctx,
  626. struct fw_ohci *ohci, u32 regs)
  627. {
  628. struct ar_buffer ab;
  629. ctx->regs = regs;
  630. ctx->ohci = ohci;
  631. ctx->last_buffer = &ab;
  632. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  633. ar_context_add_page(ctx);
  634. ar_context_add_page(ctx);
  635. ctx->current_buffer = ab.next;
  636. ctx->pointer = ctx->current_buffer->data;
  637. return 0;
  638. }
  639. static void ar_context_run(struct ar_context *ctx)
  640. {
  641. struct ar_buffer *ab = ctx->current_buffer;
  642. dma_addr_t ab_bus;
  643. size_t offset;
  644. offset = offsetof(struct ar_buffer, data);
  645. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  646. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  647. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  648. flush_writes(ctx->ohci);
  649. }
  650. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  651. {
  652. int b, key;
  653. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  654. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  655. /* figure out which descriptor the branch address goes in */
  656. if (z == 2 && (b == 3 || key == 2))
  657. return d;
  658. else
  659. return d + z - 1;
  660. }
  661. static void context_tasklet(unsigned long data)
  662. {
  663. struct context *ctx = (struct context *) data;
  664. struct descriptor *d, *last;
  665. u32 address;
  666. int z;
  667. struct descriptor_buffer *desc;
  668. desc = list_entry(ctx->buffer_list.next,
  669. struct descriptor_buffer, list);
  670. last = ctx->last;
  671. while (last->branch_address != 0) {
  672. struct descriptor_buffer *old_desc = desc;
  673. address = le32_to_cpu(last->branch_address);
  674. z = address & 0xf;
  675. address &= ~0xf;
  676. /* If the branch address points to a buffer outside of the
  677. * current buffer, advance to the next buffer. */
  678. if (address < desc->buffer_bus ||
  679. address >= desc->buffer_bus + desc->used)
  680. desc = list_entry(desc->list.next,
  681. struct descriptor_buffer, list);
  682. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  683. last = find_branch_descriptor(d, z);
  684. if (!ctx->callback(ctx, d, last))
  685. break;
  686. if (old_desc != desc) {
  687. /* If we've advanced to the next buffer, move the
  688. * previous buffer to the free list. */
  689. unsigned long flags;
  690. old_desc->used = 0;
  691. spin_lock_irqsave(&ctx->ohci->lock, flags);
  692. list_move_tail(&old_desc->list, &ctx->buffer_list);
  693. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  694. }
  695. ctx->last = last;
  696. }
  697. }
  698. /*
  699. * Allocate a new buffer and add it to the list of free buffers for this
  700. * context. Must be called with ohci->lock held.
  701. */
  702. static int context_add_buffer(struct context *ctx)
  703. {
  704. struct descriptor_buffer *desc;
  705. dma_addr_t uninitialized_var(bus_addr);
  706. int offset;
  707. /*
  708. * 16MB of descriptors should be far more than enough for any DMA
  709. * program. This will catch run-away userspace or DoS attacks.
  710. */
  711. if (ctx->total_allocation >= 16*1024*1024)
  712. return -ENOMEM;
  713. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  714. &bus_addr, GFP_ATOMIC);
  715. if (!desc)
  716. return -ENOMEM;
  717. offset = (void *)&desc->buffer - (void *)desc;
  718. desc->buffer_size = PAGE_SIZE - offset;
  719. desc->buffer_bus = bus_addr + offset;
  720. desc->used = 0;
  721. list_add_tail(&desc->list, &ctx->buffer_list);
  722. ctx->total_allocation += PAGE_SIZE;
  723. return 0;
  724. }
  725. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  726. u32 regs, descriptor_callback_t callback)
  727. {
  728. ctx->ohci = ohci;
  729. ctx->regs = regs;
  730. ctx->total_allocation = 0;
  731. INIT_LIST_HEAD(&ctx->buffer_list);
  732. if (context_add_buffer(ctx) < 0)
  733. return -ENOMEM;
  734. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  735. struct descriptor_buffer, list);
  736. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  737. ctx->callback = callback;
  738. /*
  739. * We put a dummy descriptor in the buffer that has a NULL
  740. * branch address and looks like it's been sent. That way we
  741. * have a descriptor to append DMA programs to.
  742. */
  743. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  744. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  745. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  746. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  747. ctx->last = ctx->buffer_tail->buffer;
  748. ctx->prev = ctx->buffer_tail->buffer;
  749. return 0;
  750. }
  751. static void context_release(struct context *ctx)
  752. {
  753. struct fw_card *card = &ctx->ohci->card;
  754. struct descriptor_buffer *desc, *tmp;
  755. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  756. dma_free_coherent(card->device, PAGE_SIZE, desc,
  757. desc->buffer_bus -
  758. ((void *)&desc->buffer - (void *)desc));
  759. }
  760. /* Must be called with ohci->lock held */
  761. static struct descriptor *context_get_descriptors(struct context *ctx,
  762. int z, dma_addr_t *d_bus)
  763. {
  764. struct descriptor *d = NULL;
  765. struct descriptor_buffer *desc = ctx->buffer_tail;
  766. if (z * sizeof(*d) > desc->buffer_size)
  767. return NULL;
  768. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  769. /* No room for the descriptor in this buffer, so advance to the
  770. * next one. */
  771. if (desc->list.next == &ctx->buffer_list) {
  772. /* If there is no free buffer next in the list,
  773. * allocate one. */
  774. if (context_add_buffer(ctx) < 0)
  775. return NULL;
  776. }
  777. desc = list_entry(desc->list.next,
  778. struct descriptor_buffer, list);
  779. ctx->buffer_tail = desc;
  780. }
  781. d = desc->buffer + desc->used / sizeof(*d);
  782. memset(d, 0, z * sizeof(*d));
  783. *d_bus = desc->buffer_bus + desc->used;
  784. return d;
  785. }
  786. static void context_run(struct context *ctx, u32 extra)
  787. {
  788. struct fw_ohci *ohci = ctx->ohci;
  789. reg_write(ohci, COMMAND_PTR(ctx->regs),
  790. le32_to_cpu(ctx->last->branch_address));
  791. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  792. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  793. flush_writes(ohci);
  794. }
  795. static void context_append(struct context *ctx,
  796. struct descriptor *d, int z, int extra)
  797. {
  798. dma_addr_t d_bus;
  799. struct descriptor_buffer *desc = ctx->buffer_tail;
  800. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  801. desc->used += (z + extra) * sizeof(*d);
  802. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  803. ctx->prev = find_branch_descriptor(d, z);
  804. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  805. flush_writes(ctx->ohci);
  806. }
  807. static void context_stop(struct context *ctx)
  808. {
  809. u32 reg;
  810. int i;
  811. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  812. flush_writes(ctx->ohci);
  813. for (i = 0; i < 10; i++) {
  814. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  815. if ((reg & CONTEXT_ACTIVE) == 0)
  816. return;
  817. mdelay(1);
  818. }
  819. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  820. }
  821. struct driver_data {
  822. struct fw_packet *packet;
  823. };
  824. /*
  825. * This function apppends a packet to the DMA queue for transmission.
  826. * Must always be called with the ochi->lock held to ensure proper
  827. * generation handling and locking around packet queue manipulation.
  828. */
  829. static int at_context_queue_packet(struct context *ctx,
  830. struct fw_packet *packet)
  831. {
  832. struct fw_ohci *ohci = ctx->ohci;
  833. dma_addr_t d_bus, uninitialized_var(payload_bus);
  834. struct driver_data *driver_data;
  835. struct descriptor *d, *last;
  836. __le32 *header;
  837. int z, tcode;
  838. u32 reg;
  839. d = context_get_descriptors(ctx, 4, &d_bus);
  840. if (d == NULL) {
  841. packet->ack = RCODE_SEND_ERROR;
  842. return -1;
  843. }
  844. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  845. d[0].res_count = cpu_to_le16(packet->timestamp);
  846. /*
  847. * The DMA format for asyncronous link packets is different
  848. * from the IEEE1394 layout, so shift the fields around
  849. * accordingly. If header_length is 8, it's a PHY packet, to
  850. * which we need to prepend an extra quadlet.
  851. */
  852. header = (__le32 *) &d[1];
  853. switch (packet->header_length) {
  854. case 16:
  855. case 12:
  856. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  857. (packet->speed << 16));
  858. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  859. (packet->header[0] & 0xffff0000));
  860. header[2] = cpu_to_le32(packet->header[2]);
  861. tcode = (packet->header[0] >> 4) & 0x0f;
  862. if (TCODE_IS_BLOCK_PACKET(tcode))
  863. header[3] = cpu_to_le32(packet->header[3]);
  864. else
  865. header[3] = (__force __le32) packet->header[3];
  866. d[0].req_count = cpu_to_le16(packet->header_length);
  867. break;
  868. case 8:
  869. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  870. (packet->speed << 16));
  871. header[1] = cpu_to_le32(packet->header[0]);
  872. header[2] = cpu_to_le32(packet->header[1]);
  873. d[0].req_count = cpu_to_le16(12);
  874. break;
  875. case 4:
  876. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  877. (packet->speed << 16));
  878. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  879. d[0].req_count = cpu_to_le16(8);
  880. break;
  881. default:
  882. /* BUG(); */
  883. packet->ack = RCODE_SEND_ERROR;
  884. return -1;
  885. }
  886. driver_data = (struct driver_data *) &d[3];
  887. driver_data->packet = packet;
  888. packet->driver_data = driver_data;
  889. if (packet->payload_length > 0) {
  890. payload_bus =
  891. dma_map_single(ohci->card.device, packet->payload,
  892. packet->payload_length, DMA_TO_DEVICE);
  893. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  894. packet->ack = RCODE_SEND_ERROR;
  895. return -1;
  896. }
  897. packet->payload_bus = payload_bus;
  898. packet->payload_mapped = true;
  899. d[2].req_count = cpu_to_le16(packet->payload_length);
  900. d[2].data_address = cpu_to_le32(payload_bus);
  901. last = &d[2];
  902. z = 3;
  903. } else {
  904. last = &d[0];
  905. z = 2;
  906. }
  907. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  908. DESCRIPTOR_IRQ_ALWAYS |
  909. DESCRIPTOR_BRANCH_ALWAYS);
  910. /*
  911. * If the controller and packet generations don't match, we need to
  912. * bail out and try again. If IntEvent.busReset is set, the AT context
  913. * is halted, so appending to the context and trying to run it is
  914. * futile. Most controllers do the right thing and just flush the AT
  915. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  916. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  917. * up stalling out. So we just bail out in software and try again
  918. * later, and everyone is happy.
  919. * FIXME: Document how the locking works.
  920. */
  921. if (ohci->generation != packet->generation ||
  922. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  923. if (packet->payload_mapped)
  924. dma_unmap_single(ohci->card.device, payload_bus,
  925. packet->payload_length, DMA_TO_DEVICE);
  926. packet->ack = RCODE_GENERATION;
  927. return -1;
  928. }
  929. context_append(ctx, d, z, 4 - z);
  930. /* If the context isn't already running, start it up. */
  931. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  932. if ((reg & CONTEXT_RUN) == 0)
  933. context_run(ctx, 0);
  934. return 0;
  935. }
  936. static int handle_at_packet(struct context *context,
  937. struct descriptor *d,
  938. struct descriptor *last)
  939. {
  940. struct driver_data *driver_data;
  941. struct fw_packet *packet;
  942. struct fw_ohci *ohci = context->ohci;
  943. int evt;
  944. if (last->transfer_status == 0)
  945. /* This descriptor isn't done yet, stop iteration. */
  946. return 0;
  947. driver_data = (struct driver_data *) &d[3];
  948. packet = driver_data->packet;
  949. if (packet == NULL)
  950. /* This packet was cancelled, just continue. */
  951. return 1;
  952. if (packet->payload_mapped)
  953. dma_unmap_single(ohci->card.device, packet->payload_bus,
  954. packet->payload_length, DMA_TO_DEVICE);
  955. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  956. packet->timestamp = le16_to_cpu(last->res_count);
  957. log_ar_at_event('T', packet->speed, packet->header, evt);
  958. switch (evt) {
  959. case OHCI1394_evt_timeout:
  960. /* Async response transmit timed out. */
  961. packet->ack = RCODE_CANCELLED;
  962. break;
  963. case OHCI1394_evt_flushed:
  964. /*
  965. * The packet was flushed should give same error as
  966. * when we try to use a stale generation count.
  967. */
  968. packet->ack = RCODE_GENERATION;
  969. break;
  970. case OHCI1394_evt_missing_ack:
  971. /*
  972. * Using a valid (current) generation count, but the
  973. * node is not on the bus or not sending acks.
  974. */
  975. packet->ack = RCODE_NO_ACK;
  976. break;
  977. case ACK_COMPLETE + 0x10:
  978. case ACK_PENDING + 0x10:
  979. case ACK_BUSY_X + 0x10:
  980. case ACK_BUSY_A + 0x10:
  981. case ACK_BUSY_B + 0x10:
  982. case ACK_DATA_ERROR + 0x10:
  983. case ACK_TYPE_ERROR + 0x10:
  984. packet->ack = evt - 0x10;
  985. break;
  986. default:
  987. packet->ack = RCODE_SEND_ERROR;
  988. break;
  989. }
  990. packet->callback(packet, &ohci->card, packet->ack);
  991. return 1;
  992. }
  993. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  994. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  995. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  996. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  997. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  998. static void handle_local_rom(struct fw_ohci *ohci,
  999. struct fw_packet *packet, u32 csr)
  1000. {
  1001. struct fw_packet response;
  1002. int tcode, length, i;
  1003. tcode = HEADER_GET_TCODE(packet->header[0]);
  1004. if (TCODE_IS_BLOCK_PACKET(tcode))
  1005. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1006. else
  1007. length = 4;
  1008. i = csr - CSR_CONFIG_ROM;
  1009. if (i + length > CONFIG_ROM_SIZE) {
  1010. fw_fill_response(&response, packet->header,
  1011. RCODE_ADDRESS_ERROR, NULL, 0);
  1012. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1013. fw_fill_response(&response, packet->header,
  1014. RCODE_TYPE_ERROR, NULL, 0);
  1015. } else {
  1016. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1017. (void *) ohci->config_rom + i, length);
  1018. }
  1019. fw_core_handle_response(&ohci->card, &response);
  1020. }
  1021. static void handle_local_lock(struct fw_ohci *ohci,
  1022. struct fw_packet *packet, u32 csr)
  1023. {
  1024. struct fw_packet response;
  1025. int tcode, length, ext_tcode, sel;
  1026. __be32 *payload, lock_old;
  1027. u32 lock_arg, lock_data;
  1028. tcode = HEADER_GET_TCODE(packet->header[0]);
  1029. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1030. payload = packet->payload;
  1031. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1032. if (tcode == TCODE_LOCK_REQUEST &&
  1033. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1034. lock_arg = be32_to_cpu(payload[0]);
  1035. lock_data = be32_to_cpu(payload[1]);
  1036. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1037. lock_arg = 0;
  1038. lock_data = 0;
  1039. } else {
  1040. fw_fill_response(&response, packet->header,
  1041. RCODE_TYPE_ERROR, NULL, 0);
  1042. goto out;
  1043. }
  1044. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1045. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1046. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1047. reg_write(ohci, OHCI1394_CSRControl, sel);
  1048. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  1049. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  1050. else
  1051. fw_notify("swap not done yet\n");
  1052. fw_fill_response(&response, packet->header,
  1053. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1054. out:
  1055. fw_core_handle_response(&ohci->card, &response);
  1056. }
  1057. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1058. {
  1059. u64 offset;
  1060. u32 csr;
  1061. if (ctx == &ctx->ohci->at_request_ctx) {
  1062. packet->ack = ACK_PENDING;
  1063. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1064. }
  1065. offset =
  1066. ((unsigned long long)
  1067. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1068. packet->header[2];
  1069. csr = offset - CSR_REGISTER_BASE;
  1070. /* Handle config rom reads. */
  1071. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1072. handle_local_rom(ctx->ohci, packet, csr);
  1073. else switch (csr) {
  1074. case CSR_BUS_MANAGER_ID:
  1075. case CSR_BANDWIDTH_AVAILABLE:
  1076. case CSR_CHANNELS_AVAILABLE_HI:
  1077. case CSR_CHANNELS_AVAILABLE_LO:
  1078. handle_local_lock(ctx->ohci, packet, csr);
  1079. break;
  1080. default:
  1081. if (ctx == &ctx->ohci->at_request_ctx)
  1082. fw_core_handle_request(&ctx->ohci->card, packet);
  1083. else
  1084. fw_core_handle_response(&ctx->ohci->card, packet);
  1085. break;
  1086. }
  1087. if (ctx == &ctx->ohci->at_response_ctx) {
  1088. packet->ack = ACK_COMPLETE;
  1089. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1090. }
  1091. }
  1092. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1093. {
  1094. unsigned long flags;
  1095. int ret;
  1096. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1097. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1098. ctx->ohci->generation == packet->generation) {
  1099. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1100. handle_local_request(ctx, packet);
  1101. return;
  1102. }
  1103. ret = at_context_queue_packet(ctx, packet);
  1104. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1105. if (ret < 0)
  1106. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1107. }
  1108. static void bus_reset_tasklet(unsigned long data)
  1109. {
  1110. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1111. int self_id_count, i, j, reg;
  1112. int generation, new_generation;
  1113. unsigned long flags;
  1114. void *free_rom = NULL;
  1115. dma_addr_t free_rom_bus = 0;
  1116. reg = reg_read(ohci, OHCI1394_NodeID);
  1117. if (!(reg & OHCI1394_NodeID_idValid)) {
  1118. fw_notify("node ID not valid, new bus reset in progress\n");
  1119. return;
  1120. }
  1121. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1122. fw_notify("malconfigured bus\n");
  1123. return;
  1124. }
  1125. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1126. OHCI1394_NodeID_nodeNumber);
  1127. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1128. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1129. fw_notify("inconsistent self IDs\n");
  1130. return;
  1131. }
  1132. /*
  1133. * The count in the SelfIDCount register is the number of
  1134. * bytes in the self ID receive buffer. Since we also receive
  1135. * the inverted quadlets and a header quadlet, we shift one
  1136. * bit extra to get the actual number of self IDs.
  1137. */
  1138. self_id_count = (reg >> 3) & 0xff;
  1139. if (self_id_count == 0 || self_id_count > 252) {
  1140. fw_notify("inconsistent self IDs\n");
  1141. return;
  1142. }
  1143. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1144. rmb();
  1145. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1146. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1147. fw_notify("inconsistent self IDs\n");
  1148. return;
  1149. }
  1150. ohci->self_id_buffer[j] =
  1151. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1152. }
  1153. rmb();
  1154. /*
  1155. * Check the consistency of the self IDs we just read. The
  1156. * problem we face is that a new bus reset can start while we
  1157. * read out the self IDs from the DMA buffer. If this happens,
  1158. * the DMA buffer will be overwritten with new self IDs and we
  1159. * will read out inconsistent data. The OHCI specification
  1160. * (section 11.2) recommends a technique similar to
  1161. * linux/seqlock.h, where we remember the generation of the
  1162. * self IDs in the buffer before reading them out and compare
  1163. * it to the current generation after reading them out. If
  1164. * the two generations match we know we have a consistent set
  1165. * of self IDs.
  1166. */
  1167. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1168. if (new_generation != generation) {
  1169. fw_notify("recursive bus reset detected, "
  1170. "discarding self ids\n");
  1171. return;
  1172. }
  1173. /* FIXME: Document how the locking works. */
  1174. spin_lock_irqsave(&ohci->lock, flags);
  1175. ohci->generation = generation;
  1176. context_stop(&ohci->at_request_ctx);
  1177. context_stop(&ohci->at_response_ctx);
  1178. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1179. if (ohci->quirks & QUIRK_RESET_PACKET)
  1180. ohci->request_generation = generation;
  1181. /*
  1182. * This next bit is unrelated to the AT context stuff but we
  1183. * have to do it under the spinlock also. If a new config rom
  1184. * was set up before this reset, the old one is now no longer
  1185. * in use and we can free it. Update the config rom pointers
  1186. * to point to the current config rom and clear the
  1187. * next_config_rom pointer so a new udpate can take place.
  1188. */
  1189. if (ohci->next_config_rom != NULL) {
  1190. if (ohci->next_config_rom != ohci->config_rom) {
  1191. free_rom = ohci->config_rom;
  1192. free_rom_bus = ohci->config_rom_bus;
  1193. }
  1194. ohci->config_rom = ohci->next_config_rom;
  1195. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1196. ohci->next_config_rom = NULL;
  1197. /*
  1198. * Restore config_rom image and manually update
  1199. * config_rom registers. Writing the header quadlet
  1200. * will indicate that the config rom is ready, so we
  1201. * do that last.
  1202. */
  1203. reg_write(ohci, OHCI1394_BusOptions,
  1204. be32_to_cpu(ohci->config_rom[2]));
  1205. ohci->config_rom[0] = ohci->next_header;
  1206. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1207. be32_to_cpu(ohci->next_header));
  1208. }
  1209. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1210. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1211. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1212. #endif
  1213. spin_unlock_irqrestore(&ohci->lock, flags);
  1214. if (free_rom)
  1215. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1216. free_rom, free_rom_bus);
  1217. log_selfids(ohci->node_id, generation,
  1218. self_id_count, ohci->self_id_buffer);
  1219. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1220. self_id_count, ohci->self_id_buffer);
  1221. }
  1222. static irqreturn_t irq_handler(int irq, void *data)
  1223. {
  1224. struct fw_ohci *ohci = data;
  1225. u32 event, iso_event;
  1226. int i;
  1227. event = reg_read(ohci, OHCI1394_IntEventClear);
  1228. if (!event || !~event)
  1229. return IRQ_NONE;
  1230. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1231. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1232. log_irqs(event);
  1233. if (event & OHCI1394_selfIDComplete)
  1234. tasklet_schedule(&ohci->bus_reset_tasklet);
  1235. if (event & OHCI1394_RQPkt)
  1236. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1237. if (event & OHCI1394_RSPkt)
  1238. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1239. if (event & OHCI1394_reqTxComplete)
  1240. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1241. if (event & OHCI1394_respTxComplete)
  1242. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1243. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1244. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1245. while (iso_event) {
  1246. i = ffs(iso_event) - 1;
  1247. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1248. iso_event &= ~(1 << i);
  1249. }
  1250. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1251. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1252. while (iso_event) {
  1253. i = ffs(iso_event) - 1;
  1254. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1255. iso_event &= ~(1 << i);
  1256. }
  1257. if (unlikely(event & OHCI1394_regAccessFail))
  1258. fw_error("Register access failure - "
  1259. "please notify linux1394-devel@lists.sf.net\n");
  1260. if (unlikely(event & OHCI1394_postedWriteErr))
  1261. fw_error("PCI posted write error\n");
  1262. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1263. if (printk_ratelimit())
  1264. fw_notify("isochronous cycle too long\n");
  1265. reg_write(ohci, OHCI1394_LinkControlSet,
  1266. OHCI1394_LinkControl_cycleMaster);
  1267. }
  1268. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1269. /*
  1270. * We need to clear this event bit in order to make
  1271. * cycleMatch isochronous I/O work. In theory we should
  1272. * stop active cycleMatch iso contexts now and restart
  1273. * them at least two cycles later. (FIXME?)
  1274. */
  1275. if (printk_ratelimit())
  1276. fw_notify("isochronous cycle inconsistent\n");
  1277. }
  1278. return IRQ_HANDLED;
  1279. }
  1280. static int software_reset(struct fw_ohci *ohci)
  1281. {
  1282. int i;
  1283. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1284. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1285. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1286. OHCI1394_HCControl_softReset) == 0)
  1287. return 0;
  1288. msleep(1);
  1289. }
  1290. return -EBUSY;
  1291. }
  1292. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1293. {
  1294. size_t size = length * 4;
  1295. memcpy(dest, src, size);
  1296. if (size < CONFIG_ROM_SIZE)
  1297. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1298. }
  1299. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1300. {
  1301. bool enable_1394a;
  1302. int ret, clear, set, offset;
  1303. /* Check if the driver should configure link and PHY. */
  1304. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1305. OHCI1394_HCControl_programPhyEnable))
  1306. return 0;
  1307. /* Paranoia: check whether the PHY supports 1394a, too. */
  1308. enable_1394a = false;
  1309. ret = read_phy_reg(ohci, 2);
  1310. if (ret < 0)
  1311. return ret;
  1312. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1313. ret = read_paged_phy_reg(ohci, 1, 8);
  1314. if (ret < 0)
  1315. return ret;
  1316. if (ret >= 1)
  1317. enable_1394a = true;
  1318. }
  1319. if (ohci->quirks & QUIRK_NO_1394A)
  1320. enable_1394a = false;
  1321. /* Configure PHY and link consistently. */
  1322. if (enable_1394a) {
  1323. clear = 0;
  1324. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1325. } else {
  1326. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1327. set = 0;
  1328. }
  1329. ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
  1330. if (ret < 0)
  1331. return ret;
  1332. if (enable_1394a)
  1333. offset = OHCI1394_HCControlSet;
  1334. else
  1335. offset = OHCI1394_HCControlClear;
  1336. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1337. /* Clean up: configuration has been taken care of. */
  1338. reg_write(ohci, OHCI1394_HCControlClear,
  1339. OHCI1394_HCControl_programPhyEnable);
  1340. return 0;
  1341. }
  1342. static int ohci_enable(struct fw_card *card,
  1343. const __be32 *config_rom, size_t length)
  1344. {
  1345. struct fw_ohci *ohci = fw_ohci(card);
  1346. struct pci_dev *dev = to_pci_dev(card->device);
  1347. u32 lps, irqs;
  1348. int i, ret;
  1349. if (software_reset(ohci)) {
  1350. fw_error("Failed to reset ohci card.\n");
  1351. return -EBUSY;
  1352. }
  1353. /*
  1354. * Now enable LPS, which we need in order to start accessing
  1355. * most of the registers. In fact, on some cards (ALI M5251),
  1356. * accessing registers in the SClk domain without LPS enabled
  1357. * will lock up the machine. Wait 50msec to make sure we have
  1358. * full link enabled. However, with some cards (well, at least
  1359. * a JMicron PCIe card), we have to try again sometimes.
  1360. */
  1361. reg_write(ohci, OHCI1394_HCControlSet,
  1362. OHCI1394_HCControl_LPS |
  1363. OHCI1394_HCControl_postedWriteEnable);
  1364. flush_writes(ohci);
  1365. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1366. msleep(50);
  1367. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1368. OHCI1394_HCControl_LPS;
  1369. }
  1370. if (!lps) {
  1371. fw_error("Failed to set Link Power Status\n");
  1372. return -EIO;
  1373. }
  1374. reg_write(ohci, OHCI1394_HCControlClear,
  1375. OHCI1394_HCControl_noByteSwapData);
  1376. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1377. reg_write(ohci, OHCI1394_LinkControlClear,
  1378. OHCI1394_LinkControl_rcvPhyPkt);
  1379. reg_write(ohci, OHCI1394_LinkControlSet,
  1380. OHCI1394_LinkControl_rcvSelfID |
  1381. OHCI1394_LinkControl_cycleTimerEnable |
  1382. OHCI1394_LinkControl_cycleMaster);
  1383. reg_write(ohci, OHCI1394_ATRetries,
  1384. OHCI1394_MAX_AT_REQ_RETRIES |
  1385. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1386. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
  1387. ar_context_run(&ohci->ar_request_ctx);
  1388. ar_context_run(&ohci->ar_response_ctx);
  1389. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1390. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1391. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1392. ret = configure_1394a_enhancements(ohci);
  1393. if (ret < 0)
  1394. return ret;
  1395. /* Activate link_on bit and contender bit in our self ID packets.*/
  1396. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1397. if (ret < 0)
  1398. return ret;
  1399. /*
  1400. * When the link is not yet enabled, the atomic config rom
  1401. * update mechanism described below in ohci_set_config_rom()
  1402. * is not active. We have to update ConfigRomHeader and
  1403. * BusOptions manually, and the write to ConfigROMmap takes
  1404. * effect immediately. We tie this to the enabling of the
  1405. * link, so we have a valid config rom before enabling - the
  1406. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1407. * values before enabling.
  1408. *
  1409. * However, when the ConfigROMmap is written, some controllers
  1410. * always read back quadlets 0 and 2 from the config rom to
  1411. * the ConfigRomHeader and BusOptions registers on bus reset.
  1412. * They shouldn't do that in this initial case where the link
  1413. * isn't enabled. This means we have to use the same
  1414. * workaround here, setting the bus header to 0 and then write
  1415. * the right values in the bus reset tasklet.
  1416. */
  1417. if (config_rom) {
  1418. ohci->next_config_rom =
  1419. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1420. &ohci->next_config_rom_bus,
  1421. GFP_KERNEL);
  1422. if (ohci->next_config_rom == NULL)
  1423. return -ENOMEM;
  1424. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1425. } else {
  1426. /*
  1427. * In the suspend case, config_rom is NULL, which
  1428. * means that we just reuse the old config rom.
  1429. */
  1430. ohci->next_config_rom = ohci->config_rom;
  1431. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1432. }
  1433. ohci->next_header = ohci->next_config_rom[0];
  1434. ohci->next_config_rom[0] = 0;
  1435. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1436. reg_write(ohci, OHCI1394_BusOptions,
  1437. be32_to_cpu(ohci->next_config_rom[2]));
  1438. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1439. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1440. if (!(ohci->quirks & QUIRK_NO_MSI))
  1441. pci_enable_msi(dev);
  1442. if (request_irq(dev->irq, irq_handler,
  1443. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1444. ohci_driver_name, ohci)) {
  1445. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1446. pci_disable_msi(dev);
  1447. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1448. ohci->config_rom, ohci->config_rom_bus);
  1449. return -EIO;
  1450. }
  1451. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1452. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1453. OHCI1394_isochTx | OHCI1394_isochRx |
  1454. OHCI1394_postedWriteErr |
  1455. OHCI1394_selfIDComplete |
  1456. OHCI1394_regAccessFail |
  1457. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1458. OHCI1394_masterIntEnable;
  1459. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1460. irqs |= OHCI1394_busReset;
  1461. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1462. reg_write(ohci, OHCI1394_HCControlSet,
  1463. OHCI1394_HCControl_linkEnable |
  1464. OHCI1394_HCControl_BIBimageValid);
  1465. flush_writes(ohci);
  1466. /*
  1467. * We are ready to go, initiate bus reset to finish the
  1468. * initialization.
  1469. */
  1470. fw_core_initiate_bus_reset(&ohci->card, 1);
  1471. return 0;
  1472. }
  1473. static int ohci_set_config_rom(struct fw_card *card,
  1474. const __be32 *config_rom, size_t length)
  1475. {
  1476. struct fw_ohci *ohci;
  1477. unsigned long flags;
  1478. int ret = -EBUSY;
  1479. __be32 *next_config_rom;
  1480. dma_addr_t uninitialized_var(next_config_rom_bus);
  1481. ohci = fw_ohci(card);
  1482. /*
  1483. * When the OHCI controller is enabled, the config rom update
  1484. * mechanism is a bit tricky, but easy enough to use. See
  1485. * section 5.5.6 in the OHCI specification.
  1486. *
  1487. * The OHCI controller caches the new config rom address in a
  1488. * shadow register (ConfigROMmapNext) and needs a bus reset
  1489. * for the changes to take place. When the bus reset is
  1490. * detected, the controller loads the new values for the
  1491. * ConfigRomHeader and BusOptions registers from the specified
  1492. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1493. * shadow register. All automatically and atomically.
  1494. *
  1495. * Now, there's a twist to this story. The automatic load of
  1496. * ConfigRomHeader and BusOptions doesn't honor the
  1497. * noByteSwapData bit, so with a be32 config rom, the
  1498. * controller will load be32 values in to these registers
  1499. * during the atomic update, even on litte endian
  1500. * architectures. The workaround we use is to put a 0 in the
  1501. * header quadlet; 0 is endian agnostic and means that the
  1502. * config rom isn't ready yet. In the bus reset tasklet we
  1503. * then set up the real values for the two registers.
  1504. *
  1505. * We use ohci->lock to avoid racing with the code that sets
  1506. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1507. */
  1508. next_config_rom =
  1509. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1510. &next_config_rom_bus, GFP_KERNEL);
  1511. if (next_config_rom == NULL)
  1512. return -ENOMEM;
  1513. spin_lock_irqsave(&ohci->lock, flags);
  1514. if (ohci->next_config_rom == NULL) {
  1515. ohci->next_config_rom = next_config_rom;
  1516. ohci->next_config_rom_bus = next_config_rom_bus;
  1517. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1518. ohci->next_header = config_rom[0];
  1519. ohci->next_config_rom[0] = 0;
  1520. reg_write(ohci, OHCI1394_ConfigROMmap,
  1521. ohci->next_config_rom_bus);
  1522. ret = 0;
  1523. }
  1524. spin_unlock_irqrestore(&ohci->lock, flags);
  1525. /*
  1526. * Now initiate a bus reset to have the changes take
  1527. * effect. We clean up the old config rom memory and DMA
  1528. * mappings in the bus reset tasklet, since the OHCI
  1529. * controller could need to access it before the bus reset
  1530. * takes effect.
  1531. */
  1532. if (ret == 0)
  1533. fw_core_initiate_bus_reset(&ohci->card, 1);
  1534. else
  1535. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1536. next_config_rom, next_config_rom_bus);
  1537. return ret;
  1538. }
  1539. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1540. {
  1541. struct fw_ohci *ohci = fw_ohci(card);
  1542. at_context_transmit(&ohci->at_request_ctx, packet);
  1543. }
  1544. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1545. {
  1546. struct fw_ohci *ohci = fw_ohci(card);
  1547. at_context_transmit(&ohci->at_response_ctx, packet);
  1548. }
  1549. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1550. {
  1551. struct fw_ohci *ohci = fw_ohci(card);
  1552. struct context *ctx = &ohci->at_request_ctx;
  1553. struct driver_data *driver_data = packet->driver_data;
  1554. int ret = -ENOENT;
  1555. tasklet_disable(&ctx->tasklet);
  1556. if (packet->ack != 0)
  1557. goto out;
  1558. if (packet->payload_mapped)
  1559. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1560. packet->payload_length, DMA_TO_DEVICE);
  1561. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1562. driver_data->packet = NULL;
  1563. packet->ack = RCODE_CANCELLED;
  1564. packet->callback(packet, &ohci->card, packet->ack);
  1565. ret = 0;
  1566. out:
  1567. tasklet_enable(&ctx->tasklet);
  1568. return ret;
  1569. }
  1570. static int ohci_enable_phys_dma(struct fw_card *card,
  1571. int node_id, int generation)
  1572. {
  1573. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1574. return 0;
  1575. #else
  1576. struct fw_ohci *ohci = fw_ohci(card);
  1577. unsigned long flags;
  1578. int n, ret = 0;
  1579. /*
  1580. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1581. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1582. */
  1583. spin_lock_irqsave(&ohci->lock, flags);
  1584. if (ohci->generation != generation) {
  1585. ret = -ESTALE;
  1586. goto out;
  1587. }
  1588. /*
  1589. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1590. * enabled for _all_ nodes on remote buses.
  1591. */
  1592. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1593. if (n < 32)
  1594. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1595. else
  1596. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1597. flush_writes(ohci);
  1598. out:
  1599. spin_unlock_irqrestore(&ohci->lock, flags);
  1600. return ret;
  1601. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1602. }
  1603. static u32 cycle_timer_ticks(u32 cycle_timer)
  1604. {
  1605. u32 ticks;
  1606. ticks = cycle_timer & 0xfff;
  1607. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1608. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1609. return ticks;
  1610. }
  1611. /*
  1612. * Some controllers exhibit one or more of the following bugs when updating the
  1613. * iso cycle timer register:
  1614. * - When the lowest six bits are wrapping around to zero, a read that happens
  1615. * at the same time will return garbage in the lowest ten bits.
  1616. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1617. * not incremented for about 60 ns.
  1618. * - Occasionally, the entire register reads zero.
  1619. *
  1620. * To catch these, we read the register three times and ensure that the
  1621. * difference between each two consecutive reads is approximately the same, i.e.
  1622. * less than twice the other. Furthermore, any negative difference indicates an
  1623. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1624. * execute, so we have enough precision to compute the ratio of the differences.)
  1625. */
  1626. static u32 get_cycle_time(struct fw_ohci *ohci)
  1627. {
  1628. u32 c0, c1, c2;
  1629. u32 t0, t1, t2;
  1630. s32 diff01, diff12;
  1631. int i;
  1632. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1633. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1634. i = 0;
  1635. c1 = c2;
  1636. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1637. do {
  1638. c0 = c1;
  1639. c1 = c2;
  1640. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1641. t0 = cycle_timer_ticks(c0);
  1642. t1 = cycle_timer_ticks(c1);
  1643. t2 = cycle_timer_ticks(c2);
  1644. diff01 = t1 - t0;
  1645. diff12 = t2 - t1;
  1646. } while ((diff01 <= 0 || diff12 <= 0 ||
  1647. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1648. && i++ < 20);
  1649. }
  1650. return c2;
  1651. }
  1652. static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
  1653. {
  1654. struct fw_ohci *ohci = fw_ohci(card);
  1655. switch (csr_offset) {
  1656. case CSR_CYCLE_TIME:
  1657. return get_cycle_time(ohci);
  1658. default:
  1659. WARN_ON(1);
  1660. return 0;
  1661. }
  1662. }
  1663. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1664. {
  1665. int i = ctx->header_length;
  1666. if (i + ctx->base.header_size > PAGE_SIZE)
  1667. return;
  1668. /*
  1669. * The iso header is byteswapped to little endian by
  1670. * the controller, but the remaining header quadlets
  1671. * are big endian. We want to present all the headers
  1672. * as big endian, so we have to swap the first quadlet.
  1673. */
  1674. if (ctx->base.header_size > 0)
  1675. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1676. if (ctx->base.header_size > 4)
  1677. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1678. if (ctx->base.header_size > 8)
  1679. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1680. ctx->header_length += ctx->base.header_size;
  1681. }
  1682. static int handle_ir_packet_per_buffer(struct context *context,
  1683. struct descriptor *d,
  1684. struct descriptor *last)
  1685. {
  1686. struct iso_context *ctx =
  1687. container_of(context, struct iso_context, context);
  1688. struct descriptor *pd;
  1689. __le32 *ir_header;
  1690. void *p;
  1691. for (pd = d; pd <= last; pd++) {
  1692. if (pd->transfer_status)
  1693. break;
  1694. }
  1695. if (pd > last)
  1696. /* Descriptor(s) not done yet, stop iteration */
  1697. return 0;
  1698. p = last + 1;
  1699. copy_iso_headers(ctx, p);
  1700. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1701. ir_header = (__le32 *) p;
  1702. ctx->base.callback(&ctx->base,
  1703. le32_to_cpu(ir_header[0]) & 0xffff,
  1704. ctx->header_length, ctx->header,
  1705. ctx->base.callback_data);
  1706. ctx->header_length = 0;
  1707. }
  1708. return 1;
  1709. }
  1710. static int handle_it_packet(struct context *context,
  1711. struct descriptor *d,
  1712. struct descriptor *last)
  1713. {
  1714. struct iso_context *ctx =
  1715. container_of(context, struct iso_context, context);
  1716. int i;
  1717. struct descriptor *pd;
  1718. for (pd = d; pd <= last; pd++)
  1719. if (pd->transfer_status)
  1720. break;
  1721. if (pd > last)
  1722. /* Descriptor(s) not done yet, stop iteration */
  1723. return 0;
  1724. i = ctx->header_length;
  1725. if (i + 4 < PAGE_SIZE) {
  1726. /* Present this value as big-endian to match the receive code */
  1727. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1728. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1729. le16_to_cpu(pd->res_count));
  1730. ctx->header_length += 4;
  1731. }
  1732. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1733. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1734. ctx->header_length, ctx->header,
  1735. ctx->base.callback_data);
  1736. ctx->header_length = 0;
  1737. }
  1738. return 1;
  1739. }
  1740. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1741. int type, int channel, size_t header_size)
  1742. {
  1743. struct fw_ohci *ohci = fw_ohci(card);
  1744. struct iso_context *ctx, *list;
  1745. descriptor_callback_t callback;
  1746. u64 *channels, dont_care = ~0ULL;
  1747. u32 *mask, regs;
  1748. unsigned long flags;
  1749. int index, ret = -ENOMEM;
  1750. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1751. channels = &dont_care;
  1752. mask = &ohci->it_context_mask;
  1753. list = ohci->it_context_list;
  1754. callback = handle_it_packet;
  1755. } else {
  1756. channels = &ohci->ir_context_channels;
  1757. mask = &ohci->ir_context_mask;
  1758. list = ohci->ir_context_list;
  1759. callback = handle_ir_packet_per_buffer;
  1760. }
  1761. spin_lock_irqsave(&ohci->lock, flags);
  1762. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1763. if (index >= 0) {
  1764. *channels &= ~(1ULL << channel);
  1765. *mask &= ~(1 << index);
  1766. }
  1767. spin_unlock_irqrestore(&ohci->lock, flags);
  1768. if (index < 0)
  1769. return ERR_PTR(-EBUSY);
  1770. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1771. regs = OHCI1394_IsoXmitContextBase(index);
  1772. else
  1773. regs = OHCI1394_IsoRcvContextBase(index);
  1774. ctx = &list[index];
  1775. memset(ctx, 0, sizeof(*ctx));
  1776. ctx->header_length = 0;
  1777. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1778. if (ctx->header == NULL)
  1779. goto out;
  1780. ret = context_init(&ctx->context, ohci, regs, callback);
  1781. if (ret < 0)
  1782. goto out_with_header;
  1783. return &ctx->base;
  1784. out_with_header:
  1785. free_page((unsigned long)ctx->header);
  1786. out:
  1787. spin_lock_irqsave(&ohci->lock, flags);
  1788. *mask |= 1 << index;
  1789. spin_unlock_irqrestore(&ohci->lock, flags);
  1790. return ERR_PTR(ret);
  1791. }
  1792. static int ohci_start_iso(struct fw_iso_context *base,
  1793. s32 cycle, u32 sync, u32 tags)
  1794. {
  1795. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1796. struct fw_ohci *ohci = ctx->context.ohci;
  1797. u32 control, match;
  1798. int index;
  1799. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1800. index = ctx - ohci->it_context_list;
  1801. match = 0;
  1802. if (cycle >= 0)
  1803. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1804. (cycle & 0x7fff) << 16;
  1805. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1806. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1807. context_run(&ctx->context, match);
  1808. } else {
  1809. index = ctx - ohci->ir_context_list;
  1810. control = IR_CONTEXT_ISOCH_HEADER;
  1811. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1812. if (cycle >= 0) {
  1813. match |= (cycle & 0x07fff) << 12;
  1814. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1815. }
  1816. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1817. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1818. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1819. context_run(&ctx->context, control);
  1820. }
  1821. return 0;
  1822. }
  1823. static int ohci_stop_iso(struct fw_iso_context *base)
  1824. {
  1825. struct fw_ohci *ohci = fw_ohci(base->card);
  1826. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1827. int index;
  1828. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1829. index = ctx - ohci->it_context_list;
  1830. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1831. } else {
  1832. index = ctx - ohci->ir_context_list;
  1833. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1834. }
  1835. flush_writes(ohci);
  1836. context_stop(&ctx->context);
  1837. return 0;
  1838. }
  1839. static void ohci_free_iso_context(struct fw_iso_context *base)
  1840. {
  1841. struct fw_ohci *ohci = fw_ohci(base->card);
  1842. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1843. unsigned long flags;
  1844. int index;
  1845. ohci_stop_iso(base);
  1846. context_release(&ctx->context);
  1847. free_page((unsigned long)ctx->header);
  1848. spin_lock_irqsave(&ohci->lock, flags);
  1849. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1850. index = ctx - ohci->it_context_list;
  1851. ohci->it_context_mask |= 1 << index;
  1852. } else {
  1853. index = ctx - ohci->ir_context_list;
  1854. ohci->ir_context_mask |= 1 << index;
  1855. ohci->ir_context_channels |= 1ULL << base->channel;
  1856. }
  1857. spin_unlock_irqrestore(&ohci->lock, flags);
  1858. }
  1859. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1860. struct fw_iso_packet *packet,
  1861. struct fw_iso_buffer *buffer,
  1862. unsigned long payload)
  1863. {
  1864. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1865. struct descriptor *d, *last, *pd;
  1866. struct fw_iso_packet *p;
  1867. __le32 *header;
  1868. dma_addr_t d_bus, page_bus;
  1869. u32 z, header_z, payload_z, irq;
  1870. u32 payload_index, payload_end_index, next_page_index;
  1871. int page, end_page, i, length, offset;
  1872. p = packet;
  1873. payload_index = payload;
  1874. if (p->skip)
  1875. z = 1;
  1876. else
  1877. z = 2;
  1878. if (p->header_length > 0)
  1879. z++;
  1880. /* Determine the first page the payload isn't contained in. */
  1881. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  1882. if (p->payload_length > 0)
  1883. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  1884. else
  1885. payload_z = 0;
  1886. z += payload_z;
  1887. /* Get header size in number of descriptors. */
  1888. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  1889. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  1890. if (d == NULL)
  1891. return -ENOMEM;
  1892. if (!p->skip) {
  1893. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1894. d[0].req_count = cpu_to_le16(8);
  1895. /*
  1896. * Link the skip address to this descriptor itself. This causes
  1897. * a context to skip a cycle whenever lost cycles or FIFO
  1898. * overruns occur, without dropping the data. The application
  1899. * should then decide whether this is an error condition or not.
  1900. * FIXME: Make the context's cycle-lost behaviour configurable?
  1901. */
  1902. d[0].branch_address = cpu_to_le32(d_bus | z);
  1903. header = (__le32 *) &d[1];
  1904. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  1905. IT_HEADER_TAG(p->tag) |
  1906. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  1907. IT_HEADER_CHANNEL(ctx->base.channel) |
  1908. IT_HEADER_SPEED(ctx->base.speed));
  1909. header[1] =
  1910. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  1911. p->payload_length));
  1912. }
  1913. if (p->header_length > 0) {
  1914. d[2].req_count = cpu_to_le16(p->header_length);
  1915. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  1916. memcpy(&d[z], p->header, p->header_length);
  1917. }
  1918. pd = d + z - payload_z;
  1919. payload_end_index = payload_index + p->payload_length;
  1920. for (i = 0; i < payload_z; i++) {
  1921. page = payload_index >> PAGE_SHIFT;
  1922. offset = payload_index & ~PAGE_MASK;
  1923. next_page_index = (page + 1) << PAGE_SHIFT;
  1924. length =
  1925. min(next_page_index, payload_end_index) - payload_index;
  1926. pd[i].req_count = cpu_to_le16(length);
  1927. page_bus = page_private(buffer->pages[page]);
  1928. pd[i].data_address = cpu_to_le32(page_bus + offset);
  1929. payload_index += length;
  1930. }
  1931. if (p->interrupt)
  1932. irq = DESCRIPTOR_IRQ_ALWAYS;
  1933. else
  1934. irq = DESCRIPTOR_NO_IRQ;
  1935. last = z == 2 ? d : d + z - 1;
  1936. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1937. DESCRIPTOR_STATUS |
  1938. DESCRIPTOR_BRANCH_ALWAYS |
  1939. irq);
  1940. context_append(&ctx->context, d, z, header_z);
  1941. return 0;
  1942. }
  1943. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  1944. struct fw_iso_packet *packet,
  1945. struct fw_iso_buffer *buffer,
  1946. unsigned long payload)
  1947. {
  1948. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1949. struct descriptor *d, *pd;
  1950. struct fw_iso_packet *p = packet;
  1951. dma_addr_t d_bus, page_bus;
  1952. u32 z, header_z, rest;
  1953. int i, j, length;
  1954. int page, offset, packet_count, header_size, payload_per_buffer;
  1955. /*
  1956. * The OHCI controller puts the isochronous header and trailer in the
  1957. * buffer, so we need at least 8 bytes.
  1958. */
  1959. packet_count = p->header_length / ctx->base.header_size;
  1960. header_size = max(ctx->base.header_size, (size_t)8);
  1961. /* Get header size in number of descriptors. */
  1962. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  1963. page = payload >> PAGE_SHIFT;
  1964. offset = payload & ~PAGE_MASK;
  1965. payload_per_buffer = p->payload_length / packet_count;
  1966. for (i = 0; i < packet_count; i++) {
  1967. /* d points to the header descriptor */
  1968. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  1969. d = context_get_descriptors(&ctx->context,
  1970. z + header_z, &d_bus);
  1971. if (d == NULL)
  1972. return -ENOMEM;
  1973. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1974. DESCRIPTOR_INPUT_MORE);
  1975. if (p->skip && i == 0)
  1976. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  1977. d->req_count = cpu_to_le16(header_size);
  1978. d->res_count = d->req_count;
  1979. d->transfer_status = 0;
  1980. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  1981. rest = payload_per_buffer;
  1982. pd = d;
  1983. for (j = 1; j < z; j++) {
  1984. pd++;
  1985. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  1986. DESCRIPTOR_INPUT_MORE);
  1987. if (offset + rest < PAGE_SIZE)
  1988. length = rest;
  1989. else
  1990. length = PAGE_SIZE - offset;
  1991. pd->req_count = cpu_to_le16(length);
  1992. pd->res_count = pd->req_count;
  1993. pd->transfer_status = 0;
  1994. page_bus = page_private(buffer->pages[page]);
  1995. pd->data_address = cpu_to_le32(page_bus + offset);
  1996. offset = (offset + length) & ~PAGE_MASK;
  1997. rest -= length;
  1998. if (offset == 0)
  1999. page++;
  2000. }
  2001. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2002. DESCRIPTOR_INPUT_LAST |
  2003. DESCRIPTOR_BRANCH_ALWAYS);
  2004. if (p->interrupt && i == packet_count - 1)
  2005. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2006. context_append(&ctx->context, d, z, header_z);
  2007. }
  2008. return 0;
  2009. }
  2010. static int ohci_queue_iso(struct fw_iso_context *base,
  2011. struct fw_iso_packet *packet,
  2012. struct fw_iso_buffer *buffer,
  2013. unsigned long payload)
  2014. {
  2015. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2016. unsigned long flags;
  2017. int ret;
  2018. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2019. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  2020. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  2021. else
  2022. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  2023. buffer, payload);
  2024. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2025. return ret;
  2026. }
  2027. static const struct fw_card_driver ohci_driver = {
  2028. .enable = ohci_enable,
  2029. .update_phy_reg = ohci_update_phy_reg,
  2030. .set_config_rom = ohci_set_config_rom,
  2031. .send_request = ohci_send_request,
  2032. .send_response = ohci_send_response,
  2033. .cancel_packet = ohci_cancel_packet,
  2034. .enable_phys_dma = ohci_enable_phys_dma,
  2035. .read_csr_reg = ohci_read_csr_reg,
  2036. .allocate_iso_context = ohci_allocate_iso_context,
  2037. .free_iso_context = ohci_free_iso_context,
  2038. .queue_iso = ohci_queue_iso,
  2039. .start_iso = ohci_start_iso,
  2040. .stop_iso = ohci_stop_iso,
  2041. };
  2042. #ifdef CONFIG_PPC_PMAC
  2043. static void pmac_ohci_on(struct pci_dev *dev)
  2044. {
  2045. if (machine_is(powermac)) {
  2046. struct device_node *ofn = pci_device_to_OF_node(dev);
  2047. if (ofn) {
  2048. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2049. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2050. }
  2051. }
  2052. }
  2053. static void pmac_ohci_off(struct pci_dev *dev)
  2054. {
  2055. if (machine_is(powermac)) {
  2056. struct device_node *ofn = pci_device_to_OF_node(dev);
  2057. if (ofn) {
  2058. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2059. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2060. }
  2061. }
  2062. }
  2063. #else
  2064. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2065. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2066. #endif /* CONFIG_PPC_PMAC */
  2067. static int __devinit pci_probe(struct pci_dev *dev,
  2068. const struct pci_device_id *ent)
  2069. {
  2070. struct fw_ohci *ohci;
  2071. u32 bus_options, max_receive, link_speed, version, link_enh;
  2072. u64 guid;
  2073. int i, err, n_ir, n_it;
  2074. size_t size;
  2075. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2076. if (ohci == NULL) {
  2077. err = -ENOMEM;
  2078. goto fail;
  2079. }
  2080. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2081. pmac_ohci_on(dev);
  2082. err = pci_enable_device(dev);
  2083. if (err) {
  2084. fw_error("Failed to enable OHCI hardware\n");
  2085. goto fail_free;
  2086. }
  2087. pci_set_master(dev);
  2088. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2089. pci_set_drvdata(dev, ohci);
  2090. spin_lock_init(&ohci->lock);
  2091. tasklet_init(&ohci->bus_reset_tasklet,
  2092. bus_reset_tasklet, (unsigned long)ohci);
  2093. err = pci_request_region(dev, 0, ohci_driver_name);
  2094. if (err) {
  2095. fw_error("MMIO resource unavailable\n");
  2096. goto fail_disable;
  2097. }
  2098. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2099. if (ohci->registers == NULL) {
  2100. fw_error("Failed to remap registers\n");
  2101. err = -ENXIO;
  2102. goto fail_iomem;
  2103. }
  2104. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2105. if (ohci_quirks[i].vendor == dev->vendor &&
  2106. (ohci_quirks[i].device == dev->device ||
  2107. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2108. ohci->quirks = ohci_quirks[i].flags;
  2109. break;
  2110. }
  2111. if (param_quirks)
  2112. ohci->quirks = param_quirks;
  2113. /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
  2114. if (dev->vendor == PCI_VENDOR_ID_TI) {
  2115. pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
  2116. /* adjust latency of ATx FIFO: use 1.7 KB threshold */
  2117. link_enh &= ~TI_LinkEnh_atx_thresh_mask;
  2118. link_enh |= TI_LinkEnh_atx_thresh_1_7K;
  2119. /* use priority arbitration for asynchronous responses */
  2120. link_enh |= TI_LinkEnh_enab_unfair;
  2121. /* required for aPhyEnhanceEnable to work */
  2122. link_enh |= TI_LinkEnh_enab_accel;
  2123. pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
  2124. }
  2125. ar_context_init(&ohci->ar_request_ctx, ohci,
  2126. OHCI1394_AsReqRcvContextControlSet);
  2127. ar_context_init(&ohci->ar_response_ctx, ohci,
  2128. OHCI1394_AsRspRcvContextControlSet);
  2129. context_init(&ohci->at_request_ctx, ohci,
  2130. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2131. context_init(&ohci->at_response_ctx, ohci,
  2132. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2133. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2134. ohci->ir_context_channels = ~0ULL;
  2135. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2136. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2137. n_ir = hweight32(ohci->ir_context_mask);
  2138. size = sizeof(struct iso_context) * n_ir;
  2139. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2140. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2141. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2142. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2143. n_it = hweight32(ohci->it_context_mask);
  2144. size = sizeof(struct iso_context) * n_it;
  2145. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2146. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2147. err = -ENOMEM;
  2148. goto fail_contexts;
  2149. }
  2150. /* self-id dma buffer allocation */
  2151. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2152. SELF_ID_BUF_SIZE,
  2153. &ohci->self_id_bus,
  2154. GFP_KERNEL);
  2155. if (ohci->self_id_cpu == NULL) {
  2156. err = -ENOMEM;
  2157. goto fail_contexts;
  2158. }
  2159. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2160. max_receive = (bus_options >> 12) & 0xf;
  2161. link_speed = bus_options & 0x7;
  2162. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2163. reg_read(ohci, OHCI1394_GUIDLo);
  2164. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2165. if (err)
  2166. goto fail_self_id;
  2167. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2168. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2169. "%d IR + %d IT contexts, quirks 0x%x\n",
  2170. dev_name(&dev->dev), version >> 16, version & 0xff,
  2171. n_ir, n_it, ohci->quirks);
  2172. return 0;
  2173. fail_self_id:
  2174. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2175. ohci->self_id_cpu, ohci->self_id_bus);
  2176. fail_contexts:
  2177. kfree(ohci->ir_context_list);
  2178. kfree(ohci->it_context_list);
  2179. context_release(&ohci->at_response_ctx);
  2180. context_release(&ohci->at_request_ctx);
  2181. ar_context_release(&ohci->ar_response_ctx);
  2182. ar_context_release(&ohci->ar_request_ctx);
  2183. pci_iounmap(dev, ohci->registers);
  2184. fail_iomem:
  2185. pci_release_region(dev, 0);
  2186. fail_disable:
  2187. pci_disable_device(dev);
  2188. fail_free:
  2189. kfree(&ohci->card);
  2190. pmac_ohci_off(dev);
  2191. fail:
  2192. if (err == -ENOMEM)
  2193. fw_error("Out of memory\n");
  2194. return err;
  2195. }
  2196. static void pci_remove(struct pci_dev *dev)
  2197. {
  2198. struct fw_ohci *ohci;
  2199. ohci = pci_get_drvdata(dev);
  2200. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2201. flush_writes(ohci);
  2202. fw_core_remove_card(&ohci->card);
  2203. /*
  2204. * FIXME: Fail all pending packets here, now that the upper
  2205. * layers can't queue any more.
  2206. */
  2207. software_reset(ohci);
  2208. free_irq(dev->irq, ohci);
  2209. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2210. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2211. ohci->next_config_rom, ohci->next_config_rom_bus);
  2212. if (ohci->config_rom)
  2213. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2214. ohci->config_rom, ohci->config_rom_bus);
  2215. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2216. ohci->self_id_cpu, ohci->self_id_bus);
  2217. ar_context_release(&ohci->ar_request_ctx);
  2218. ar_context_release(&ohci->ar_response_ctx);
  2219. context_release(&ohci->at_request_ctx);
  2220. context_release(&ohci->at_response_ctx);
  2221. kfree(ohci->it_context_list);
  2222. kfree(ohci->ir_context_list);
  2223. pci_disable_msi(dev);
  2224. pci_iounmap(dev, ohci->registers);
  2225. pci_release_region(dev, 0);
  2226. pci_disable_device(dev);
  2227. kfree(&ohci->card);
  2228. pmac_ohci_off(dev);
  2229. fw_notify("Removed fw-ohci device.\n");
  2230. }
  2231. #ifdef CONFIG_PM
  2232. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2233. {
  2234. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2235. int err;
  2236. software_reset(ohci);
  2237. free_irq(dev->irq, ohci);
  2238. pci_disable_msi(dev);
  2239. err = pci_save_state(dev);
  2240. if (err) {
  2241. fw_error("pci_save_state failed\n");
  2242. return err;
  2243. }
  2244. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2245. if (err)
  2246. fw_error("pci_set_power_state failed with %d\n", err);
  2247. pmac_ohci_off(dev);
  2248. return 0;
  2249. }
  2250. static int pci_resume(struct pci_dev *dev)
  2251. {
  2252. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2253. int err;
  2254. pmac_ohci_on(dev);
  2255. pci_set_power_state(dev, PCI_D0);
  2256. pci_restore_state(dev);
  2257. err = pci_enable_device(dev);
  2258. if (err) {
  2259. fw_error("pci_enable_device failed\n");
  2260. return err;
  2261. }
  2262. return ohci_enable(&ohci->card, NULL, 0);
  2263. }
  2264. #endif
  2265. static const struct pci_device_id pci_table[] = {
  2266. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2267. { }
  2268. };
  2269. MODULE_DEVICE_TABLE(pci, pci_table);
  2270. static struct pci_driver fw_ohci_pci_driver = {
  2271. .name = ohci_driver_name,
  2272. .id_table = pci_table,
  2273. .probe = pci_probe,
  2274. .remove = pci_remove,
  2275. #ifdef CONFIG_PM
  2276. .resume = pci_resume,
  2277. .suspend = pci_suspend,
  2278. #endif
  2279. };
  2280. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2281. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2282. MODULE_LICENSE("GPL");
  2283. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2284. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2285. MODULE_ALIAS("ohci1394");
  2286. #endif
  2287. static int __init fw_ohci_init(void)
  2288. {
  2289. return pci_register_driver(&fw_ohci_pci_driver);
  2290. }
  2291. static void __exit fw_ohci_cleanup(void)
  2292. {
  2293. pci_unregister_driver(&fw_ohci_pci_driver);
  2294. }
  2295. module_init(fw_ohci_init);
  2296. module_exit(fw_ohci_cleanup);