iwl-core.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. struct iwl_priv; /* FIXME: remove */
  32. #include "iwl-debug.h"
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-rfkill.h"
  38. #include "iwl-power.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *info)
  85. {
  86. int rate_index;
  87. struct ieee80211_tx_rate *r = &info->control.rates[0];
  88. info->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. r->flags |= IEEE80211_TX_RC_MCS;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (info->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. r->idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  114. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  115. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  116. idx += IWL_FIRST_OFDM_RATE;
  117. /* skip 9M not supported in ht*/
  118. if (idx >= IWL_RATE_9M_INDEX)
  119. idx += 1;
  120. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  121. return idx;
  122. /* legacy rate format, search for match in table */
  123. } else {
  124. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  125. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  126. return idx;
  127. }
  128. return -1;
  129. }
  130. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  131. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  132. {
  133. int i;
  134. u8 ind = ant;
  135. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  136. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  137. if (priv->hw_params.valid_tx_ant & BIT(ind))
  138. return ind;
  139. }
  140. return ant;
  141. }
  142. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  143. EXPORT_SYMBOL(iwl_bcast_addr);
  144. /* This function both allocates and initializes hw and priv. */
  145. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  146. struct ieee80211_ops *hw_ops)
  147. {
  148. struct iwl_priv *priv;
  149. /* mac80211 allocates memory for this device instance, including
  150. * space for this driver's private structure */
  151. struct ieee80211_hw *hw =
  152. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  153. if (hw == NULL) {
  154. IWL_ERROR("Can not allocate network device\n");
  155. goto out;
  156. }
  157. priv = hw->priv;
  158. priv->hw = hw;
  159. out:
  160. return hw;
  161. }
  162. EXPORT_SYMBOL(iwl_alloc_all);
  163. void iwl_hw_detect(struct iwl_priv *priv)
  164. {
  165. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  166. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  167. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  168. }
  169. EXPORT_SYMBOL(iwl_hw_detect);
  170. /* Tell nic where to find the "keep warm" buffer */
  171. int iwl_kw_init(struct iwl_priv *priv)
  172. {
  173. unsigned long flags;
  174. int ret;
  175. spin_lock_irqsave(&priv->lock, flags);
  176. ret = iwl_grab_nic_access(priv);
  177. if (ret)
  178. goto out;
  179. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  180. priv->kw.dma_addr >> 4);
  181. iwl_release_nic_access(priv);
  182. out:
  183. spin_unlock_irqrestore(&priv->lock, flags);
  184. return ret;
  185. }
  186. int iwl_kw_alloc(struct iwl_priv *priv)
  187. {
  188. struct pci_dev *dev = priv->pci_dev;
  189. struct iwl_kw *kw = &priv->kw;
  190. kw->size = IWL_KW_SIZE;
  191. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  192. if (!kw->v_addr)
  193. return -ENOMEM;
  194. return 0;
  195. }
  196. /**
  197. * iwl_kw_free - Free the "keep warm" buffer
  198. */
  199. void iwl_kw_free(struct iwl_priv *priv)
  200. {
  201. struct pci_dev *dev = priv->pci_dev;
  202. struct iwl_kw *kw = &priv->kw;
  203. if (kw->v_addr) {
  204. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  205. memset(kw, 0, sizeof(*kw));
  206. }
  207. }
  208. int iwl_hw_nic_init(struct iwl_priv *priv)
  209. {
  210. unsigned long flags;
  211. struct iwl_rx_queue *rxq = &priv->rxq;
  212. int ret;
  213. /* nic_init */
  214. spin_lock_irqsave(&priv->lock, flags);
  215. priv->cfg->ops->lib->apm_ops.init(priv);
  216. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  217. spin_unlock_irqrestore(&priv->lock, flags);
  218. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  219. priv->cfg->ops->lib->apm_ops.config(priv);
  220. /* Allocate the RX queue, or reset if it is already allocated */
  221. if (!rxq->bd) {
  222. ret = iwl_rx_queue_alloc(priv);
  223. if (ret) {
  224. IWL_ERROR("Unable to initialize Rx queue\n");
  225. return -ENOMEM;
  226. }
  227. } else
  228. iwl_rx_queue_reset(priv, rxq);
  229. iwl_rx_replenish(priv);
  230. iwl_rx_init(priv, rxq);
  231. spin_lock_irqsave(&priv->lock, flags);
  232. rxq->need_update = 1;
  233. iwl_rx_queue_update_write_ptr(priv, rxq);
  234. spin_unlock_irqrestore(&priv->lock, flags);
  235. /* Allocate and init all Tx and Command queues */
  236. ret = iwl_txq_ctx_reset(priv);
  237. if (ret)
  238. return ret;
  239. set_bit(STATUS_INIT, &priv->status);
  240. return 0;
  241. }
  242. EXPORT_SYMBOL(iwl_hw_nic_init);
  243. /**
  244. * iwl_clear_stations_table - Clear the driver's station table
  245. *
  246. * NOTE: This does not clear or otherwise alter the device's station table.
  247. */
  248. void iwl_clear_stations_table(struct iwl_priv *priv)
  249. {
  250. unsigned long flags;
  251. spin_lock_irqsave(&priv->sta_lock, flags);
  252. if (iwl_is_alive(priv) &&
  253. !test_bit(STATUS_EXIT_PENDING, &priv->status) &&
  254. iwl_send_cmd_pdu_async(priv, REPLY_REMOVE_ALL_STA, 0, NULL, NULL))
  255. IWL_ERROR("Couldn't clear the station table\n");
  256. priv->num_stations = 0;
  257. memset(priv->stations, 0, sizeof(priv->stations));
  258. spin_unlock_irqrestore(&priv->sta_lock, flags);
  259. }
  260. EXPORT_SYMBOL(iwl_clear_stations_table);
  261. void iwl_reset_qos(struct iwl_priv *priv)
  262. {
  263. u16 cw_min = 15;
  264. u16 cw_max = 1023;
  265. u8 aifs = 2;
  266. u8 is_legacy = 0;
  267. unsigned long flags;
  268. int i;
  269. spin_lock_irqsave(&priv->lock, flags);
  270. priv->qos_data.qos_active = 0;
  271. if (priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  272. if (priv->qos_data.qos_enable)
  273. priv->qos_data.qos_active = 1;
  274. if (!(priv->active_rate & 0xfff0)) {
  275. cw_min = 31;
  276. is_legacy = 1;
  277. }
  278. } else if (priv->iw_mode == NL80211_IFTYPE_AP) {
  279. if (priv->qos_data.qos_enable)
  280. priv->qos_data.qos_active = 1;
  281. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  282. cw_min = 31;
  283. is_legacy = 1;
  284. }
  285. if (priv->qos_data.qos_active)
  286. aifs = 3;
  287. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  288. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  289. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  290. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  291. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  292. if (priv->qos_data.qos_active) {
  293. i = 1;
  294. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  295. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  296. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  297. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  298. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  299. i = 2;
  300. priv->qos_data.def_qos_parm.ac[i].cw_min =
  301. cpu_to_le16((cw_min + 1) / 2 - 1);
  302. priv->qos_data.def_qos_parm.ac[i].cw_max =
  303. cpu_to_le16(cw_max);
  304. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  305. if (is_legacy)
  306. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  307. cpu_to_le16(6016);
  308. else
  309. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  310. cpu_to_le16(3008);
  311. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  312. i = 3;
  313. priv->qos_data.def_qos_parm.ac[i].cw_min =
  314. cpu_to_le16((cw_min + 1) / 4 - 1);
  315. priv->qos_data.def_qos_parm.ac[i].cw_max =
  316. cpu_to_le16((cw_max + 1) / 2 - 1);
  317. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  318. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  319. if (is_legacy)
  320. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  321. cpu_to_le16(3264);
  322. else
  323. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  324. cpu_to_le16(1504);
  325. } else {
  326. for (i = 1; i < 4; i++) {
  327. priv->qos_data.def_qos_parm.ac[i].cw_min =
  328. cpu_to_le16(cw_min);
  329. priv->qos_data.def_qos_parm.ac[i].cw_max =
  330. cpu_to_le16(cw_max);
  331. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  332. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  333. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  334. }
  335. }
  336. IWL_DEBUG_QOS("set QoS to default \n");
  337. spin_unlock_irqrestore(&priv->lock, flags);
  338. }
  339. EXPORT_SYMBOL(iwl_reset_qos);
  340. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  341. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  342. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  343. struct ieee80211_sta_ht_cap *ht_info,
  344. enum ieee80211_band band)
  345. {
  346. u16 max_bit_rate = 0;
  347. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  348. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  349. ht_info->cap = 0;
  350. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  351. ht_info->ht_supported = true;
  352. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  353. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  354. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  355. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  356. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  357. if (priv->hw_params.fat_channel & BIT(band)) {
  358. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  359. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  360. ht_info->mcs.rx_mask[4] = 0x01;
  361. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  362. }
  363. if (priv->cfg->mod_params->amsdu_size_8K)
  364. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  365. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  366. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  367. ht_info->mcs.rx_mask[0] = 0xFF;
  368. if (rx_chains_num >= 2)
  369. ht_info->mcs.rx_mask[1] = 0xFF;
  370. if (rx_chains_num >= 3)
  371. ht_info->mcs.rx_mask[2] = 0xFF;
  372. /* Highest supported Rx data rate */
  373. max_bit_rate *= rx_chains_num;
  374. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  375. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  376. /* Tx MCS capabilities */
  377. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  378. if (tx_chains_num != rx_chains_num) {
  379. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  380. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  381. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  382. }
  383. }
  384. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  385. struct ieee80211_rate *rates)
  386. {
  387. int i;
  388. for (i = 0; i < IWL_RATE_COUNT; i++) {
  389. rates[i].bitrate = iwl_rates[i].ieee * 5;
  390. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  391. rates[i].hw_value_short = i;
  392. rates[i].flags = 0;
  393. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  394. /*
  395. * If CCK != 1M then set short preamble rate flag.
  396. */
  397. rates[i].flags |=
  398. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  399. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  400. }
  401. }
  402. }
  403. /**
  404. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  405. */
  406. static int iwlcore_init_geos(struct iwl_priv *priv)
  407. {
  408. struct iwl_channel_info *ch;
  409. struct ieee80211_supported_band *sband;
  410. struct ieee80211_channel *channels;
  411. struct ieee80211_channel *geo_ch;
  412. struct ieee80211_rate *rates;
  413. int i = 0;
  414. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  415. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  416. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  417. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  418. return 0;
  419. }
  420. channels = kzalloc(sizeof(struct ieee80211_channel) *
  421. priv->channel_count, GFP_KERNEL);
  422. if (!channels)
  423. return -ENOMEM;
  424. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  425. GFP_KERNEL);
  426. if (!rates) {
  427. kfree(channels);
  428. return -ENOMEM;
  429. }
  430. /* 5.2GHz channels start after the 2.4GHz channels */
  431. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  432. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  433. /* just OFDM */
  434. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  435. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  436. if (priv->cfg->sku & IWL_SKU_N)
  437. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  438. IEEE80211_BAND_5GHZ);
  439. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  440. sband->channels = channels;
  441. /* OFDM & CCK */
  442. sband->bitrates = rates;
  443. sband->n_bitrates = IWL_RATE_COUNT;
  444. if (priv->cfg->sku & IWL_SKU_N)
  445. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  446. IEEE80211_BAND_2GHZ);
  447. priv->ieee_channels = channels;
  448. priv->ieee_rates = rates;
  449. iwlcore_init_hw_rates(priv, rates);
  450. for (i = 0; i < priv->channel_count; i++) {
  451. ch = &priv->channel_info[i];
  452. /* FIXME: might be removed if scan is OK */
  453. if (!is_channel_valid(ch))
  454. continue;
  455. if (is_channel_a_band(ch))
  456. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  457. else
  458. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  459. geo_ch = &sband->channels[sband->n_channels++];
  460. geo_ch->center_freq =
  461. ieee80211_channel_to_frequency(ch->channel);
  462. geo_ch->max_power = ch->max_power_avg;
  463. geo_ch->max_antenna_gain = 0xff;
  464. geo_ch->hw_value = ch->channel;
  465. if (is_channel_valid(ch)) {
  466. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  467. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  468. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  469. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  470. if (ch->flags & EEPROM_CHANNEL_RADAR)
  471. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  472. geo_ch->flags |= ch->fat_extension_channel;
  473. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  474. priv->tx_power_channel_lmt = ch->max_power_avg;
  475. } else {
  476. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  477. }
  478. /* Save flags for reg domain usage */
  479. geo_ch->orig_flags = geo_ch->flags;
  480. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  481. ch->channel, geo_ch->center_freq,
  482. is_channel_a_band(ch) ? "5.2" : "2.4",
  483. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  484. "restricted" : "valid",
  485. geo_ch->flags);
  486. }
  487. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  488. priv->cfg->sku & IWL_SKU_A) {
  489. printk(KERN_INFO DRV_NAME
  490. ": Incorrectly detected BG card as ABG. Please send "
  491. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  492. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  493. priv->cfg->sku &= ~IWL_SKU_A;
  494. }
  495. printk(KERN_INFO DRV_NAME
  496. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  497. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  498. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  499. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  500. return 0;
  501. }
  502. /*
  503. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  504. */
  505. static void iwlcore_free_geos(struct iwl_priv *priv)
  506. {
  507. kfree(priv->ieee_channels);
  508. kfree(priv->ieee_rates);
  509. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  510. }
  511. static bool is_single_rx_stream(struct iwl_priv *priv)
  512. {
  513. return !priv->current_ht_config.is_ht ||
  514. ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
  515. (priv->current_ht_config.mcs.rx_mask[2] == 0));
  516. }
  517. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  518. enum ieee80211_band band,
  519. u16 channel, u8 extension_chan_offset)
  520. {
  521. const struct iwl_channel_info *ch_info;
  522. ch_info = iwl_get_channel_info(priv, band, channel);
  523. if (!is_channel_valid(ch_info))
  524. return 0;
  525. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  526. return !(ch_info->fat_extension_channel &
  527. IEEE80211_CHAN_NO_FAT_ABOVE);
  528. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  529. return !(ch_info->fat_extension_channel &
  530. IEEE80211_CHAN_NO_FAT_BELOW);
  531. return 0;
  532. }
  533. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  534. struct ieee80211_sta_ht_cap *sta_ht_inf)
  535. {
  536. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  537. if ((!iwl_ht_conf->is_ht) ||
  538. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  539. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
  540. return 0;
  541. if (sta_ht_inf) {
  542. if ((!sta_ht_inf->ht_supported) ||
  543. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
  544. return 0;
  545. }
  546. return iwl_is_channel_extension(priv, priv->band,
  547. le16_to_cpu(priv->staging_rxon.channel),
  548. iwl_ht_conf->extension_chan_offset);
  549. }
  550. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  551. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  552. {
  553. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  554. u32 val;
  555. if (!ht_info->is_ht) {
  556. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  557. RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
  558. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  559. RXON_FLG_FAT_PROT_MSK |
  560. RXON_FLG_HT_PROT_MSK);
  561. return;
  562. }
  563. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  564. if (iwl_is_fat_tx_allowed(priv, NULL))
  565. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  566. else
  567. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  568. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  569. /* Note: control channel is opposite of extension channel */
  570. switch (ht_info->extension_chan_offset) {
  571. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  572. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  573. break;
  574. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  575. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  576. break;
  577. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  578. default:
  579. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  580. break;
  581. }
  582. val = ht_info->ht_protection;
  583. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  584. iwl_set_rxon_chain(priv);
  585. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  586. "rxon flags 0x%X operation mode :0x%X "
  587. "extension channel offset 0x%x\n",
  588. ht_info->mcs.rx_mask[0],
  589. ht_info->mcs.rx_mask[1],
  590. ht_info->mcs.rx_mask[2],
  591. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  592. ht_info->extension_chan_offset);
  593. return;
  594. }
  595. EXPORT_SYMBOL(iwl_set_rxon_ht);
  596. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  597. #define IWL_NUM_RX_CHAINS_SINGLE 2
  598. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  599. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  600. /* Determine how many receiver/antenna chains to use.
  601. * More provides better reception via diversity. Fewer saves power.
  602. * MIMO (dual stream) requires at least 2, but works better with 3.
  603. * This does not determine *which* chains to use, just how many.
  604. */
  605. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  606. {
  607. bool is_single = is_single_rx_stream(priv);
  608. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  609. /* # of Rx chains to use when expecting MIMO. */
  610. if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
  611. WLAN_HT_CAP_SM_PS_STATIC)))
  612. return IWL_NUM_RX_CHAINS_SINGLE;
  613. else
  614. return IWL_NUM_RX_CHAINS_MULTIPLE;
  615. }
  616. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  617. {
  618. int idle_cnt;
  619. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  620. /* # Rx chains when idling and maybe trying to save power */
  621. switch (priv->current_ht_config.sm_ps) {
  622. case WLAN_HT_CAP_SM_PS_STATIC:
  623. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  624. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  625. IWL_NUM_IDLE_CHAINS_SINGLE;
  626. break;
  627. case WLAN_HT_CAP_SM_PS_DISABLED:
  628. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  629. break;
  630. case WLAN_HT_CAP_SM_PS_INVALID:
  631. default:
  632. IWL_ERROR("invalide mimo ps mode %d\n",
  633. priv->current_ht_config.sm_ps);
  634. WARN_ON(1);
  635. idle_cnt = -1;
  636. break;
  637. }
  638. return idle_cnt;
  639. }
  640. /* up to 4 chains */
  641. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  642. {
  643. u8 res;
  644. res = (chain_bitmap & BIT(0)) >> 0;
  645. res += (chain_bitmap & BIT(1)) >> 1;
  646. res += (chain_bitmap & BIT(2)) >> 2;
  647. res += (chain_bitmap & BIT(4)) >> 4;
  648. return res;
  649. }
  650. /**
  651. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  652. *
  653. * Selects how many and which Rx receivers/antennas/chains to use.
  654. * This should not be used for scan command ... it puts data in wrong place.
  655. */
  656. void iwl_set_rxon_chain(struct iwl_priv *priv)
  657. {
  658. bool is_single = is_single_rx_stream(priv);
  659. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  660. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  661. u32 active_chains;
  662. u16 rx_chain;
  663. /* Tell uCode which antennas are actually connected.
  664. * Before first association, we assume all antennas are connected.
  665. * Just after first association, iwl_chain_noise_calibration()
  666. * checks which antennas actually *are* connected. */
  667. if (priv->chain_noise_data.active_chains)
  668. active_chains = priv->chain_noise_data.active_chains;
  669. else
  670. active_chains = priv->hw_params.valid_rx_ant;
  671. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  672. /* How many receivers should we use? */
  673. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  674. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  675. /* correct rx chain count according hw settings
  676. * and chain noise calibration
  677. */
  678. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  679. if (valid_rx_cnt < active_rx_cnt)
  680. active_rx_cnt = valid_rx_cnt;
  681. if (valid_rx_cnt < idle_rx_cnt)
  682. idle_rx_cnt = valid_rx_cnt;
  683. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  684. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  685. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  686. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  687. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  688. else
  689. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  690. IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  691. priv->staging_rxon.rx_chain,
  692. active_rx_cnt, idle_rx_cnt);
  693. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  694. active_rx_cnt < idle_rx_cnt);
  695. }
  696. EXPORT_SYMBOL(iwl_set_rxon_chain);
  697. /**
  698. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  699. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  700. * @channel: Any channel valid for the requested phymode
  701. * In addition to setting the staging RXON, priv->phymode is also set.
  702. *
  703. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  704. * in the staging RXON flag structure based on the phymode
  705. */
  706. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  707. {
  708. enum ieee80211_band band = ch->band;
  709. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  710. if (!iwl_get_channel_info(priv, band, channel)) {
  711. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  712. channel, band);
  713. return -EINVAL;
  714. }
  715. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  716. (priv->band == band))
  717. return 0;
  718. priv->staging_rxon.channel = cpu_to_le16(channel);
  719. if (band == IEEE80211_BAND_5GHZ)
  720. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  721. else
  722. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  723. priv->band = band;
  724. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  725. return 0;
  726. }
  727. EXPORT_SYMBOL(iwl_set_rxon_channel);
  728. int iwl_setup_mac(struct iwl_priv *priv)
  729. {
  730. int ret;
  731. struct ieee80211_hw *hw = priv->hw;
  732. hw->rate_control_algorithm = "iwl-agn-rs";
  733. /* Tell mac80211 our characteristics */
  734. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  735. IEEE80211_HW_NOISE_DBM |
  736. IEEE80211_HW_AMPDU_AGGREGATION;
  737. hw->wiphy->interface_modes =
  738. BIT(NL80211_IFTYPE_AP) |
  739. BIT(NL80211_IFTYPE_STATION) |
  740. BIT(NL80211_IFTYPE_ADHOC);
  741. /* Default value; 4 EDCA QOS priorities */
  742. hw->queues = 4;
  743. /* queues to support 11n aggregation */
  744. if (priv->cfg->sku & IWL_SKU_N)
  745. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  746. hw->conf.beacon_int = 100;
  747. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  748. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  749. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  750. &priv->bands[IEEE80211_BAND_2GHZ];
  751. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  752. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  753. &priv->bands[IEEE80211_BAND_5GHZ];
  754. ret = ieee80211_register_hw(priv->hw);
  755. if (ret) {
  756. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  757. return ret;
  758. }
  759. priv->mac80211_registered = 1;
  760. return 0;
  761. }
  762. EXPORT_SYMBOL(iwl_setup_mac);
  763. int iwl_set_hw_params(struct iwl_priv *priv)
  764. {
  765. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  766. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  767. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  768. if (priv->cfg->mod_params->amsdu_size_8K)
  769. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  770. else
  771. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  772. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  773. if (priv->cfg->mod_params->disable_11n)
  774. priv->cfg->sku &= ~IWL_SKU_N;
  775. /* Device-specific setup */
  776. return priv->cfg->ops->lib->set_hw_params(priv);
  777. }
  778. EXPORT_SYMBOL(iwl_set_hw_params);
  779. int iwl_init_drv(struct iwl_priv *priv)
  780. {
  781. int ret;
  782. priv->retry_rate = 1;
  783. priv->ibss_beacon = NULL;
  784. spin_lock_init(&priv->lock);
  785. spin_lock_init(&priv->power_data.lock);
  786. spin_lock_init(&priv->sta_lock);
  787. spin_lock_init(&priv->hcmd_lock);
  788. INIT_LIST_HEAD(&priv->free_frames);
  789. mutex_init(&priv->mutex);
  790. /* Clear the driver's (not device's) station table */
  791. iwl_clear_stations_table(priv);
  792. priv->data_retry_limit = -1;
  793. priv->ieee_channels = NULL;
  794. priv->ieee_rates = NULL;
  795. priv->band = IEEE80211_BAND_2GHZ;
  796. priv->iw_mode = NL80211_IFTYPE_STATION;
  797. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  798. /* Choose which receivers/antennas to use */
  799. iwl_set_rxon_chain(priv);
  800. iwl_init_scan_params(priv);
  801. if (priv->cfg->mod_params->enable_qos)
  802. priv->qos_data.qos_enable = 1;
  803. iwl_reset_qos(priv);
  804. priv->qos_data.qos_active = 0;
  805. priv->qos_data.qos_cap.val = 0;
  806. priv->rates_mask = IWL_RATES_MASK;
  807. /* If power management is turned on, default to AC mode */
  808. priv->power_mode = IWL_POWER_AC;
  809. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  810. ret = iwl_init_channel_map(priv);
  811. if (ret) {
  812. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  813. goto err;
  814. }
  815. ret = iwlcore_init_geos(priv);
  816. if (ret) {
  817. IWL_ERROR("initializing geos failed: %d\n", ret);
  818. goto err_free_channel_map;
  819. }
  820. return 0;
  821. err_free_channel_map:
  822. iwl_free_channel_map(priv);
  823. err:
  824. return ret;
  825. }
  826. EXPORT_SYMBOL(iwl_init_drv);
  827. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  828. {
  829. int ret = 0;
  830. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  831. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  832. priv->tx_power_user_lmt);
  833. return -EINVAL;
  834. }
  835. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  836. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  837. priv->tx_power_user_lmt);
  838. return -EINVAL;
  839. }
  840. if (priv->tx_power_user_lmt != tx_power)
  841. force = true;
  842. priv->tx_power_user_lmt = tx_power;
  843. if (force && priv->cfg->ops->lib->send_tx_power)
  844. ret = priv->cfg->ops->lib->send_tx_power(priv);
  845. return ret;
  846. }
  847. EXPORT_SYMBOL(iwl_set_tx_power);
  848. void iwl_uninit_drv(struct iwl_priv *priv)
  849. {
  850. iwl_calib_free_results(priv);
  851. iwlcore_free_geos(priv);
  852. iwl_free_channel_map(priv);
  853. kfree(priv->scan);
  854. }
  855. EXPORT_SYMBOL(iwl_uninit_drv);
  856. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  857. {
  858. u32 stat_flags = 0;
  859. struct iwl_host_cmd cmd = {
  860. .id = REPLY_STATISTICS_CMD,
  861. .meta.flags = flags,
  862. .len = sizeof(stat_flags),
  863. .data = (u8 *) &stat_flags,
  864. };
  865. return iwl_send_cmd(priv, &cmd);
  866. }
  867. EXPORT_SYMBOL(iwl_send_statistics_request);
  868. /**
  869. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  870. * using sample data 100 bytes apart. If these sample points are good,
  871. * it's a pretty good bet that everything between them is good, too.
  872. */
  873. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  874. {
  875. u32 val;
  876. int ret = 0;
  877. u32 errcnt = 0;
  878. u32 i;
  879. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  880. ret = iwl_grab_nic_access(priv);
  881. if (ret)
  882. return ret;
  883. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  884. /* read data comes through single port, auto-incr addr */
  885. /* NOTE: Use the debugless read so we don't flood kernel log
  886. * if IWL_DL_IO is set */
  887. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  888. i + RTC_INST_LOWER_BOUND);
  889. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  890. if (val != le32_to_cpu(*image)) {
  891. ret = -EIO;
  892. errcnt++;
  893. if (errcnt >= 3)
  894. break;
  895. }
  896. }
  897. iwl_release_nic_access(priv);
  898. return ret;
  899. }
  900. /**
  901. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  902. * looking at all data.
  903. */
  904. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  905. u32 len)
  906. {
  907. u32 val;
  908. u32 save_len = len;
  909. int ret = 0;
  910. u32 errcnt;
  911. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  912. ret = iwl_grab_nic_access(priv);
  913. if (ret)
  914. return ret;
  915. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  916. errcnt = 0;
  917. for (; len > 0; len -= sizeof(u32), image++) {
  918. /* read data comes through single port, auto-incr addr */
  919. /* NOTE: Use the debugless read so we don't flood kernel log
  920. * if IWL_DL_IO is set */
  921. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  922. if (val != le32_to_cpu(*image)) {
  923. IWL_ERROR("uCode INST section is invalid at "
  924. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  925. save_len - len, val, le32_to_cpu(*image));
  926. ret = -EIO;
  927. errcnt++;
  928. if (errcnt >= 20)
  929. break;
  930. }
  931. }
  932. iwl_release_nic_access(priv);
  933. if (!errcnt)
  934. IWL_DEBUG_INFO
  935. ("ucode image in INSTRUCTION memory is good\n");
  936. return ret;
  937. }
  938. /**
  939. * iwl_verify_ucode - determine which instruction image is in SRAM,
  940. * and verify its contents
  941. */
  942. int iwl_verify_ucode(struct iwl_priv *priv)
  943. {
  944. __le32 *image;
  945. u32 len;
  946. int ret;
  947. /* Try bootstrap */
  948. image = (__le32 *)priv->ucode_boot.v_addr;
  949. len = priv->ucode_boot.len;
  950. ret = iwlcore_verify_inst_sparse(priv, image, len);
  951. if (!ret) {
  952. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  953. return 0;
  954. }
  955. /* Try initialize */
  956. image = (__le32 *)priv->ucode_init.v_addr;
  957. len = priv->ucode_init.len;
  958. ret = iwlcore_verify_inst_sparse(priv, image, len);
  959. if (!ret) {
  960. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  961. return 0;
  962. }
  963. /* Try runtime/protocol */
  964. image = (__le32 *)priv->ucode_code.v_addr;
  965. len = priv->ucode_code.len;
  966. ret = iwlcore_verify_inst_sparse(priv, image, len);
  967. if (!ret) {
  968. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  969. return 0;
  970. }
  971. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  972. /* Since nothing seems to match, show first several data entries in
  973. * instruction SRAM, so maybe visual inspection will give a clue.
  974. * Selection of bootstrap image (vs. other images) is arbitrary. */
  975. image = (__le32 *)priv->ucode_boot.v_addr;
  976. len = priv->ucode_boot.len;
  977. ret = iwl_verify_inst_full(priv, image, len);
  978. return ret;
  979. }
  980. EXPORT_SYMBOL(iwl_verify_ucode);
  981. static const char *desc_lookup_text[] = {
  982. "OK",
  983. "FAIL",
  984. "BAD_PARAM",
  985. "BAD_CHECKSUM",
  986. "NMI_INTERRUPT_WDG",
  987. "SYSASSERT",
  988. "FATAL_ERROR",
  989. "BAD_COMMAND",
  990. "HW_ERROR_TUNE_LOCK",
  991. "HW_ERROR_TEMPERATURE",
  992. "ILLEGAL_CHAN_FREQ",
  993. "VCC_NOT_STABLE",
  994. "FH_ERROR",
  995. "NMI_INTERRUPT_HOST",
  996. "NMI_INTERRUPT_ACTION_PT",
  997. "NMI_INTERRUPT_UNKNOWN",
  998. "UCODE_VERSION_MISMATCH",
  999. "HW_ERROR_ABS_LOCK",
  1000. "HW_ERROR_CAL_LOCK_FAIL",
  1001. "NMI_INTERRUPT_INST_ACTION_PT",
  1002. "NMI_INTERRUPT_DATA_ACTION_PT",
  1003. "NMI_TRM_HW_ER",
  1004. "NMI_INTERRUPT_TRM",
  1005. "NMI_INTERRUPT_BREAK_POINT"
  1006. "DEBUG_0",
  1007. "DEBUG_1",
  1008. "DEBUG_2",
  1009. "DEBUG_3",
  1010. "UNKNOWN"
  1011. };
  1012. static const char *desc_lookup(int i)
  1013. {
  1014. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1015. if (i < 0 || i > max)
  1016. i = max;
  1017. return desc_lookup_text[i];
  1018. }
  1019. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1020. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1021. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1022. {
  1023. u32 data2, line;
  1024. u32 desc, time, count, base, data1;
  1025. u32 blink1, blink2, ilink1, ilink2;
  1026. int ret;
  1027. if (priv->ucode_type == UCODE_INIT)
  1028. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1029. else
  1030. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1031. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1032. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  1033. return;
  1034. }
  1035. ret = iwl_grab_nic_access(priv);
  1036. if (ret) {
  1037. IWL_WARNING("Can not read from adapter at this time.\n");
  1038. return;
  1039. }
  1040. count = iwl_read_targ_mem(priv, base);
  1041. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1042. IWL_ERROR("Start IWL Error Log Dump:\n");
  1043. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  1044. }
  1045. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1046. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1047. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1048. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1049. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1050. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1051. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1052. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1053. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1054. IWL_ERROR("Desc Time "
  1055. "data1 data2 line\n");
  1056. IWL_ERROR("%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1057. desc_lookup(desc), desc, time, data1, data2, line);
  1058. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1059. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1060. ilink1, ilink2);
  1061. iwl_release_nic_access(priv);
  1062. }
  1063. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1064. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1065. /**
  1066. * iwl_print_event_log - Dump error event log to syslog
  1067. *
  1068. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1069. */
  1070. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1071. u32 num_events, u32 mode)
  1072. {
  1073. u32 i;
  1074. u32 base; /* SRAM byte address of event log header */
  1075. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1076. u32 ptr; /* SRAM byte address of log data */
  1077. u32 ev, time, data; /* event log data */
  1078. if (num_events == 0)
  1079. return;
  1080. if (priv->ucode_type == UCODE_INIT)
  1081. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1082. else
  1083. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1084. if (mode == 0)
  1085. event_size = 2 * sizeof(u32);
  1086. else
  1087. event_size = 3 * sizeof(u32);
  1088. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1089. /* "time" is actually "data" for mode 0 (no timestamp).
  1090. * place event id # at far right for easier visual parsing. */
  1091. for (i = 0; i < num_events; i++) {
  1092. ev = iwl_read_targ_mem(priv, ptr);
  1093. ptr += sizeof(u32);
  1094. time = iwl_read_targ_mem(priv, ptr);
  1095. ptr += sizeof(u32);
  1096. if (mode == 0) {
  1097. /* data, ev */
  1098. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1099. } else {
  1100. data = iwl_read_targ_mem(priv, ptr);
  1101. ptr += sizeof(u32);
  1102. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1103. time, data, ev);
  1104. }
  1105. }
  1106. }
  1107. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1108. {
  1109. int ret;
  1110. u32 base; /* SRAM byte address of event log header */
  1111. u32 capacity; /* event log capacity in # entries */
  1112. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1113. u32 num_wraps; /* # times uCode wrapped to top of log */
  1114. u32 next_entry; /* index of next entry to be written by uCode */
  1115. u32 size; /* # entries that we'll print */
  1116. if (priv->ucode_type == UCODE_INIT)
  1117. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1118. else
  1119. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1120. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1121. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1122. return;
  1123. }
  1124. ret = iwl_grab_nic_access(priv);
  1125. if (ret) {
  1126. IWL_WARNING("Can not read from adapter at this time.\n");
  1127. return;
  1128. }
  1129. /* event log header */
  1130. capacity = iwl_read_targ_mem(priv, base);
  1131. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1132. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1133. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1134. size = num_wraps ? capacity : next_entry;
  1135. /* bail out if nothing in log */
  1136. if (size == 0) {
  1137. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1138. iwl_release_nic_access(priv);
  1139. return;
  1140. }
  1141. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1142. size, num_wraps);
  1143. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1144. * i.e the next one that uCode would fill. */
  1145. if (num_wraps)
  1146. iwl_print_event_log(priv, next_entry,
  1147. capacity - next_entry, mode);
  1148. /* (then/else) start at top of log */
  1149. iwl_print_event_log(priv, 0, next_entry, mode);
  1150. iwl_release_nic_access(priv);
  1151. }
  1152. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1153. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1154. {
  1155. struct iwl_ct_kill_config cmd;
  1156. unsigned long flags;
  1157. int ret = 0;
  1158. spin_lock_irqsave(&priv->lock, flags);
  1159. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1160. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1161. spin_unlock_irqrestore(&priv->lock, flags);
  1162. cmd.critical_temperature_R =
  1163. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1164. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1165. sizeof(cmd), &cmd);
  1166. if (ret)
  1167. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1168. else
  1169. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1170. "critical temperature is %d\n",
  1171. cmd.critical_temperature_R);
  1172. }
  1173. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1174. /*
  1175. * CARD_STATE_CMD
  1176. *
  1177. * Use: Sets the device's internal card state to enable, disable, or halt
  1178. *
  1179. * When in the 'enable' state the card operates as normal.
  1180. * When in the 'disable' state, the card enters into a low power mode.
  1181. * When in the 'halt' state, the card is shut down and must be fully
  1182. * restarted to come back on.
  1183. */
  1184. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1185. {
  1186. struct iwl_host_cmd cmd = {
  1187. .id = REPLY_CARD_STATE_CMD,
  1188. .len = sizeof(u32),
  1189. .data = &flags,
  1190. .meta.flags = meta_flag,
  1191. };
  1192. return iwl_send_cmd(priv, &cmd);
  1193. }
  1194. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1195. {
  1196. unsigned long flags;
  1197. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1198. return;
  1199. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1200. iwl_scan_cancel(priv);
  1201. /* FIXME: This is a workaround for AP */
  1202. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  1203. spin_lock_irqsave(&priv->lock, flags);
  1204. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1205. CSR_UCODE_SW_BIT_RFKILL);
  1206. spin_unlock_irqrestore(&priv->lock, flags);
  1207. /* call the host command only if no hw rf-kill set */
  1208. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1209. iwl_is_ready(priv))
  1210. iwl_send_card_state(priv,
  1211. CARD_STATE_CMD_DISABLE, 0);
  1212. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1213. /* make sure mac80211 stop sending Tx frame */
  1214. if (priv->mac80211_registered)
  1215. ieee80211_stop_queues(priv->hw);
  1216. }
  1217. }
  1218. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1219. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1220. {
  1221. unsigned long flags;
  1222. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1223. return 0;
  1224. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1225. spin_lock_irqsave(&priv->lock, flags);
  1226. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1227. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1228. * notification where it will clear SW rfkill status.
  1229. * Setting it here would break the handler. Only if the
  1230. * interface is down we can set here since we don't
  1231. * receive any further notification.
  1232. */
  1233. if (!priv->is_open)
  1234. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1235. spin_unlock_irqrestore(&priv->lock, flags);
  1236. /* wake up ucode */
  1237. msleep(10);
  1238. spin_lock_irqsave(&priv->lock, flags);
  1239. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1240. if (!iwl_grab_nic_access(priv))
  1241. iwl_release_nic_access(priv);
  1242. spin_unlock_irqrestore(&priv->lock, flags);
  1243. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1244. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1245. "disabled by HW switch\n");
  1246. return 0;
  1247. }
  1248. /* If the driver is already loaded, it will receive
  1249. * CARD_STATE_NOTIFICATION notifications and the handler will
  1250. * call restart to reload the driver.
  1251. */
  1252. return 1;
  1253. }
  1254. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);