intel_hdmi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi {
  39. struct intel_encoder base;
  40. u32 sdvox_reg;
  41. int ddc_bus;
  42. uint32_t color_range;
  43. bool has_hdmi_sink;
  44. bool has_audio;
  45. enum hdmi_force_audio force_audio;
  46. void (*write_infoframe)(struct drm_encoder *encoder,
  47. struct dip_infoframe *frame);
  48. };
  49. static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  50. {
  51. return container_of(encoder, struct intel_hdmi, base.base);
  52. }
  53. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  54. {
  55. return container_of(intel_attached_encoder(connector),
  56. struct intel_hdmi, base);
  57. }
  58. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  59. {
  60. uint8_t *data = (uint8_t *)frame;
  61. uint8_t sum = 0;
  62. unsigned i;
  63. frame->checksum = 0;
  64. frame->ecc = 0;
  65. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  66. sum += data[i];
  67. frame->checksum = 0x100 - sum;
  68. }
  69. static u32 intel_infoframe_index(struct dip_infoframe *frame)
  70. {
  71. u32 flags = 0;
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. flags |= VIDEO_DIP_SELECT_AVI;
  75. break;
  76. case DIP_TYPE_SPD:
  77. flags |= VIDEO_DIP_SELECT_SPD;
  78. break;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. break;
  82. }
  83. return flags;
  84. }
  85. static u32 intel_infoframe_enable(struct dip_infoframe *frame)
  86. {
  87. u32 flags = 0;
  88. switch (frame->type) {
  89. case DIP_TYPE_AVI:
  90. flags |= VIDEO_DIP_ENABLE_AVI;
  91. break;
  92. case DIP_TYPE_SPD:
  93. flags |= VIDEO_DIP_ENABLE_SPD;
  94. break;
  95. default:
  96. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  97. break;
  98. }
  99. return flags;
  100. }
  101. static u32 intel_infoframe_frequency(struct dip_infoframe *frame)
  102. {
  103. u32 flags = 0;
  104. switch (frame->type) {
  105. case DIP_TYPE_AVI:
  106. case DIP_TYPE_SPD:
  107. flags |= VIDEO_DIP_FREQ_VSYNC;
  108. break;
  109. default:
  110. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  111. break;
  112. }
  113. return flags;
  114. }
  115. static void i9xx_write_infoframe(struct drm_encoder *encoder,
  116. struct dip_infoframe *frame)
  117. {
  118. uint32_t *data = (uint32_t *)frame;
  119. struct drm_device *dev = encoder->dev;
  120. struct drm_i915_private *dev_priv = dev->dev_private;
  121. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  122. u32 val = I915_READ(VIDEO_DIP_CTL);
  123. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  124. /* XXX first guess at handling video port, is this corrent? */
  125. val &= ~VIDEO_DIP_PORT_MASK;
  126. if (intel_hdmi->sdvox_reg == SDVOB)
  127. val |= VIDEO_DIP_PORT_B;
  128. else if (intel_hdmi->sdvox_reg == SDVOC)
  129. val |= VIDEO_DIP_PORT_C;
  130. else
  131. return;
  132. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  133. val |= intel_infoframe_index(frame);
  134. val &= ~intel_infoframe_enable(frame);
  135. val |= VIDEO_DIP_ENABLE;
  136. I915_WRITE(VIDEO_DIP_CTL, val);
  137. for (i = 0; i < len; i += 4) {
  138. I915_WRITE(VIDEO_DIP_DATA, *data);
  139. data++;
  140. }
  141. val |= intel_infoframe_enable(frame);
  142. val &= ~VIDEO_DIP_FREQ_MASK;
  143. val |= intel_infoframe_frequency(frame);
  144. I915_WRITE(VIDEO_DIP_CTL, val);
  145. }
  146. static void ironlake_write_infoframe(struct drm_encoder *encoder,
  147. struct dip_infoframe *frame)
  148. {
  149. uint32_t *data = (uint32_t *)frame;
  150. struct drm_device *dev = encoder->dev;
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. struct drm_crtc *crtc = encoder->crtc;
  153. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  154. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  155. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  156. u32 val = I915_READ(reg);
  157. intel_wait_for_vblank(dev, intel_crtc->pipe);
  158. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  159. val |= intel_infoframe_index(frame);
  160. /* The DIP control register spec says that we need to update the AVI
  161. * infoframe without clearing its enable bit */
  162. if (frame->type == DIP_TYPE_AVI)
  163. val |= VIDEO_DIP_ENABLE_AVI;
  164. else
  165. val &= ~intel_infoframe_enable(frame);
  166. val |= VIDEO_DIP_ENABLE;
  167. I915_WRITE(reg, val);
  168. for (i = 0; i < len; i += 4) {
  169. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  170. data++;
  171. }
  172. val |= intel_infoframe_enable(frame);
  173. val &= ~VIDEO_DIP_FREQ_MASK;
  174. val |= intel_infoframe_frequency(frame);
  175. I915_WRITE(reg, val);
  176. }
  177. static void vlv_write_infoframe(struct drm_encoder *encoder,
  178. struct dip_infoframe *frame)
  179. {
  180. uint32_t *data = (uint32_t *)frame;
  181. struct drm_device *dev = encoder->dev;
  182. struct drm_i915_private *dev_priv = dev->dev_private;
  183. struct drm_crtc *crtc = encoder->crtc;
  184. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  185. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  186. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  187. u32 val = I915_READ(reg);
  188. intel_wait_for_vblank(dev, intel_crtc->pipe);
  189. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  190. val |= intel_infoframe_index(frame);
  191. val &= ~intel_infoframe_enable(frame);
  192. val |= VIDEO_DIP_ENABLE;
  193. I915_WRITE(reg, val);
  194. for (i = 0; i < len; i += 4) {
  195. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  196. data++;
  197. }
  198. val |= intel_infoframe_enable(frame);
  199. val &= ~VIDEO_DIP_FREQ_MASK;
  200. val |= intel_infoframe_frequency(frame);
  201. I915_WRITE(reg, val);
  202. }
  203. static void intel_set_infoframe(struct drm_encoder *encoder,
  204. struct dip_infoframe *frame)
  205. {
  206. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  207. if (!intel_hdmi->has_hdmi_sink)
  208. return;
  209. intel_dip_infoframe_csum(frame);
  210. intel_hdmi->write_infoframe(encoder, frame);
  211. }
  212. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  213. struct drm_display_mode *adjusted_mode)
  214. {
  215. struct dip_infoframe avi_if = {
  216. .type = DIP_TYPE_AVI,
  217. .ver = DIP_VERSION_AVI,
  218. .len = DIP_LEN_AVI,
  219. };
  220. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  221. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  222. intel_set_infoframe(encoder, &avi_if);
  223. }
  224. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  225. {
  226. struct dip_infoframe spd_if;
  227. memset(&spd_if, 0, sizeof(spd_if));
  228. spd_if.type = DIP_TYPE_SPD;
  229. spd_if.ver = DIP_VERSION_SPD;
  230. spd_if.len = DIP_LEN_SPD;
  231. strcpy(spd_if.body.spd.vn, "Intel");
  232. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  233. spd_if.body.spd.sdi = DIP_SPD_PC;
  234. intel_set_infoframe(encoder, &spd_if);
  235. }
  236. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  237. struct drm_display_mode *mode,
  238. struct drm_display_mode *adjusted_mode)
  239. {
  240. struct drm_device *dev = encoder->dev;
  241. struct drm_i915_private *dev_priv = dev->dev_private;
  242. struct drm_crtc *crtc = encoder->crtc;
  243. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  244. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  245. u32 sdvox;
  246. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  247. if (!HAS_PCH_SPLIT(dev))
  248. sdvox |= intel_hdmi->color_range;
  249. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  250. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  251. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  252. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  253. if (intel_crtc->bpp > 24)
  254. sdvox |= COLOR_FORMAT_12bpc;
  255. else
  256. sdvox |= COLOR_FORMAT_8bpc;
  257. /* Required on CPT */
  258. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  259. sdvox |= HDMI_MODE_SELECT;
  260. if (intel_hdmi->has_audio) {
  261. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  262. pipe_name(intel_crtc->pipe));
  263. sdvox |= SDVO_AUDIO_ENABLE;
  264. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  265. intel_write_eld(encoder, adjusted_mode);
  266. }
  267. if (HAS_PCH_CPT(dev))
  268. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  269. else if (intel_crtc->pipe == 1)
  270. sdvox |= SDVO_PIPE_B_SELECT;
  271. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  272. POSTING_READ(intel_hdmi->sdvox_reg);
  273. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  274. intel_hdmi_set_spd_infoframe(encoder);
  275. }
  276. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  277. {
  278. struct drm_device *dev = encoder->dev;
  279. struct drm_i915_private *dev_priv = dev->dev_private;
  280. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  281. u32 temp;
  282. u32 enable_bits = SDVO_ENABLE;
  283. if (intel_hdmi->has_audio)
  284. enable_bits |= SDVO_AUDIO_ENABLE;
  285. temp = I915_READ(intel_hdmi->sdvox_reg);
  286. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  287. * we do this anyway which shows more stable in testing.
  288. */
  289. if (HAS_PCH_SPLIT(dev)) {
  290. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  291. POSTING_READ(intel_hdmi->sdvox_reg);
  292. }
  293. if (mode != DRM_MODE_DPMS_ON) {
  294. temp &= ~enable_bits;
  295. } else {
  296. temp |= enable_bits;
  297. }
  298. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  299. POSTING_READ(intel_hdmi->sdvox_reg);
  300. /* HW workaround, need to write this twice for issue that may result
  301. * in first write getting masked.
  302. */
  303. if (HAS_PCH_SPLIT(dev)) {
  304. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  305. POSTING_READ(intel_hdmi->sdvox_reg);
  306. }
  307. }
  308. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  309. struct drm_display_mode *mode)
  310. {
  311. if (mode->clock > 165000)
  312. return MODE_CLOCK_HIGH;
  313. if (mode->clock < 20000)
  314. return MODE_CLOCK_LOW;
  315. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  316. return MODE_NO_DBLESCAN;
  317. return MODE_OK;
  318. }
  319. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  320. struct drm_display_mode *mode,
  321. struct drm_display_mode *adjusted_mode)
  322. {
  323. return true;
  324. }
  325. static enum drm_connector_status
  326. intel_hdmi_detect(struct drm_connector *connector, bool force)
  327. {
  328. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  329. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  330. struct edid *edid;
  331. enum drm_connector_status status = connector_status_disconnected;
  332. intel_hdmi->has_hdmi_sink = false;
  333. intel_hdmi->has_audio = false;
  334. edid = drm_get_edid(connector,
  335. intel_gmbus_get_adapter(dev_priv,
  336. intel_hdmi->ddc_bus));
  337. if (edid) {
  338. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  339. status = connector_status_connected;
  340. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  341. intel_hdmi->has_hdmi_sink =
  342. drm_detect_hdmi_monitor(edid);
  343. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  344. }
  345. connector->display_info.raw_edid = NULL;
  346. kfree(edid);
  347. }
  348. if (status == connector_status_connected) {
  349. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  350. intel_hdmi->has_audio =
  351. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  352. }
  353. return status;
  354. }
  355. static int intel_hdmi_get_modes(struct drm_connector *connector)
  356. {
  357. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  358. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  359. /* We should parse the EDID data and find out if it's an HDMI sink so
  360. * we can send audio to it.
  361. */
  362. return intel_ddc_get_modes(connector,
  363. intel_gmbus_get_adapter(dev_priv,
  364. intel_hdmi->ddc_bus));
  365. }
  366. static bool
  367. intel_hdmi_detect_audio(struct drm_connector *connector)
  368. {
  369. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  370. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  371. struct edid *edid;
  372. bool has_audio = false;
  373. edid = drm_get_edid(connector,
  374. intel_gmbus_get_adapter(dev_priv,
  375. intel_hdmi->ddc_bus));
  376. if (edid) {
  377. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  378. has_audio = drm_detect_monitor_audio(edid);
  379. connector->display_info.raw_edid = NULL;
  380. kfree(edid);
  381. }
  382. return has_audio;
  383. }
  384. static int
  385. intel_hdmi_set_property(struct drm_connector *connector,
  386. struct drm_property *property,
  387. uint64_t val)
  388. {
  389. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  390. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  391. int ret;
  392. ret = drm_connector_property_set_value(connector, property, val);
  393. if (ret)
  394. return ret;
  395. if (property == dev_priv->force_audio_property) {
  396. enum hdmi_force_audio i = val;
  397. bool has_audio;
  398. if (i == intel_hdmi->force_audio)
  399. return 0;
  400. intel_hdmi->force_audio = i;
  401. if (i == HDMI_AUDIO_AUTO)
  402. has_audio = intel_hdmi_detect_audio(connector);
  403. else
  404. has_audio = (i == HDMI_AUDIO_ON);
  405. if (i == HDMI_AUDIO_OFF_DVI)
  406. intel_hdmi->has_hdmi_sink = 0;
  407. intel_hdmi->has_audio = has_audio;
  408. goto done;
  409. }
  410. if (property == dev_priv->broadcast_rgb_property) {
  411. if (val == !!intel_hdmi->color_range)
  412. return 0;
  413. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  414. goto done;
  415. }
  416. return -EINVAL;
  417. done:
  418. if (intel_hdmi->base.base.crtc) {
  419. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  420. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  421. crtc->x, crtc->y,
  422. crtc->fb);
  423. }
  424. return 0;
  425. }
  426. static void intel_hdmi_destroy(struct drm_connector *connector)
  427. {
  428. drm_sysfs_connector_remove(connector);
  429. drm_connector_cleanup(connector);
  430. kfree(connector);
  431. }
  432. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  433. .dpms = intel_hdmi_dpms,
  434. .mode_fixup = intel_hdmi_mode_fixup,
  435. .prepare = intel_encoder_prepare,
  436. .mode_set = intel_hdmi_mode_set,
  437. .commit = intel_encoder_commit,
  438. };
  439. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  440. .dpms = drm_helper_connector_dpms,
  441. .detect = intel_hdmi_detect,
  442. .fill_modes = drm_helper_probe_single_connector_modes,
  443. .set_property = intel_hdmi_set_property,
  444. .destroy = intel_hdmi_destroy,
  445. };
  446. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  447. .get_modes = intel_hdmi_get_modes,
  448. .mode_valid = intel_hdmi_mode_valid,
  449. .best_encoder = intel_best_encoder,
  450. };
  451. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  452. .destroy = intel_encoder_destroy,
  453. };
  454. static void
  455. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  456. {
  457. intel_attach_force_audio_property(connector);
  458. intel_attach_broadcast_rgb_property(connector);
  459. }
  460. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  461. {
  462. struct drm_i915_private *dev_priv = dev->dev_private;
  463. struct drm_connector *connector;
  464. struct intel_encoder *intel_encoder;
  465. struct intel_connector *intel_connector;
  466. struct intel_hdmi *intel_hdmi;
  467. int i;
  468. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  469. if (!intel_hdmi)
  470. return;
  471. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  472. if (!intel_connector) {
  473. kfree(intel_hdmi);
  474. return;
  475. }
  476. intel_encoder = &intel_hdmi->base;
  477. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  478. DRM_MODE_ENCODER_TMDS);
  479. connector = &intel_connector->base;
  480. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  481. DRM_MODE_CONNECTOR_HDMIA);
  482. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  483. intel_encoder->type = INTEL_OUTPUT_HDMI;
  484. connector->polled = DRM_CONNECTOR_POLL_HPD;
  485. connector->interlace_allowed = 1;
  486. connector->doublescan_allowed = 0;
  487. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  488. /* Set up the DDC bus. */
  489. if (sdvox_reg == SDVOB) {
  490. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  491. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  492. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  493. } else if (sdvox_reg == SDVOC) {
  494. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  495. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  496. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  497. } else if (sdvox_reg == HDMIB) {
  498. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  499. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  500. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  501. } else if (sdvox_reg == HDMIC) {
  502. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  503. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  504. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  505. } else if (sdvox_reg == HDMID) {
  506. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  507. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  508. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  509. }
  510. intel_hdmi->sdvox_reg = sdvox_reg;
  511. if (!HAS_PCH_SPLIT(dev)) {
  512. intel_hdmi->write_infoframe = i9xx_write_infoframe;
  513. I915_WRITE(VIDEO_DIP_CTL, 0);
  514. } else if (IS_VALLEYVIEW(dev)) {
  515. intel_hdmi->write_infoframe = vlv_write_infoframe;
  516. for_each_pipe(i)
  517. I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
  518. } else {
  519. intel_hdmi->write_infoframe = ironlake_write_infoframe;
  520. for_each_pipe(i)
  521. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  522. }
  523. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  524. intel_hdmi_add_properties(intel_hdmi, connector);
  525. intel_connector_attach_encoder(intel_connector, intel_encoder);
  526. drm_sysfs_connector_add(connector);
  527. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  528. * 0xd. Failure to do so will result in spurious interrupts being
  529. * generated on the port when a cable is not attached.
  530. */
  531. if (IS_G4X(dev) && !IS_GM45(dev)) {
  532. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  533. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  534. }
  535. }