qlcnic.h 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #include "qlcnic_hw.h"
  31. #include "qlcnic_83xx_hw.h"
  32. #include "qlcnic_dcb.h"
  33. #define _QLCNIC_LINUX_MAJOR 5
  34. #define _QLCNIC_LINUX_MINOR 3
  35. #define _QLCNIC_LINUX_SUBVERSION 51
  36. #define QLCNIC_LINUX_VERSIONID "5.3.51"
  37. #define QLCNIC_DRV_IDC_VER 0x01
  38. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  39. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  40. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  41. #define _major(v) (((v) >> 24) & 0xff)
  42. #define _minor(v) (((v) >> 16) & 0xff)
  43. #define _build(v) ((v) & 0xffff)
  44. /* version in image has weird encoding:
  45. * 7:0 - major
  46. * 15:8 - minor
  47. * 31:16 - build (little endian)
  48. */
  49. #define QLCNIC_DECODE_VERSION(v) \
  50. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  51. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  52. #define QLCNIC_NUM_FLASH_SECTORS (64)
  53. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  54. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  55. * QLCNIC_FLASH_SECTOR_SIZE)
  56. #define RCV_DESC_RINGSIZE(rds_ring) \
  57. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  58. #define RCV_BUFF_RINGSIZE(rds_ring) \
  59. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  60. #define STATUS_DESC_RINGSIZE(sds_ring) \
  61. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  62. #define TX_BUFF_RINGSIZE(tx_ring) \
  63. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  64. #define TX_DESC_RINGSIZE(tx_ring) \
  65. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  66. #define QLCNIC_P3P_A0 0x50
  67. #define QLCNIC_P3P_C0 0x58
  68. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  69. #define FIRST_PAGE_GROUP_START 0
  70. #define FIRST_PAGE_GROUP_END 0x100000
  71. #define P3P_MAX_MTU (9600)
  72. #define P3P_MIN_MTU (68)
  73. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  74. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  75. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  76. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  77. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  78. /* Tx defines */
  79. #define QLCNIC_MAX_FRAGS_PER_TX 14
  80. #define MAX_TSO_HEADER_DESC 2
  81. #define MGMT_CMD_DESC_RESV 4
  82. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  83. + MGMT_CMD_DESC_RESV)
  84. #define QLCNIC_MAX_TX_TIMEOUTS 2
  85. #define QLCNIC_MAX_TX_RINGS 8
  86. #define QLCNIC_MAX_SDS_RINGS 8
  87. /*
  88. * Following are the states of the Phantom. Phantom will set them and
  89. * Host will read to check if the fields are correct.
  90. */
  91. #define PHAN_INITIALIZE_FAILED 0xffff
  92. #define PHAN_INITIALIZE_COMPLETE 0xff01
  93. /* Host writes the following to notify that it has done the init-handshake */
  94. #define PHAN_INITIALIZE_ACK 0xf00f
  95. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  96. #define NUM_RCV_DESC_RINGS 3
  97. #define RCV_RING_NORMAL 0
  98. #define RCV_RING_JUMBO 1
  99. #define MIN_CMD_DESCRIPTORS 64
  100. #define MIN_RCV_DESCRIPTORS 64
  101. #define MIN_JUMBO_DESCRIPTORS 32
  102. #define MAX_CMD_DESCRIPTORS 1024
  103. #define MAX_RCV_DESCRIPTORS_1G 4096
  104. #define MAX_RCV_DESCRIPTORS_10G 8192
  105. #define MAX_RCV_DESCRIPTORS_VF 2048
  106. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  107. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  108. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  109. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  110. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  111. #define MAX_RDS_RINGS 2
  112. #define get_next_index(index, length) \
  113. (((index) + 1) & ((length) - 1))
  114. /*
  115. * Following data structures describe the descriptors that will be used.
  116. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  117. * we are doing LSO (above the 1500 size packet) only.
  118. */
  119. struct cmd_desc_type0 {
  120. u8 tcp_hdr_offset; /* For LSO only */
  121. u8 ip_hdr_offset; /* For LSO only */
  122. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  123. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  124. __le64 addr_buffer2;
  125. __le16 reference_handle;
  126. __le16 mss;
  127. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  128. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  129. __le16 conn_id; /* IPSec offoad only */
  130. __le64 addr_buffer3;
  131. __le64 addr_buffer1;
  132. __le16 buffer_length[4];
  133. __le64 addr_buffer4;
  134. u8 eth_addr[ETH_ALEN];
  135. __le16 vlan_TCI;
  136. } __attribute__ ((aligned(64)));
  137. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  138. struct rcv_desc {
  139. __le16 reference_handle;
  140. __le16 reserved;
  141. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  142. __le64 addr_buffer;
  143. } __packed;
  144. struct status_desc {
  145. __le64 status_desc_data[2];
  146. } __attribute__ ((aligned(16)));
  147. /* UNIFIED ROMIMAGE */
  148. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  149. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  150. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  151. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  152. /*Offsets */
  153. #define QLCNIC_UNI_CHIP_REV_OFF 10
  154. #define QLCNIC_UNI_FLAGS_OFF 11
  155. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  156. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  157. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  158. struct uni_table_desc{
  159. __le32 findex;
  160. __le32 num_entries;
  161. __le32 entry_size;
  162. __le32 reserved[5];
  163. };
  164. struct uni_data_desc{
  165. __le32 findex;
  166. __le32 size;
  167. __le32 reserved[5];
  168. };
  169. /* Flash Defines and Structures */
  170. #define QLCNIC_FLT_LOCATION 0x3F1000
  171. #define QLCNIC_FDT_LOCATION 0x3F0000
  172. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  173. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  174. #define QLCNIC_BOOTLD_REGION 0X72
  175. struct qlcnic_flt_header {
  176. u16 version;
  177. u16 len;
  178. u16 checksum;
  179. u16 reserved;
  180. };
  181. struct qlcnic_flt_entry {
  182. u8 region;
  183. u8 reserved0;
  184. u8 attrib;
  185. u8 reserved1;
  186. u32 size;
  187. u32 start_addr;
  188. u32 end_addr;
  189. };
  190. /* Flash Descriptor Table */
  191. struct qlcnic_fdt {
  192. u32 valid;
  193. u16 ver;
  194. u16 len;
  195. u16 cksum;
  196. u16 unused;
  197. u8 model[16];
  198. u16 mfg_id;
  199. u16 id;
  200. u8 flag;
  201. u8 erase_cmd;
  202. u8 alt_erase_cmd;
  203. u8 write_enable_cmd;
  204. u8 write_enable_bits;
  205. u8 write_statusreg_cmd;
  206. u8 unprotected_sec_cmd;
  207. u8 read_manuf_cmd;
  208. u32 block_size;
  209. u32 alt_block_size;
  210. u32 flash_size;
  211. u32 write_enable_data;
  212. u8 readid_addr_len;
  213. u8 write_disable_bits;
  214. u8 read_dev_id_len;
  215. u8 chip_erase_cmd;
  216. u16 read_timeo;
  217. u8 protected_sec_cmd;
  218. u8 resvd[65];
  219. };
  220. /* Magic number to let user know flash is programmed */
  221. #define QLCNIC_BDINFO_MAGIC 0x12345678
  222. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  223. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  224. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  225. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  226. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  227. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  228. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  229. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  230. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  231. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  232. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  233. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  234. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  235. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  236. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  237. /* Flash memory map */
  238. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  239. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  240. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  241. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  242. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  243. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  244. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  245. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  246. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  247. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  248. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  249. #define QLCNIC_UNIFIED_ROMIMAGE 0
  250. #define QLCNIC_FLASH_ROMIMAGE 1
  251. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  252. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  253. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  254. extern char qlcnic_driver_name[];
  255. extern int qlcnic_use_msi;
  256. extern int qlcnic_use_msi_x;
  257. extern int qlcnic_auto_fw_reset;
  258. extern int qlcnic_load_fw_file;
  259. /* Number of status descriptors to handle per interrupt */
  260. #define MAX_STATUS_HANDLE (64)
  261. /*
  262. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  263. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  264. */
  265. struct qlcnic_skb_frag {
  266. u64 dma;
  267. u64 length;
  268. };
  269. /* Following defines are for the state of the buffers */
  270. #define QLCNIC_BUFFER_FREE 0
  271. #define QLCNIC_BUFFER_BUSY 1
  272. /*
  273. * There will be one qlcnic_buffer per skb packet. These will be
  274. * used to save the dma info for pci_unmap_page()
  275. */
  276. struct qlcnic_cmd_buffer {
  277. struct sk_buff *skb;
  278. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  279. u32 frag_count;
  280. };
  281. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  282. struct qlcnic_rx_buffer {
  283. u16 ref_handle;
  284. struct sk_buff *skb;
  285. struct list_head list;
  286. u64 dma;
  287. };
  288. /* Board types */
  289. #define QLCNIC_GBE 0x01
  290. #define QLCNIC_XGBE 0x02
  291. /*
  292. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  293. * adjusted based on configured MTU.
  294. */
  295. #define QLCNIC_INTR_COAL_TYPE_RX 1
  296. #define QLCNIC_INTR_COAL_TYPE_TX 2
  297. #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US 3
  298. #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS 256
  299. #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US 64
  300. #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS 64
  301. #define QLCNIC_INTR_DEFAULT 0x04
  302. #define QLCNIC_CONFIG_INTR_COALESCE 3
  303. #define QLCNIC_DEV_INFO_SIZE 1
  304. struct qlcnic_nic_intr_coalesce {
  305. u8 type;
  306. u8 sts_ring_mask;
  307. u16 rx_packets;
  308. u16 rx_time_us;
  309. u16 tx_packets;
  310. u16 tx_time_us;
  311. u16 flag;
  312. u32 timer_out;
  313. };
  314. struct qlcnic_dump_template_hdr {
  315. u32 type;
  316. u32 offset;
  317. u32 size;
  318. u32 cap_mask;
  319. u32 num_entries;
  320. u32 version;
  321. u32 timestamp;
  322. u32 checksum;
  323. u32 drv_cap_mask;
  324. u32 sys_info[3];
  325. u32 saved_state[16];
  326. u32 cap_sizes[8];
  327. u32 ocm_wnd_reg[16];
  328. u32 rsvd[0];
  329. };
  330. struct qlcnic_fw_dump {
  331. u8 clr; /* flag to indicate if dump is cleared */
  332. bool enable; /* enable/disable dump */
  333. u32 size; /* total size of the dump */
  334. void *data; /* dump data area */
  335. struct qlcnic_dump_template_hdr *tmpl_hdr;
  336. dma_addr_t phys_addr;
  337. void *dma_buffer;
  338. bool use_pex_dma;
  339. };
  340. /*
  341. * One hardware_context{} per adapter
  342. * contains interrupt info as well shared hardware info.
  343. */
  344. struct qlcnic_hardware_context {
  345. void __iomem *pci_base0;
  346. void __iomem *ocm_win_crb;
  347. unsigned long pci_len0;
  348. rwlock_t crb_lock;
  349. struct mutex mem_lock;
  350. u8 revision_id;
  351. u8 pci_func;
  352. u8 linkup;
  353. u8 loopback_state;
  354. u8 beacon_state;
  355. u8 has_link_events;
  356. u8 fw_type;
  357. u8 physical_port;
  358. u8 reset_context;
  359. u8 msix_supported;
  360. u8 max_mac_filters;
  361. u8 mc_enabled;
  362. u8 max_mc_count;
  363. u8 diag_test;
  364. u8 num_msix;
  365. u8 nic_mode;
  366. int diag_cnt;
  367. u16 max_uc_count;
  368. u16 port_type;
  369. u16 board_type;
  370. u16 supported_type;
  371. u16 link_speed;
  372. u16 link_duplex;
  373. u16 link_autoneg;
  374. u16 module_type;
  375. u16 op_mode;
  376. u16 switch_mode;
  377. u16 max_tx_ques;
  378. u16 max_rx_ques;
  379. u16 max_mtu;
  380. u32 msg_enable;
  381. u16 act_pci_func;
  382. u16 max_pci_func;
  383. u32 capabilities;
  384. u32 extra_capability[3];
  385. u32 temp;
  386. u32 int_vec_bit;
  387. u32 fw_hal_version;
  388. u32 port_config;
  389. struct qlcnic_hardware_ops *hw_ops;
  390. struct qlcnic_nic_intr_coalesce coal;
  391. struct qlcnic_fw_dump fw_dump;
  392. struct qlcnic_fdt fdt;
  393. struct qlc_83xx_reset reset;
  394. struct qlc_83xx_idc idc;
  395. struct qlc_83xx_fw_info *fw_info;
  396. struct qlcnic_intrpt_config *intr_tbl;
  397. struct qlcnic_sriov *sriov;
  398. u32 *reg_tbl;
  399. u32 *ext_reg_tbl;
  400. u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
  401. u32 mbox_reg[4];
  402. struct qlcnic_mailbox *mailbox;
  403. u8 extend_lb_time;
  404. u8 phys_port_id[ETH_ALEN];
  405. };
  406. struct qlcnic_adapter_stats {
  407. u64 xmitcalled;
  408. u64 xmitfinished;
  409. u64 rxdropped;
  410. u64 txdropped;
  411. u64 csummed;
  412. u64 rx_pkts;
  413. u64 lro_pkts;
  414. u64 rxbytes;
  415. u64 txbytes;
  416. u64 lrobytes;
  417. u64 lso_frames;
  418. u64 xmit_on;
  419. u64 xmit_off;
  420. u64 skb_alloc_failure;
  421. u64 null_rxbuf;
  422. u64 rx_dma_map_error;
  423. u64 tx_dma_map_error;
  424. u64 spurious_intr;
  425. u64 mac_filter_limit_overrun;
  426. };
  427. /*
  428. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  429. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  430. */
  431. struct qlcnic_host_rds_ring {
  432. void __iomem *crb_rcv_producer;
  433. struct rcv_desc *desc_head;
  434. struct qlcnic_rx_buffer *rx_buf_arr;
  435. u32 num_desc;
  436. u32 producer;
  437. u32 dma_size;
  438. u32 skb_size;
  439. u32 flags;
  440. struct list_head free_list;
  441. spinlock_t lock;
  442. dma_addr_t phys_addr;
  443. } ____cacheline_internodealigned_in_smp;
  444. struct qlcnic_host_sds_ring {
  445. u32 consumer;
  446. u32 num_desc;
  447. void __iomem *crb_sts_consumer;
  448. struct qlcnic_host_tx_ring *tx_ring;
  449. struct status_desc *desc_head;
  450. struct qlcnic_adapter *adapter;
  451. struct napi_struct napi;
  452. struct list_head free_list[NUM_RCV_DESC_RINGS];
  453. void __iomem *crb_intr_mask;
  454. int irq;
  455. dma_addr_t phys_addr;
  456. char name[IFNAMSIZ + 12];
  457. } ____cacheline_internodealigned_in_smp;
  458. struct qlcnic_host_tx_ring {
  459. int irq;
  460. void __iomem *crb_intr_mask;
  461. char name[IFNAMSIZ + 12];
  462. u16 ctx_id;
  463. u32 state;
  464. u32 producer;
  465. u32 sw_consumer;
  466. u32 num_desc;
  467. u64 xmit_on;
  468. u64 xmit_off;
  469. u64 xmit_called;
  470. u64 xmit_finished;
  471. void __iomem *crb_cmd_producer;
  472. struct cmd_desc_type0 *desc_head;
  473. struct qlcnic_adapter *adapter;
  474. struct napi_struct napi;
  475. struct qlcnic_cmd_buffer *cmd_buf_arr;
  476. __le32 *hw_consumer;
  477. dma_addr_t phys_addr;
  478. dma_addr_t hw_cons_phys_addr;
  479. struct netdev_queue *txq;
  480. } ____cacheline_internodealigned_in_smp;
  481. /*
  482. * Receive context. There is one such structure per instance of the
  483. * receive processing. Any state information that is relevant to
  484. * the receive, and is must be in this structure. The global data may be
  485. * present elsewhere.
  486. */
  487. struct qlcnic_recv_context {
  488. struct qlcnic_host_rds_ring *rds_rings;
  489. struct qlcnic_host_sds_ring *sds_rings;
  490. u32 state;
  491. u16 context_id;
  492. u16 virt_port;
  493. };
  494. /* HW context creation */
  495. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  496. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  497. /*
  498. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  499. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  500. */
  501. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  502. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  503. #define QLCNIC_CDRP_RSP_OK 0x00000001
  504. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  505. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  506. /*
  507. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  508. * the crb QLCNIC_CDRP_CRB_OFFSET.
  509. */
  510. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  511. #define QLCNIC_RCODE_SUCCESS 0
  512. #define QLCNIC_RCODE_INVALID_ARGS 6
  513. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  514. #define QLCNIC_RCODE_NOT_PERMITTED 10
  515. #define QLCNIC_RCODE_NOT_IMPL 15
  516. #define QLCNIC_RCODE_INVALID 16
  517. #define QLCNIC_RCODE_TIMEOUT 17
  518. #define QLCNIC_DESTROY_CTX_RESET 0
  519. /*
  520. * Capabilities Announced
  521. */
  522. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  523. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  524. #define QLCNIC_CAP0_LSO (1 << 6)
  525. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  526. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  527. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  528. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  529. #define QLCNIC_CAP0_TX_MULTI (1 << 22)
  530. /*
  531. * Context state
  532. */
  533. #define QLCNIC_HOST_CTX_STATE_FREED 0
  534. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  535. /*
  536. * Rx context
  537. */
  538. struct qlcnic_hostrq_sds_ring {
  539. __le64 host_phys_addr; /* Ring base addr */
  540. __le32 ring_size; /* Ring entries */
  541. __le16 msi_index;
  542. __le16 rsvd; /* Padding */
  543. } __packed;
  544. struct qlcnic_hostrq_rds_ring {
  545. __le64 host_phys_addr; /* Ring base addr */
  546. __le64 buff_size; /* Packet buffer size */
  547. __le32 ring_size; /* Ring entries */
  548. __le32 ring_kind; /* Class of ring */
  549. } __packed;
  550. struct qlcnic_hostrq_rx_ctx {
  551. __le64 host_rsp_dma_addr; /* Response dma'd here */
  552. __le32 capabilities[4]; /* Flag bit vector */
  553. __le32 host_int_crb_mode; /* Interrupt crb usage */
  554. __le32 host_rds_crb_mode; /* RDS crb usage */
  555. /* These ring offsets are relative to data[0] below */
  556. __le32 rds_ring_offset; /* Offset to RDS config */
  557. __le32 sds_ring_offset; /* Offset to SDS config */
  558. __le16 num_rds_rings; /* Count of RDS rings */
  559. __le16 num_sds_rings; /* Count of SDS rings */
  560. __le16 valid_field_offset;
  561. u8 txrx_sds_binding;
  562. u8 msix_handler;
  563. u8 reserved[128]; /* reserve space for future expansion*/
  564. /* MUST BE 64-bit aligned.
  565. The following is packed:
  566. - N hostrq_rds_rings
  567. - N hostrq_sds_rings */
  568. char data[0];
  569. } __packed;
  570. struct qlcnic_cardrsp_rds_ring{
  571. __le32 host_producer_crb; /* Crb to use */
  572. __le32 rsvd1; /* Padding */
  573. } __packed;
  574. struct qlcnic_cardrsp_sds_ring {
  575. __le32 host_consumer_crb; /* Crb to use */
  576. __le32 interrupt_crb; /* Crb to use */
  577. } __packed;
  578. struct qlcnic_cardrsp_rx_ctx {
  579. /* These ring offsets are relative to data[0] below */
  580. __le32 rds_ring_offset; /* Offset to RDS config */
  581. __le32 sds_ring_offset; /* Offset to SDS config */
  582. __le32 host_ctx_state; /* Starting State */
  583. __le32 num_fn_per_port; /* How many PCI fn share the port */
  584. __le16 num_rds_rings; /* Count of RDS rings */
  585. __le16 num_sds_rings; /* Count of SDS rings */
  586. __le16 context_id; /* Handle for context */
  587. u8 phys_port; /* Physical id of port */
  588. u8 virt_port; /* Virtual/Logical id of port */
  589. u8 reserved[128]; /* save space for future expansion */
  590. /* MUST BE 64-bit aligned.
  591. The following is packed:
  592. - N cardrsp_rds_rings
  593. - N cardrs_sds_rings */
  594. char data[0];
  595. } __packed;
  596. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  597. (sizeof(HOSTRQ_RX) + \
  598. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  599. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  600. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  601. (sizeof(CARDRSP_RX) + \
  602. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  603. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  604. /*
  605. * Tx context
  606. */
  607. struct qlcnic_hostrq_cds_ring {
  608. __le64 host_phys_addr; /* Ring base addr */
  609. __le32 ring_size; /* Ring entries */
  610. __le32 rsvd; /* Padding */
  611. } __packed;
  612. struct qlcnic_hostrq_tx_ctx {
  613. __le64 host_rsp_dma_addr; /* Response dma'd here */
  614. __le64 cmd_cons_dma_addr; /* */
  615. __le64 dummy_dma_addr; /* */
  616. __le32 capabilities[4]; /* Flag bit vector */
  617. __le32 host_int_crb_mode; /* Interrupt crb usage */
  618. __le32 rsvd1; /* Padding */
  619. __le16 rsvd2; /* Padding */
  620. __le16 interrupt_ctl;
  621. __le16 msi_index;
  622. __le16 rsvd3; /* Padding */
  623. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  624. u8 reserved[128]; /* future expansion */
  625. } __packed;
  626. struct qlcnic_cardrsp_cds_ring {
  627. __le32 host_producer_crb; /* Crb to use */
  628. __le32 interrupt_crb; /* Crb to use */
  629. } __packed;
  630. struct qlcnic_cardrsp_tx_ctx {
  631. __le32 host_ctx_state; /* Starting state */
  632. __le16 context_id; /* Handle for context */
  633. u8 phys_port; /* Physical id of port */
  634. u8 virt_port; /* Virtual/Logical id of port */
  635. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  636. u8 reserved[128]; /* future expansion */
  637. } __packed;
  638. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  639. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  640. /* CRB */
  641. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  642. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  643. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  644. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  645. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  646. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  647. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  648. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  649. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  650. /* MAC */
  651. #define MC_COUNT_P3P 38
  652. #define QLCNIC_MAC_NOOP 0
  653. #define QLCNIC_MAC_ADD 1
  654. #define QLCNIC_MAC_DEL 2
  655. #define QLCNIC_MAC_VLAN_ADD 3
  656. #define QLCNIC_MAC_VLAN_DEL 4
  657. struct qlcnic_mac_list_s {
  658. struct list_head list;
  659. uint8_t mac_addr[ETH_ALEN+2];
  660. };
  661. /* MAC Learn */
  662. #define NO_MAC_LEARN 0
  663. #define DRV_MAC_LEARN 1
  664. #define FDB_MAC_LEARN 2
  665. #define QLCNIC_HOST_REQUEST 0x13
  666. #define QLCNIC_REQUEST 0x14
  667. #define QLCNIC_MAC_EVENT 0x1
  668. #define QLCNIC_IP_UP 2
  669. #define QLCNIC_IP_DOWN 3
  670. #define QLCNIC_ILB_MODE 0x1
  671. #define QLCNIC_ELB_MODE 0x2
  672. #define QLCNIC_LINKEVENT 0x1
  673. #define QLCNIC_LB_RESPONSE 0x2
  674. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  675. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  676. /*
  677. * Driver --> Firmware
  678. */
  679. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  680. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  681. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  682. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  683. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  684. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  685. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  686. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  687. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  688. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  689. /*
  690. * Firmware --> Driver
  691. */
  692. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  693. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
  694. #define QLCNIC_C2H_OPCODE_GET_DCB_AEN 0x90
  695. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  696. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  697. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  698. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  699. /* Capabilites received */
  700. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  701. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  702. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  703. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  704. #define QLCNIC_FW_CAPABILITY_2_MULTI_TX BIT_4
  705. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  706. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  707. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  708. #define QLCNIC_FW_CAP2_HW_LRO_IPV6 BIT_3
  709. #define QLCNIC_FW_CAPABILITY_SET_DRV_VER BIT_5
  710. #define QLCNIC_FW_CAPABILITY_2_BEACON BIT_7
  711. #define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG BIT_8
  712. /* module types */
  713. #define LINKEVENT_MODULE_NOT_PRESENT 1
  714. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  715. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  716. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  717. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  718. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  719. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  720. #define LINKEVENT_MODULE_TWINAX 8
  721. #define LINKSPEED_10GBPS 10000
  722. #define LINKSPEED_1GBPS 1000
  723. #define LINKSPEED_100MBPS 100
  724. #define LINKSPEED_10MBPS 10
  725. #define LINKSPEED_ENCODED_10MBPS 0
  726. #define LINKSPEED_ENCODED_100MBPS 1
  727. #define LINKSPEED_ENCODED_1GBPS 2
  728. #define LINKEVENT_AUTONEG_DISABLED 0
  729. #define LINKEVENT_AUTONEG_ENABLED 1
  730. #define LINKEVENT_HALF_DUPLEX 0
  731. #define LINKEVENT_FULL_DUPLEX 1
  732. #define LINKEVENT_LINKSPEED_MBPS 0
  733. #define LINKEVENT_LINKSPEED_ENCODED 1
  734. /* firmware response header:
  735. * 63:58 - message type
  736. * 57:56 - owner
  737. * 55:53 - desc count
  738. * 52:48 - reserved
  739. * 47:40 - completion id
  740. * 39:32 - opcode
  741. * 31:16 - error code
  742. * 15:00 - reserved
  743. */
  744. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  745. ((msg_hdr >> 32) & 0xFF)
  746. struct qlcnic_fw_msg {
  747. union {
  748. struct {
  749. u64 hdr;
  750. u64 body[7];
  751. };
  752. u64 words[8];
  753. };
  754. };
  755. struct qlcnic_nic_req {
  756. __le64 qhdr;
  757. __le64 req_hdr;
  758. __le64 words[6];
  759. } __packed;
  760. struct qlcnic_mac_req {
  761. u8 op;
  762. u8 tag;
  763. u8 mac_addr[6];
  764. };
  765. struct qlcnic_vlan_req {
  766. __le16 vlan_id;
  767. __le16 rsvd[3];
  768. } __packed;
  769. struct qlcnic_ipaddr {
  770. __be32 ipv4;
  771. __be32 ipv6[4];
  772. };
  773. #define QLCNIC_MSI_ENABLED 0x02
  774. #define QLCNIC_MSIX_ENABLED 0x04
  775. #define QLCNIC_LRO_ENABLED 0x01
  776. #define QLCNIC_LRO_DISABLED 0x00
  777. #define QLCNIC_BRIDGE_ENABLED 0X10
  778. #define QLCNIC_DIAG_ENABLED 0x20
  779. #define QLCNIC_ESWITCH_ENABLED 0x40
  780. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  781. #define QLCNIC_TAGGING_ENABLED 0x100
  782. #define QLCNIC_MACSPOOF 0x200
  783. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  784. #define QLCNIC_PROMISC_DISABLED 0x800
  785. #define QLCNIC_NEED_FLR 0x1000
  786. #define QLCNIC_FW_RESET_OWNER 0x2000
  787. #define QLCNIC_FW_HANG 0x4000
  788. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  789. #define QLCNIC_TX_INTR_SHARED 0x10000
  790. #define QLCNIC_APP_CHANGED_FLAGS 0x20000
  791. #define QLCNIC_HAS_PHYS_PORT_ID 0x40000
  792. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  793. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  794. #define QLCNIC_IS_TSO_CAPABLE(adapter) \
  795. ((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  796. #define QLCNIC_BEACON_EANBLE 0xC
  797. #define QLCNIC_BEACON_DISABLE 0xD
  798. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  799. #define QLCNIC_DEF_NUM_TX_RINGS 4
  800. #define QLCNIC_MSIX_TBL_SPACE 8192
  801. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  802. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  803. #define QLCNIC_ADAPTER_UP_MAGIC 777
  804. #define __QLCNIC_FW_ATTACHED 0
  805. #define __QLCNIC_DEV_UP 1
  806. #define __QLCNIC_RESETTING 2
  807. #define __QLCNIC_START_FW 4
  808. #define __QLCNIC_AER 5
  809. #define __QLCNIC_DIAG_RES_ALLOC 6
  810. #define __QLCNIC_LED_ENABLE 7
  811. #define __QLCNIC_ELB_INPROGRESS 8
  812. #define __QLCNIC_MULTI_TX_UNIQUE 9
  813. #define __QLCNIC_SRIOV_ENABLE 10
  814. #define __QLCNIC_SRIOV_CAPABLE 11
  815. #define __QLCNIC_MBX_POLL_ENABLE 12
  816. #define __QLCNIC_DIAG_MODE 13
  817. #define QLCNIC_INTERRUPT_TEST 1
  818. #define QLCNIC_LOOPBACK_TEST 2
  819. #define QLCNIC_LED_TEST 3
  820. #define QLCNIC_FILTER_AGE 80
  821. #define QLCNIC_READD_AGE 20
  822. #define QLCNIC_LB_MAX_FILTERS 64
  823. #define QLCNIC_LB_BUCKET_SIZE 32
  824. #define QLCNIC_ILB_MAX_RCV_LOOP 10
  825. struct qlcnic_filter {
  826. struct hlist_node fnode;
  827. u8 faddr[ETH_ALEN];
  828. u16 vlan_id;
  829. unsigned long ftime;
  830. };
  831. struct qlcnic_filter_hash {
  832. struct hlist_head *fhead;
  833. u8 fnum;
  834. u16 fmax;
  835. u16 fbucket_size;
  836. };
  837. /* Mailbox specific data structures */
  838. struct qlcnic_mailbox {
  839. struct workqueue_struct *work_q;
  840. struct qlcnic_adapter *adapter;
  841. struct qlcnic_mbx_ops *ops;
  842. struct work_struct work;
  843. struct completion completion;
  844. struct list_head cmd_q;
  845. unsigned long status;
  846. spinlock_t queue_lock; /* Mailbox queue lock */
  847. spinlock_t aen_lock; /* Mailbox response/AEN lock */
  848. atomic_t rsp_status;
  849. u32 num_cmds;
  850. };
  851. struct qlcnic_adapter {
  852. struct qlcnic_hardware_context *ahw;
  853. struct qlcnic_recv_context *recv_ctx;
  854. struct qlcnic_host_tx_ring *tx_ring;
  855. struct net_device *netdev;
  856. struct pci_dev *pdev;
  857. unsigned long state;
  858. u32 flags;
  859. int max_drv_tx_rings;
  860. u16 num_txd;
  861. u16 num_rxd;
  862. u16 num_jumbo_rxd;
  863. u16 max_rxd;
  864. u16 max_jumbo_rxd;
  865. u8 max_rds_rings;
  866. u8 max_sds_rings;
  867. u8 rx_csum;
  868. u8 portnum;
  869. u8 fw_wait_cnt;
  870. u8 fw_fail_cnt;
  871. u8 tx_timeo_cnt;
  872. u8 need_fw_reset;
  873. u8 reset_ctx_cnt;
  874. u16 is_up;
  875. u16 rx_pvid;
  876. u16 tx_pvid;
  877. u32 irq;
  878. u32 heartbeat;
  879. u8 dev_state;
  880. u8 reset_ack_timeo;
  881. u8 dev_init_timeo;
  882. u8 mac_addr[ETH_ALEN];
  883. u64 dev_rst_time;
  884. bool drv_mac_learn;
  885. bool fdb_mac_learn;
  886. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  887. u8 flash_mfg_id;
  888. struct qlcnic_npar_info *npars;
  889. struct qlcnic_eswitch *eswitch;
  890. struct qlcnic_nic_template *nic_ops;
  891. struct qlcnic_adapter_stats stats;
  892. struct list_head mac_list;
  893. void __iomem *tgt_mask_reg;
  894. void __iomem *tgt_status_reg;
  895. void __iomem *crb_int_state_reg;
  896. void __iomem *isr_int_vec;
  897. struct msix_entry *msix_entries;
  898. struct workqueue_struct *qlcnic_wq;
  899. struct delayed_work fw_work;
  900. struct delayed_work idc_aen_work;
  901. struct delayed_work mbx_poll_work;
  902. struct qlcnic_dcb *dcb;
  903. struct qlcnic_filter_hash fhash;
  904. struct qlcnic_filter_hash rx_fhash;
  905. struct list_head vf_mc_list;
  906. spinlock_t tx_clean_lock;
  907. spinlock_t mac_learn_lock;
  908. /* spinlock for catching rcv filters for eswitch traffic */
  909. spinlock_t rx_mac_learn_lock;
  910. u32 file_prd_off; /*File fw product offset*/
  911. u32 fw_version;
  912. u32 offload_flags;
  913. const struct firmware *fw;
  914. };
  915. struct qlcnic_info_le {
  916. __le16 pci_func;
  917. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  918. __le16 phys_port;
  919. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  920. __le32 capabilities;
  921. u8 max_mac_filters;
  922. u8 reserved1;
  923. __le16 max_mtu;
  924. __le16 max_tx_ques;
  925. __le16 max_rx_ques;
  926. __le16 min_tx_bw;
  927. __le16 max_tx_bw;
  928. __le32 op_type;
  929. __le16 max_bw_reg_offset;
  930. __le16 max_linkspeed_reg_offset;
  931. __le32 capability1;
  932. __le32 capability2;
  933. __le32 capability3;
  934. __le16 max_tx_mac_filters;
  935. __le16 max_rx_mcast_mac_filters;
  936. __le16 max_rx_ucast_mac_filters;
  937. __le16 max_rx_ip_addr;
  938. __le16 max_rx_lro_flow;
  939. __le16 max_rx_status_rings;
  940. __le16 max_rx_buf_rings;
  941. __le16 max_tx_vlan_keys;
  942. u8 total_pf;
  943. u8 total_rss_engines;
  944. __le16 max_vports;
  945. __le16 linkstate_reg_offset;
  946. __le16 bit_offsets;
  947. __le16 max_local_ipv6_addrs;
  948. __le16 max_remote_ipv6_addrs;
  949. u8 reserved2[56];
  950. } __packed;
  951. struct qlcnic_info {
  952. u16 pci_func;
  953. u16 op_mode;
  954. u16 phys_port;
  955. u16 switch_mode;
  956. u32 capabilities;
  957. u8 max_mac_filters;
  958. u16 max_mtu;
  959. u16 max_tx_ques;
  960. u16 max_rx_ques;
  961. u16 min_tx_bw;
  962. u16 max_tx_bw;
  963. u32 op_type;
  964. u16 max_bw_reg_offset;
  965. u16 max_linkspeed_reg_offset;
  966. u32 capability1;
  967. u32 capability2;
  968. u32 capability3;
  969. u16 max_tx_mac_filters;
  970. u16 max_rx_mcast_mac_filters;
  971. u16 max_rx_ucast_mac_filters;
  972. u16 max_rx_ip_addr;
  973. u16 max_rx_lro_flow;
  974. u16 max_rx_status_rings;
  975. u16 max_rx_buf_rings;
  976. u16 max_tx_vlan_keys;
  977. u8 total_pf;
  978. u8 total_rss_engines;
  979. u16 max_vports;
  980. u16 linkstate_reg_offset;
  981. u16 bit_offsets;
  982. u16 max_local_ipv6_addrs;
  983. u16 max_remote_ipv6_addrs;
  984. };
  985. struct qlcnic_pci_info_le {
  986. __le16 id; /* pci function id */
  987. __le16 active; /* 1 = Enabled */
  988. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  989. __le16 default_port; /* default port number */
  990. __le16 tx_min_bw; /* Multiple of 100mbpc */
  991. __le16 tx_max_bw;
  992. __le16 reserved1[2];
  993. u8 mac[ETH_ALEN];
  994. __le16 func_count;
  995. u8 reserved2[104];
  996. } __packed;
  997. struct qlcnic_pci_info {
  998. u16 id;
  999. u16 active;
  1000. u16 type;
  1001. u16 default_port;
  1002. u16 tx_min_bw;
  1003. u16 tx_max_bw;
  1004. u8 mac[ETH_ALEN];
  1005. u16 func_count;
  1006. };
  1007. struct qlcnic_npar_info {
  1008. bool eswitch_status;
  1009. u16 pvid;
  1010. u16 min_bw;
  1011. u16 max_bw;
  1012. u8 phy_port;
  1013. u8 type;
  1014. u8 active;
  1015. u8 enable_pm;
  1016. u8 dest_npar;
  1017. u8 discard_tagged;
  1018. u8 mac_override;
  1019. u8 mac_anti_spoof;
  1020. u8 promisc_mode;
  1021. u8 offload_flags;
  1022. u8 pci_func;
  1023. u8 mac[ETH_ALEN];
  1024. };
  1025. struct qlcnic_eswitch {
  1026. u8 port;
  1027. u8 active_vports;
  1028. u8 active_vlans;
  1029. u8 active_ucast_filters;
  1030. u8 max_ucast_filters;
  1031. u8 max_active_vlans;
  1032. u32 flags;
  1033. #define QLCNIC_SWITCH_ENABLE BIT_1
  1034. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  1035. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  1036. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  1037. };
  1038. /* Return codes for Error handling */
  1039. #define QL_STATUS_INVALID_PARAM -1
  1040. #define MAX_BW 100 /* % of link speed */
  1041. #define MAX_VLAN_ID 4095
  1042. #define MIN_VLAN_ID 2
  1043. #define DEFAULT_MAC_LEARN 1
  1044. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  1045. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  1046. struct qlcnic_pci_func_cfg {
  1047. u16 func_type;
  1048. u16 min_bw;
  1049. u16 max_bw;
  1050. u16 port_num;
  1051. u8 pci_func;
  1052. u8 func_state;
  1053. u8 def_mac_addr[6];
  1054. };
  1055. struct qlcnic_npar_func_cfg {
  1056. u32 fw_capab;
  1057. u16 port_num;
  1058. u16 min_bw;
  1059. u16 max_bw;
  1060. u16 max_tx_queues;
  1061. u16 max_rx_queues;
  1062. u8 pci_func;
  1063. u8 op_mode;
  1064. };
  1065. struct qlcnic_pm_func_cfg {
  1066. u8 pci_func;
  1067. u8 action;
  1068. u8 dest_npar;
  1069. u8 reserved[5];
  1070. };
  1071. struct qlcnic_esw_func_cfg {
  1072. u16 vlan_id;
  1073. u8 op_mode;
  1074. u8 op_type;
  1075. u8 pci_func;
  1076. u8 host_vlan_tag;
  1077. u8 promisc_mode;
  1078. u8 discard_tagged;
  1079. u8 mac_override;
  1080. u8 mac_anti_spoof;
  1081. u8 offload_flags;
  1082. u8 reserved[5];
  1083. };
  1084. #define QLCNIC_STATS_VERSION 1
  1085. #define QLCNIC_STATS_PORT 1
  1086. #define QLCNIC_STATS_ESWITCH 2
  1087. #define QLCNIC_QUERY_RX_COUNTER 0
  1088. #define QLCNIC_QUERY_TX_COUNTER 1
  1089. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  1090. #define QLCNIC_FILL_STATS(VAL1) \
  1091. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1092. #define QLCNIC_MAC_STATS 1
  1093. #define QLCNIC_ESW_STATS 2
  1094. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1095. do { \
  1096. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1097. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1098. (VAL1) = (VAL2); \
  1099. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1100. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1101. (VAL1) += (VAL2); \
  1102. } while (0)
  1103. struct qlcnic_mac_statistics_le {
  1104. __le64 mac_tx_frames;
  1105. __le64 mac_tx_bytes;
  1106. __le64 mac_tx_mcast_pkts;
  1107. __le64 mac_tx_bcast_pkts;
  1108. __le64 mac_tx_pause_cnt;
  1109. __le64 mac_tx_ctrl_pkt;
  1110. __le64 mac_tx_lt_64b_pkts;
  1111. __le64 mac_tx_lt_127b_pkts;
  1112. __le64 mac_tx_lt_255b_pkts;
  1113. __le64 mac_tx_lt_511b_pkts;
  1114. __le64 mac_tx_lt_1023b_pkts;
  1115. __le64 mac_tx_lt_1518b_pkts;
  1116. __le64 mac_tx_gt_1518b_pkts;
  1117. __le64 rsvd1[3];
  1118. __le64 mac_rx_frames;
  1119. __le64 mac_rx_bytes;
  1120. __le64 mac_rx_mcast_pkts;
  1121. __le64 mac_rx_bcast_pkts;
  1122. __le64 mac_rx_pause_cnt;
  1123. __le64 mac_rx_ctrl_pkt;
  1124. __le64 mac_rx_lt_64b_pkts;
  1125. __le64 mac_rx_lt_127b_pkts;
  1126. __le64 mac_rx_lt_255b_pkts;
  1127. __le64 mac_rx_lt_511b_pkts;
  1128. __le64 mac_rx_lt_1023b_pkts;
  1129. __le64 mac_rx_lt_1518b_pkts;
  1130. __le64 mac_rx_gt_1518b_pkts;
  1131. __le64 rsvd2[3];
  1132. __le64 mac_rx_length_error;
  1133. __le64 mac_rx_length_small;
  1134. __le64 mac_rx_length_large;
  1135. __le64 mac_rx_jabber;
  1136. __le64 mac_rx_dropped;
  1137. __le64 mac_rx_crc_error;
  1138. __le64 mac_align_error;
  1139. } __packed;
  1140. struct qlcnic_mac_statistics {
  1141. u64 mac_tx_frames;
  1142. u64 mac_tx_bytes;
  1143. u64 mac_tx_mcast_pkts;
  1144. u64 mac_tx_bcast_pkts;
  1145. u64 mac_tx_pause_cnt;
  1146. u64 mac_tx_ctrl_pkt;
  1147. u64 mac_tx_lt_64b_pkts;
  1148. u64 mac_tx_lt_127b_pkts;
  1149. u64 mac_tx_lt_255b_pkts;
  1150. u64 mac_tx_lt_511b_pkts;
  1151. u64 mac_tx_lt_1023b_pkts;
  1152. u64 mac_tx_lt_1518b_pkts;
  1153. u64 mac_tx_gt_1518b_pkts;
  1154. u64 rsvd1[3];
  1155. u64 mac_rx_frames;
  1156. u64 mac_rx_bytes;
  1157. u64 mac_rx_mcast_pkts;
  1158. u64 mac_rx_bcast_pkts;
  1159. u64 mac_rx_pause_cnt;
  1160. u64 mac_rx_ctrl_pkt;
  1161. u64 mac_rx_lt_64b_pkts;
  1162. u64 mac_rx_lt_127b_pkts;
  1163. u64 mac_rx_lt_255b_pkts;
  1164. u64 mac_rx_lt_511b_pkts;
  1165. u64 mac_rx_lt_1023b_pkts;
  1166. u64 mac_rx_lt_1518b_pkts;
  1167. u64 mac_rx_gt_1518b_pkts;
  1168. u64 rsvd2[3];
  1169. u64 mac_rx_length_error;
  1170. u64 mac_rx_length_small;
  1171. u64 mac_rx_length_large;
  1172. u64 mac_rx_jabber;
  1173. u64 mac_rx_dropped;
  1174. u64 mac_rx_crc_error;
  1175. u64 mac_align_error;
  1176. };
  1177. struct qlcnic_esw_stats_le {
  1178. __le16 context_id;
  1179. __le16 version;
  1180. __le16 size;
  1181. __le16 unused;
  1182. __le64 unicast_frames;
  1183. __le64 multicast_frames;
  1184. __le64 broadcast_frames;
  1185. __le64 dropped_frames;
  1186. __le64 errors;
  1187. __le64 local_frames;
  1188. __le64 numbytes;
  1189. __le64 rsvd[3];
  1190. } __packed;
  1191. struct __qlcnic_esw_statistics {
  1192. u16 context_id;
  1193. u16 version;
  1194. u16 size;
  1195. u16 unused;
  1196. u64 unicast_frames;
  1197. u64 multicast_frames;
  1198. u64 broadcast_frames;
  1199. u64 dropped_frames;
  1200. u64 errors;
  1201. u64 local_frames;
  1202. u64 numbytes;
  1203. u64 rsvd[3];
  1204. };
  1205. struct qlcnic_esw_statistics {
  1206. struct __qlcnic_esw_statistics rx;
  1207. struct __qlcnic_esw_statistics tx;
  1208. };
  1209. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1210. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1211. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1212. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1213. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1214. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1215. struct _cdrp_cmd {
  1216. u32 num;
  1217. u32 *arg;
  1218. };
  1219. struct qlcnic_cmd_args {
  1220. struct completion completion;
  1221. struct list_head list;
  1222. struct _cdrp_cmd req;
  1223. struct _cdrp_cmd rsp;
  1224. atomic_t rsp_status;
  1225. int pay_size;
  1226. u32 rsp_opcode;
  1227. u32 total_cmds;
  1228. u32 op_type;
  1229. u32 type;
  1230. u32 cmd_op;
  1231. u32 *hdr; /* Back channel message header */
  1232. u32 *pay; /* Back channel message payload */
  1233. u8 func_num;
  1234. };
  1235. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1236. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1237. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1238. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1239. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1240. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1241. #define ADDR_IN_RANGE(addr, low, high) \
  1242. (((addr) < (high)) && ((addr) >= (low)))
  1243. #define QLCRD32(adapter, off, err) \
  1244. (adapter->ahw->hw_ops->read_reg)(adapter, off, err)
  1245. #define QLCWR32(adapter, off, val) \
  1246. adapter->ahw->hw_ops->write_reg(adapter, off, val)
  1247. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1248. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1249. #define qlcnic_rom_lock(a) \
  1250. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1251. #define qlcnic_rom_unlock(a) \
  1252. qlcnic_pcie_sem_unlock((a), 2)
  1253. #define qlcnic_phy_lock(a) \
  1254. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1255. #define qlcnic_phy_unlock(a) \
  1256. qlcnic_pcie_sem_unlock((a), 3)
  1257. #define qlcnic_sw_lock(a) \
  1258. qlcnic_pcie_sem_lock((a), 6, 0)
  1259. #define qlcnic_sw_unlock(a) \
  1260. qlcnic_pcie_sem_unlock((a), 6)
  1261. #define crb_win_lock(a) \
  1262. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1263. #define crb_win_unlock(a) \
  1264. qlcnic_pcie_sem_unlock((a), 7)
  1265. #define __QLCNIC_MAX_LED_RATE 0xf
  1266. #define __QLCNIC_MAX_LED_STATE 0x2
  1267. #define MAX_CTL_CHECK 1000
  1268. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1269. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1270. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1271. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1272. int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
  1273. bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
  1274. pci_ers_result_t qlcnic_82xx_io_error_detected(struct pci_dev *,
  1275. pci_channel_state_t);
  1276. pci_ers_result_t qlcnic_82xx_io_slot_reset(struct pci_dev *);
  1277. void qlcnic_82xx_io_resume(struct pci_dev *);
  1278. /* Functions from qlcnic_init.c */
  1279. void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
  1280. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1281. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1282. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1283. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1284. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1285. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1286. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1287. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1288. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1289. u8 *bytes, size_t size);
  1290. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1291. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1292. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
  1293. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1294. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1295. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1296. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1297. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1298. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1299. void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
  1300. struct qlcnic_host_tx_ring *);
  1301. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1302. void qlcnic_watchdog_task(struct work_struct *work);
  1303. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1304. struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
  1305. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1306. void qlcnic_set_multi(struct net_device *netdev);
  1307. void __qlcnic_set_multi(struct net_device *, u16);
  1308. int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16);
  1309. int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
  1310. void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
  1311. int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
  1312. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1313. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
  1314. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1315. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1316. netdev_features_t features);
  1317. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1318. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1319. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1320. void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
  1321. /* Functions from qlcnic_ethtool.c */
  1322. int qlcnic_check_loopback_buff(unsigned char *, u8 []);
  1323. int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
  1324. int qlcnic_loopback_test(struct net_device *, u8);
  1325. /* Functions from qlcnic_main.c */
  1326. int qlcnic_reset_context(struct qlcnic_adapter *);
  1327. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1328. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1329. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1330. int qlcnic_set_max_rss(struct qlcnic_adapter *, u8, int);
  1331. int qlcnic_validate_max_rss(struct qlcnic_adapter *, __u32);
  1332. int qlcnic_validate_max_tx_rings(struct qlcnic_adapter *, u32 txq);
  1333. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1334. void qlcnic_82xx_set_mac_filter_count(struct qlcnic_adapter *);
  1335. int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
  1336. void qlcnic_set_drv_version(struct qlcnic_adapter *);
  1337. /* eSwitch management functions */
  1338. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1339. struct qlcnic_esw_func_cfg *);
  1340. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1341. struct qlcnic_esw_func_cfg *);
  1342. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1343. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1344. struct __qlcnic_esw_statistics *);
  1345. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1346. struct __qlcnic_esw_statistics *);
  1347. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1348. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1349. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
  1350. int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
  1351. void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
  1352. void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
  1353. void qlcnic_free_tx_rings(struct qlcnic_adapter *);
  1354. int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
  1355. void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1356. void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
  1357. void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
  1358. void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
  1359. void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
  1360. void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
  1361. void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
  1362. int qlcnic_82xx_get_settings(struct qlcnic_adapter *, struct ethtool_cmd *);
  1363. int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
  1364. int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
  1365. void qlcnic_set_vlan_config(struct qlcnic_adapter *,
  1366. struct qlcnic_esw_func_cfg *);
  1367. void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
  1368. struct qlcnic_esw_func_cfg *);
  1369. void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1370. int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1371. void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
  1372. void qlcnic_detach(struct qlcnic_adapter *);
  1373. void qlcnic_teardown_intr(struct qlcnic_adapter *);
  1374. int qlcnic_attach(struct qlcnic_adapter *);
  1375. int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
  1376. void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
  1377. int qlcnic_check_temp(struct qlcnic_adapter *);
  1378. int qlcnic_init_pci_info(struct qlcnic_adapter *);
  1379. int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
  1380. int qlcnic_reset_npar_config(struct qlcnic_adapter *);
  1381. int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
  1382. void qlcnic_add_lb_filter(struct qlcnic_adapter *, struct sk_buff *, int, u16);
  1383. int qlcnic_get_beacon_state(struct qlcnic_adapter *, u8 *);
  1384. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  1385. int qlcnic_read_mac_addr(struct qlcnic_adapter *);
  1386. int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
  1387. void qlcnic_set_netdev_features(struct qlcnic_adapter *,
  1388. struct qlcnic_esw_func_cfg *);
  1389. void qlcnic_sriov_vf_schedule_multi(struct net_device *);
  1390. void qlcnic_vf_add_mc_list(struct net_device *, u16);
  1391. /*
  1392. * QLOGIC Board information
  1393. */
  1394. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1395. struct qlcnic_board_info {
  1396. unsigned short vendor;
  1397. unsigned short device;
  1398. unsigned short sub_vendor;
  1399. unsigned short sub_device;
  1400. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1401. };
  1402. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1403. {
  1404. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1405. return tx_ring->sw_consumer - tx_ring->producer;
  1406. else
  1407. return tx_ring->sw_consumer + tx_ring->num_desc -
  1408. tx_ring->producer;
  1409. }
  1410. static inline int qlcnic_set_real_num_queues(struct qlcnic_adapter *adapter,
  1411. struct net_device *netdev)
  1412. {
  1413. int err, tx_q;
  1414. tx_q = adapter->max_drv_tx_rings;
  1415. netdev->num_tx_queues = tx_q;
  1416. netdev->real_num_tx_queues = tx_q;
  1417. err = netif_set_real_num_tx_queues(netdev, tx_q);
  1418. if (err)
  1419. dev_err(&adapter->pdev->dev, "failed to set %d Tx queues\n",
  1420. tx_q);
  1421. else
  1422. dev_info(&adapter->pdev->dev, "set %d Tx queues\n", tx_q);
  1423. return err;
  1424. }
  1425. struct qlcnic_nic_template {
  1426. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1427. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1428. int (*start_firmware) (struct qlcnic_adapter *);
  1429. int (*init_driver) (struct qlcnic_adapter *);
  1430. void (*request_reset) (struct qlcnic_adapter *, u32);
  1431. void (*cancel_idc_work) (struct qlcnic_adapter *);
  1432. int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
  1433. void (*napi_del)(struct qlcnic_adapter *);
  1434. void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
  1435. irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
  1436. int (*shutdown)(struct pci_dev *);
  1437. int (*resume)(struct qlcnic_adapter *);
  1438. };
  1439. struct qlcnic_mbx_ops {
  1440. int (*enqueue_cmd) (struct qlcnic_adapter *,
  1441. struct qlcnic_cmd_args *, unsigned long *);
  1442. void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1443. void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1444. void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1445. void (*nofity_fw) (struct qlcnic_adapter *, u8);
  1446. };
  1447. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
  1448. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
  1449. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
  1450. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
  1451. /* Adapter hardware abstraction */
  1452. struct qlcnic_hardware_ops {
  1453. void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1454. void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
  1455. int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
  1456. int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
  1457. void (*get_ocm_win) (struct qlcnic_hardware_context *);
  1458. int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
  1459. int (*setup_intr) (struct qlcnic_adapter *, u8, int);
  1460. int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
  1461. struct qlcnic_adapter *, u32);
  1462. int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
  1463. void (*get_func_no) (struct qlcnic_adapter *);
  1464. int (*api_lock) (struct qlcnic_adapter *);
  1465. void (*api_unlock) (struct qlcnic_adapter *);
  1466. void (*add_sysfs) (struct qlcnic_adapter *);
  1467. void (*remove_sysfs) (struct qlcnic_adapter *);
  1468. void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
  1469. int (*create_rx_ctx) (struct qlcnic_adapter *);
  1470. int (*create_tx_ctx) (struct qlcnic_adapter *,
  1471. struct qlcnic_host_tx_ring *, int);
  1472. void (*del_rx_ctx) (struct qlcnic_adapter *);
  1473. void (*del_tx_ctx) (struct qlcnic_adapter *,
  1474. struct qlcnic_host_tx_ring *);
  1475. int (*setup_link_event) (struct qlcnic_adapter *, int);
  1476. int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1477. int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
  1478. int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
  1479. int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
  1480. void (*napi_enable) (struct qlcnic_adapter *);
  1481. void (*napi_disable) (struct qlcnic_adapter *);
  1482. void (*config_intr_coal) (struct qlcnic_adapter *);
  1483. int (*config_rss) (struct qlcnic_adapter *, int);
  1484. int (*config_hw_lro) (struct qlcnic_adapter *, int);
  1485. int (*config_loopback) (struct qlcnic_adapter *, u8);
  1486. int (*clear_loopback) (struct qlcnic_adapter *, u8);
  1487. int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
  1488. void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, u16);
  1489. int (*get_board_info) (struct qlcnic_adapter *);
  1490. void (*set_mac_filter_count) (struct qlcnic_adapter *);
  1491. void (*free_mac_list) (struct qlcnic_adapter *);
  1492. int (*read_phys_port_id) (struct qlcnic_adapter *);
  1493. pci_ers_result_t (*io_error_detected) (struct pci_dev *,
  1494. pci_channel_state_t);
  1495. pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
  1496. void (*io_resume) (struct pci_dev *);
  1497. };
  1498. extern struct qlcnic_nic_template qlcnic_vf_ops;
  1499. static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
  1500. {
  1501. return adapter->nic_ops->start_firmware(adapter);
  1502. }
  1503. static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1504. loff_t offset, size_t size)
  1505. {
  1506. adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
  1507. }
  1508. static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1509. loff_t offset, size_t size)
  1510. {
  1511. adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
  1512. }
  1513. static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
  1514. ulong off, u32 data)
  1515. {
  1516. return adapter->ahw->hw_ops->write_reg(adapter, off, data);
  1517. }
  1518. static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
  1519. u8 *mac, u8 function)
  1520. {
  1521. return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
  1522. }
  1523. static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter,
  1524. u8 num_intr, int txq)
  1525. {
  1526. return adapter->ahw->hw_ops->setup_intr(adapter, num_intr, txq);
  1527. }
  1528. static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  1529. struct qlcnic_adapter *adapter, u32 arg)
  1530. {
  1531. return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
  1532. }
  1533. static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1534. struct qlcnic_cmd_args *cmd)
  1535. {
  1536. if (adapter->ahw->hw_ops->mbx_cmd)
  1537. return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
  1538. return -EIO;
  1539. }
  1540. static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
  1541. {
  1542. adapter->ahw->hw_ops->get_func_no(adapter);
  1543. }
  1544. static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
  1545. {
  1546. return adapter->ahw->hw_ops->api_lock(adapter);
  1547. }
  1548. static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
  1549. {
  1550. adapter->ahw->hw_ops->api_unlock(adapter);
  1551. }
  1552. static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
  1553. {
  1554. if (adapter->ahw->hw_ops->add_sysfs)
  1555. adapter->ahw->hw_ops->add_sysfs(adapter);
  1556. }
  1557. static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
  1558. {
  1559. if (adapter->ahw->hw_ops->remove_sysfs)
  1560. adapter->ahw->hw_ops->remove_sysfs(adapter);
  1561. }
  1562. static inline void
  1563. qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
  1564. {
  1565. sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
  1566. }
  1567. static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  1568. {
  1569. return adapter->ahw->hw_ops->create_rx_ctx(adapter);
  1570. }
  1571. static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  1572. struct qlcnic_host_tx_ring *ptr,
  1573. int ring)
  1574. {
  1575. return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
  1576. }
  1577. static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
  1578. {
  1579. return adapter->ahw->hw_ops->del_rx_ctx(adapter);
  1580. }
  1581. static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
  1582. struct qlcnic_host_tx_ring *ptr)
  1583. {
  1584. return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
  1585. }
  1586. static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
  1587. int enable)
  1588. {
  1589. return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
  1590. }
  1591. static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  1592. struct qlcnic_info *info, u8 id)
  1593. {
  1594. return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
  1595. }
  1596. static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  1597. struct qlcnic_pci_info *info)
  1598. {
  1599. return adapter->ahw->hw_ops->get_pci_info(adapter, info);
  1600. }
  1601. static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
  1602. struct qlcnic_info *info)
  1603. {
  1604. return adapter->ahw->hw_ops->set_nic_info(adapter, info);
  1605. }
  1606. static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
  1607. u8 *addr, u16 id, u8 cmd)
  1608. {
  1609. return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
  1610. }
  1611. static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
  1612. struct net_device *netdev)
  1613. {
  1614. return adapter->nic_ops->napi_add(adapter, netdev);
  1615. }
  1616. static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
  1617. {
  1618. adapter->nic_ops->napi_del(adapter);
  1619. }
  1620. static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
  1621. {
  1622. adapter->ahw->hw_ops->napi_enable(adapter);
  1623. }
  1624. static inline int __qlcnic_shutdown(struct pci_dev *pdev)
  1625. {
  1626. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1627. return adapter->nic_ops->shutdown(pdev);
  1628. }
  1629. static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
  1630. {
  1631. return adapter->nic_ops->resume(adapter);
  1632. }
  1633. static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
  1634. {
  1635. adapter->ahw->hw_ops->napi_disable(adapter);
  1636. }
  1637. static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  1638. {
  1639. adapter->ahw->hw_ops->config_intr_coal(adapter);
  1640. }
  1641. static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  1642. {
  1643. return adapter->ahw->hw_ops->config_rss(adapter, enable);
  1644. }
  1645. static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
  1646. int enable)
  1647. {
  1648. return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
  1649. }
  1650. static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1651. {
  1652. return adapter->ahw->hw_ops->config_loopback(adapter, mode);
  1653. }
  1654. static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1655. {
  1656. return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
  1657. }
  1658. static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
  1659. u32 mode)
  1660. {
  1661. return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
  1662. }
  1663. static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
  1664. u64 *addr, u16 id)
  1665. {
  1666. adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
  1667. }
  1668. static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1669. {
  1670. return adapter->ahw->hw_ops->get_board_info(adapter);
  1671. }
  1672. static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  1673. {
  1674. return adapter->ahw->hw_ops->free_mac_list(adapter);
  1675. }
  1676. static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
  1677. {
  1678. if (adapter->ahw->hw_ops->set_mac_filter_count)
  1679. adapter->ahw->hw_ops->set_mac_filter_count(adapter);
  1680. }
  1681. static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
  1682. {
  1683. if (adapter->ahw->hw_ops->read_phys_port_id)
  1684. adapter->ahw->hw_ops->read_phys_port_id(adapter);
  1685. }
  1686. static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
  1687. u32 key)
  1688. {
  1689. if (adapter->nic_ops->request_reset)
  1690. adapter->nic_ops->request_reset(adapter, key);
  1691. }
  1692. static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
  1693. {
  1694. if (adapter->nic_ops->cancel_idc_work)
  1695. adapter->nic_ops->cancel_idc_work(adapter);
  1696. }
  1697. static inline irqreturn_t
  1698. qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
  1699. {
  1700. return adapter->nic_ops->clear_legacy_intr(adapter);
  1701. }
  1702. static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
  1703. u32 rate)
  1704. {
  1705. return adapter->nic_ops->config_led(adapter, state, rate);
  1706. }
  1707. static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
  1708. __be32 ip, int cmd)
  1709. {
  1710. adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
  1711. }
  1712. static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
  1713. {
  1714. return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1715. }
  1716. static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
  1717. {
  1718. test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
  1719. adapter->max_drv_tx_rings = 1;
  1720. }
  1721. /* When operating in a muti tx mode, driver needs to write 0x1
  1722. * to src register, instead of 0x0 to disable receiving interrupt.
  1723. */
  1724. static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
  1725. {
  1726. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1727. if (qlcnic_check_multi_tx(adapter) &&
  1728. !adapter->ahw->diag_test &&
  1729. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1730. writel(0x1, sds_ring->crb_intr_mask);
  1731. else
  1732. writel(0, sds_ring->crb_intr_mask);
  1733. }
  1734. /* When operating in a muti tx mode, driver needs to write 0x0
  1735. * to src register, instead of 0x1 to enable receiving interrupts.
  1736. */
  1737. static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
  1738. {
  1739. struct qlcnic_adapter *adapter = sds_ring->adapter;
  1740. if (qlcnic_check_multi_tx(adapter) &&
  1741. !adapter->ahw->diag_test &&
  1742. (adapter->flags & QLCNIC_MSIX_ENABLED))
  1743. writel(0, sds_ring->crb_intr_mask);
  1744. else
  1745. writel(0x1, sds_ring->crb_intr_mask);
  1746. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  1747. writel(0xfbff, adapter->tgt_mask_reg);
  1748. }
  1749. static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
  1750. {
  1751. return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1752. }
  1753. static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
  1754. {
  1755. clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1756. }
  1757. static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
  1758. {
  1759. return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
  1760. }
  1761. extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
  1762. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1763. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1764. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1765. if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
  1766. printk(KERN_INFO "%s: %s: " _fmt, \
  1767. dev_name(&adapter->pdev->dev), \
  1768. __func__, ##_args); \
  1769. } while (0)
  1770. #define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
  1771. #define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
  1772. #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X 0x8430
  1773. #define PCI_DEVICE_ID_QLOGIC_QLE844X 0x8040
  1774. #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X 0x8440
  1775. static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
  1776. {
  1777. unsigned short device = adapter->pdev->device;
  1778. return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
  1779. }
  1780. static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
  1781. {
  1782. unsigned short device = adapter->pdev->device;
  1783. return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1784. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1785. }
  1786. static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
  1787. {
  1788. unsigned short device = adapter->pdev->device;
  1789. bool status;
  1790. status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
  1791. (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
  1792. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
  1793. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X)) ? true : false;
  1794. return status;
  1795. }
  1796. static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
  1797. {
  1798. return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
  1799. }
  1800. static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
  1801. {
  1802. unsigned short device = adapter->pdev->device;
  1803. bool status;
  1804. status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
  1805. (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
  1806. return status;
  1807. }
  1808. #endif /* __QLCNIC_H_ */