radeon.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. /*
  92. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  93. * symbol;
  94. */
  95. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  96. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  97. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  98. #define RADEON_IB_POOL_SIZE 16
  99. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  100. #define RADEONFB_CONN_LIMIT 4
  101. #define RADEON_BIOS_NUM_SCRATCH 8
  102. /*
  103. * Errata workarounds.
  104. */
  105. enum radeon_pll_errata {
  106. CHIP_ERRATA_R300_CG = 0x00000001,
  107. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  108. CHIP_ERRATA_PLL_DELAY = 0x00000004
  109. };
  110. struct radeon_device;
  111. /*
  112. * BIOS.
  113. */
  114. #define ATRM_BIOS_PAGE 4096
  115. #if defined(CONFIG_VGA_SWITCHEROO)
  116. bool radeon_atrm_supported(struct pci_dev *pdev);
  117. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  118. #else
  119. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  120. {
  121. return false;
  122. }
  123. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  124. return -EINVAL;
  125. }
  126. #endif
  127. bool radeon_get_bios(struct radeon_device *rdev);
  128. /*
  129. * Dummy page
  130. */
  131. struct radeon_dummy_page {
  132. struct page *page;
  133. dma_addr_t addr;
  134. };
  135. int radeon_dummy_page_init(struct radeon_device *rdev);
  136. void radeon_dummy_page_fini(struct radeon_device *rdev);
  137. /*
  138. * Clocks
  139. */
  140. struct radeon_clock {
  141. struct radeon_pll p1pll;
  142. struct radeon_pll p2pll;
  143. struct radeon_pll dcpll;
  144. struct radeon_pll spll;
  145. struct radeon_pll mpll;
  146. /* 10 Khz units */
  147. uint32_t default_mclk;
  148. uint32_t default_sclk;
  149. uint32_t default_dispclk;
  150. uint32_t dp_extclk;
  151. uint32_t max_pixel_clock;
  152. };
  153. /*
  154. * Power management
  155. */
  156. int radeon_pm_init(struct radeon_device *rdev);
  157. void radeon_pm_fini(struct radeon_device *rdev);
  158. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  159. void radeon_pm_suspend(struct radeon_device *rdev);
  160. void radeon_pm_resume(struct radeon_device *rdev);
  161. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  162. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  163. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  164. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
  165. void rs690_pm_info(struct radeon_device *rdev);
  166. extern int rv6xx_get_temp(struct radeon_device *rdev);
  167. extern int rv770_get_temp(struct radeon_device *rdev);
  168. extern int evergreen_get_temp(struct radeon_device *rdev);
  169. extern int sumo_get_temp(struct radeon_device *rdev);
  170. /*
  171. * Fences.
  172. */
  173. struct radeon_fence_driver {
  174. uint32_t scratch_reg;
  175. atomic_t seq;
  176. uint32_t last_seq;
  177. unsigned long last_jiffies;
  178. unsigned long last_timeout;
  179. wait_queue_head_t queue;
  180. struct list_head created;
  181. struct list_head emitted;
  182. struct list_head signaled;
  183. bool initialized;
  184. };
  185. struct radeon_fence {
  186. struct radeon_device *rdev;
  187. struct kref kref;
  188. struct list_head list;
  189. /* protected by radeon_fence.lock */
  190. uint32_t seq;
  191. bool emitted;
  192. bool signaled;
  193. /* RB, DMA, etc. */
  194. int ring;
  195. };
  196. int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings);
  197. void radeon_fence_driver_fini(struct radeon_device *rdev);
  198. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  199. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  200. void radeon_fence_process(struct radeon_device *rdev, int ring);
  201. bool radeon_fence_signaled(struct radeon_fence *fence);
  202. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  203. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  204. int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
  205. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  206. void radeon_fence_unref(struct radeon_fence **fence);
  207. /*
  208. * Semaphores.
  209. */
  210. struct radeon_cp;
  211. struct radeon_semaphore_driver {
  212. rwlock_t lock;
  213. struct list_head free;
  214. };
  215. struct radeon_semaphore {
  216. struct radeon_bo *robj;
  217. struct list_head list;
  218. uint64_t gpu_addr;
  219. };
  220. void radeon_semaphore_driver_fini(struct radeon_device *rdev);
  221. int radeon_semaphore_create(struct radeon_device *rdev,
  222. struct radeon_semaphore **semaphore);
  223. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  224. struct radeon_semaphore *semaphore);
  225. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  226. struct radeon_semaphore *semaphore);
  227. void radeon_semaphore_free(struct radeon_device *rdev,
  228. struct radeon_semaphore *semaphore);
  229. /*
  230. * Tiling registers
  231. */
  232. struct radeon_surface_reg {
  233. struct radeon_bo *bo;
  234. };
  235. #define RADEON_GEM_MAX_SURFACES 8
  236. /*
  237. * TTM.
  238. */
  239. struct radeon_mman {
  240. struct ttm_bo_global_ref bo_global_ref;
  241. struct drm_global_reference mem_global_ref;
  242. struct ttm_bo_device bdev;
  243. bool mem_global_referenced;
  244. bool initialized;
  245. };
  246. struct radeon_bo {
  247. /* Protected by gem.mutex */
  248. struct list_head list;
  249. /* Protected by tbo.reserved */
  250. u32 placements[3];
  251. struct ttm_placement placement;
  252. struct ttm_buffer_object tbo;
  253. struct ttm_bo_kmap_obj kmap;
  254. unsigned pin_count;
  255. void *kptr;
  256. u32 tiling_flags;
  257. u32 pitch;
  258. int surface_reg;
  259. /* Constant after initialization */
  260. struct radeon_device *rdev;
  261. struct drm_gem_object gem_base;
  262. };
  263. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  264. struct radeon_bo_list {
  265. struct ttm_validate_buffer tv;
  266. struct radeon_bo *bo;
  267. uint64_t gpu_offset;
  268. unsigned rdomain;
  269. unsigned wdomain;
  270. u32 tiling_flags;
  271. };
  272. /*
  273. * GEM objects.
  274. */
  275. struct radeon_gem {
  276. struct mutex mutex;
  277. struct list_head objects;
  278. };
  279. int radeon_gem_init(struct radeon_device *rdev);
  280. void radeon_gem_fini(struct radeon_device *rdev);
  281. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  282. int alignment, int initial_domain,
  283. bool discardable, bool kernel,
  284. struct drm_gem_object **obj);
  285. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  286. uint64_t *gpu_addr);
  287. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  288. int radeon_mode_dumb_create(struct drm_file *file_priv,
  289. struct drm_device *dev,
  290. struct drm_mode_create_dumb *args);
  291. int radeon_mode_dumb_mmap(struct drm_file *filp,
  292. struct drm_device *dev,
  293. uint32_t handle, uint64_t *offset_p);
  294. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  295. struct drm_device *dev,
  296. uint32_t handle);
  297. /*
  298. * GART structures, functions & helpers
  299. */
  300. struct radeon_mc;
  301. #define RADEON_GPU_PAGE_SIZE 4096
  302. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  303. #define RADEON_GPU_PAGE_SHIFT 12
  304. struct radeon_gart {
  305. dma_addr_t table_addr;
  306. struct radeon_bo *robj;
  307. void *ptr;
  308. unsigned num_gpu_pages;
  309. unsigned num_cpu_pages;
  310. unsigned table_size;
  311. struct page **pages;
  312. dma_addr_t *pages_addr;
  313. bool ready;
  314. };
  315. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  316. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  317. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  318. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  319. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  320. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  321. int radeon_gart_init(struct radeon_device *rdev);
  322. void radeon_gart_fini(struct radeon_device *rdev);
  323. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  324. int pages);
  325. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  326. int pages, struct page **pagelist,
  327. dma_addr_t *dma_addr);
  328. void radeon_gart_restore(struct radeon_device *rdev);
  329. /*
  330. * GPU MC structures, functions & helpers
  331. */
  332. struct radeon_mc {
  333. resource_size_t aper_size;
  334. resource_size_t aper_base;
  335. resource_size_t agp_base;
  336. /* for some chips with <= 32MB we need to lie
  337. * about vram size near mc fb location */
  338. u64 mc_vram_size;
  339. u64 visible_vram_size;
  340. u64 gtt_size;
  341. u64 gtt_start;
  342. u64 gtt_end;
  343. u64 vram_start;
  344. u64 vram_end;
  345. unsigned vram_width;
  346. u64 real_vram_size;
  347. int vram_mtrr;
  348. bool vram_is_ddr;
  349. bool igp_sideport_enabled;
  350. u64 gtt_base_align;
  351. };
  352. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  353. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  354. /*
  355. * GPU scratch registers structures, functions & helpers
  356. */
  357. struct radeon_scratch {
  358. unsigned num_reg;
  359. uint32_t reg_base;
  360. bool free[32];
  361. uint32_t reg[32];
  362. };
  363. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  364. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  365. /*
  366. * IRQS.
  367. */
  368. struct radeon_unpin_work {
  369. struct work_struct work;
  370. struct radeon_device *rdev;
  371. int crtc_id;
  372. struct radeon_fence *fence;
  373. struct drm_pending_vblank_event *event;
  374. struct radeon_bo *old_rbo;
  375. u64 new_crtc_base;
  376. };
  377. struct r500_irq_stat_regs {
  378. u32 disp_int;
  379. };
  380. struct r600_irq_stat_regs {
  381. u32 disp_int;
  382. u32 disp_int_cont;
  383. u32 disp_int_cont2;
  384. u32 d1grph_int;
  385. u32 d2grph_int;
  386. };
  387. struct evergreen_irq_stat_regs {
  388. u32 disp_int;
  389. u32 disp_int_cont;
  390. u32 disp_int_cont2;
  391. u32 disp_int_cont3;
  392. u32 disp_int_cont4;
  393. u32 disp_int_cont5;
  394. u32 d1grph_int;
  395. u32 d2grph_int;
  396. u32 d3grph_int;
  397. u32 d4grph_int;
  398. u32 d5grph_int;
  399. u32 d6grph_int;
  400. };
  401. union radeon_irq_stat_regs {
  402. struct r500_irq_stat_regs r500;
  403. struct r600_irq_stat_regs r600;
  404. struct evergreen_irq_stat_regs evergreen;
  405. };
  406. #define RADEON_MAX_HPD_PINS 6
  407. #define RADEON_MAX_CRTCS 6
  408. #define RADEON_MAX_HDMI_BLOCKS 2
  409. struct radeon_irq {
  410. bool installed;
  411. bool sw_int;
  412. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  413. bool pflip[RADEON_MAX_CRTCS];
  414. wait_queue_head_t vblank_queue;
  415. bool hpd[RADEON_MAX_HPD_PINS];
  416. bool gui_idle;
  417. bool gui_idle_acked;
  418. wait_queue_head_t idle_queue;
  419. bool hdmi[RADEON_MAX_HDMI_BLOCKS];
  420. spinlock_t sw_lock;
  421. int sw_refcount;
  422. union radeon_irq_stat_regs stat_regs;
  423. spinlock_t pflip_lock[RADEON_MAX_CRTCS];
  424. int pflip_refcount[RADEON_MAX_CRTCS];
  425. };
  426. int radeon_irq_kms_init(struct radeon_device *rdev);
  427. void radeon_irq_kms_fini(struct radeon_device *rdev);
  428. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  429. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  430. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  431. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  432. /*
  433. * CP & ring.
  434. */
  435. /* max number of rings */
  436. #define RADEON_NUM_RINGS 3
  437. /* internal ring indices */
  438. /* r1xx+ has gfx CP ring */
  439. #define RADEON_RING_TYPE_GFX_INDEX 0
  440. /* cayman has 2 compute CP rings */
  441. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  442. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  443. struct radeon_ib {
  444. struct list_head list;
  445. unsigned idx;
  446. uint64_t gpu_addr;
  447. struct radeon_fence *fence;
  448. uint32_t *ptr;
  449. uint32_t length_dw;
  450. bool free;
  451. };
  452. /*
  453. * locking -
  454. * mutex protects scheduled_ibs, ready, alloc_bm
  455. */
  456. struct radeon_ib_pool {
  457. struct mutex mutex;
  458. struct radeon_bo *robj;
  459. struct list_head bogus_ib;
  460. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  461. bool ready;
  462. unsigned head_id;
  463. };
  464. struct radeon_cp {
  465. struct radeon_bo *ring_obj;
  466. volatile uint32_t *ring;
  467. unsigned rptr;
  468. unsigned rptr_offs;
  469. unsigned rptr_reg;
  470. unsigned wptr;
  471. unsigned wptr_old;
  472. unsigned wptr_reg;
  473. unsigned ring_size;
  474. unsigned ring_free_dw;
  475. int count_dw;
  476. uint64_t gpu_addr;
  477. uint32_t align_mask;
  478. uint32_t ptr_mask;
  479. struct mutex mutex;
  480. bool ready;
  481. };
  482. /*
  483. * R6xx+ IH ring
  484. */
  485. struct r600_ih {
  486. struct radeon_bo *ring_obj;
  487. volatile uint32_t *ring;
  488. unsigned rptr;
  489. unsigned rptr_offs;
  490. unsigned wptr;
  491. unsigned wptr_old;
  492. unsigned ring_size;
  493. uint64_t gpu_addr;
  494. uint32_t ptr_mask;
  495. spinlock_t lock;
  496. bool enabled;
  497. };
  498. struct r600_blit_cp_primitives {
  499. void (*set_render_target)(struct radeon_device *rdev, int format,
  500. int w, int h, u64 gpu_addr);
  501. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  502. u32 sync_type, u32 size,
  503. u64 mc_addr);
  504. void (*set_shaders)(struct radeon_device *rdev);
  505. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  506. void (*set_tex_resource)(struct radeon_device *rdev,
  507. int format, int w, int h, int pitch,
  508. u64 gpu_addr, u32 size);
  509. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  510. int x2, int y2);
  511. void (*draw_auto)(struct radeon_device *rdev);
  512. void (*set_default_state)(struct radeon_device *rdev);
  513. };
  514. struct r600_blit {
  515. struct mutex mutex;
  516. struct radeon_bo *shader_obj;
  517. struct r600_blit_cp_primitives primitives;
  518. int max_dim;
  519. int ring_size_common;
  520. int ring_size_per_loop;
  521. u64 shader_gpu_addr;
  522. u32 vs_offset, ps_offset;
  523. u32 state_offset;
  524. u32 state_len;
  525. u32 vb_used, vb_total;
  526. struct radeon_ib *vb_ib;
  527. };
  528. void r600_blit_suspend(struct radeon_device *rdev);
  529. int radeon_ib_get(struct radeon_device *rdev, int ring, struct radeon_ib **ib);
  530. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  531. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  532. int radeon_ib_pool_init(struct radeon_device *rdev);
  533. void radeon_ib_pool_fini(struct radeon_device *rdev);
  534. int radeon_ib_test(struct radeon_device *rdev);
  535. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  536. /* Ring access between begin & end cannot sleep */
  537. int radeon_ring_index(struct radeon_device *rdev, struct radeon_cp *cp);
  538. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_cp *cp);
  539. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw);
  540. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw);
  541. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_cp *cp);
  542. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_cp *cp);
  543. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_cp *cp);
  544. int radeon_ring_test(struct radeon_device *rdev, struct radeon_cp *cp);
  545. int radeon_ring_init(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ring_size,
  546. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg);
  547. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_cp *cp);
  548. /*
  549. * CS.
  550. */
  551. struct radeon_cs_reloc {
  552. struct drm_gem_object *gobj;
  553. struct radeon_bo *robj;
  554. struct radeon_bo_list lobj;
  555. uint32_t handle;
  556. uint32_t flags;
  557. };
  558. struct radeon_cs_chunk {
  559. uint32_t chunk_id;
  560. uint32_t length_dw;
  561. int kpage_idx[2];
  562. uint32_t *kpage[2];
  563. uint32_t *kdata;
  564. void __user *user_ptr;
  565. int last_copied_page;
  566. int last_page_index;
  567. };
  568. struct radeon_cs_parser {
  569. struct device *dev;
  570. struct radeon_device *rdev;
  571. struct drm_file *filp;
  572. /* chunks */
  573. unsigned nchunks;
  574. struct radeon_cs_chunk *chunks;
  575. uint64_t *chunks_array;
  576. /* IB */
  577. unsigned idx;
  578. /* relocations */
  579. unsigned nrelocs;
  580. struct radeon_cs_reloc *relocs;
  581. struct radeon_cs_reloc **relocs_ptr;
  582. struct list_head validated;
  583. /* indices of various chunks */
  584. int chunk_ib_idx;
  585. int chunk_relocs_idx;
  586. struct radeon_ib *ib;
  587. void *track;
  588. unsigned family;
  589. int parser_error;
  590. bool keep_tiling_flags;
  591. };
  592. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  593. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  594. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  595. struct radeon_cs_packet {
  596. unsigned idx;
  597. unsigned type;
  598. unsigned reg;
  599. unsigned opcode;
  600. int count;
  601. unsigned one_reg_wr;
  602. };
  603. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  604. struct radeon_cs_packet *pkt,
  605. unsigned idx, unsigned reg);
  606. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  607. struct radeon_cs_packet *pkt);
  608. /*
  609. * AGP
  610. */
  611. int radeon_agp_init(struct radeon_device *rdev);
  612. void radeon_agp_resume(struct radeon_device *rdev);
  613. void radeon_agp_suspend(struct radeon_device *rdev);
  614. void radeon_agp_fini(struct radeon_device *rdev);
  615. /*
  616. * Writeback
  617. */
  618. struct radeon_wb {
  619. struct radeon_bo *wb_obj;
  620. volatile uint32_t *wb;
  621. uint64_t gpu_addr;
  622. bool enabled;
  623. bool use_event;
  624. };
  625. #define RADEON_WB_SCRATCH_OFFSET 0
  626. #define RADEON_WB_CP_RPTR_OFFSET 1024
  627. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  628. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  629. #define R600_WB_IH_WPTR_OFFSET 2048
  630. #define R600_WB_EVENT_OFFSET 3072
  631. /**
  632. * struct radeon_pm - power management datas
  633. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  634. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  635. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  636. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  637. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  638. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  639. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  640. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  641. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  642. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  643. * @needed_bandwidth: current bandwidth needs
  644. *
  645. * It keeps track of various data needed to take powermanagement decision.
  646. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  647. * Equation between gpu/memory clock and available bandwidth is hw dependent
  648. * (type of memory, bus size, efficiency, ...)
  649. */
  650. enum radeon_pm_method {
  651. PM_METHOD_PROFILE,
  652. PM_METHOD_DYNPM,
  653. };
  654. enum radeon_dynpm_state {
  655. DYNPM_STATE_DISABLED,
  656. DYNPM_STATE_MINIMUM,
  657. DYNPM_STATE_PAUSED,
  658. DYNPM_STATE_ACTIVE,
  659. DYNPM_STATE_SUSPENDED,
  660. };
  661. enum radeon_dynpm_action {
  662. DYNPM_ACTION_NONE,
  663. DYNPM_ACTION_MINIMUM,
  664. DYNPM_ACTION_DOWNCLOCK,
  665. DYNPM_ACTION_UPCLOCK,
  666. DYNPM_ACTION_DEFAULT
  667. };
  668. enum radeon_voltage_type {
  669. VOLTAGE_NONE = 0,
  670. VOLTAGE_GPIO,
  671. VOLTAGE_VDDC,
  672. VOLTAGE_SW
  673. };
  674. enum radeon_pm_state_type {
  675. POWER_STATE_TYPE_DEFAULT,
  676. POWER_STATE_TYPE_POWERSAVE,
  677. POWER_STATE_TYPE_BATTERY,
  678. POWER_STATE_TYPE_BALANCED,
  679. POWER_STATE_TYPE_PERFORMANCE,
  680. };
  681. enum radeon_pm_profile_type {
  682. PM_PROFILE_DEFAULT,
  683. PM_PROFILE_AUTO,
  684. PM_PROFILE_LOW,
  685. PM_PROFILE_MID,
  686. PM_PROFILE_HIGH,
  687. };
  688. #define PM_PROFILE_DEFAULT_IDX 0
  689. #define PM_PROFILE_LOW_SH_IDX 1
  690. #define PM_PROFILE_MID_SH_IDX 2
  691. #define PM_PROFILE_HIGH_SH_IDX 3
  692. #define PM_PROFILE_LOW_MH_IDX 4
  693. #define PM_PROFILE_MID_MH_IDX 5
  694. #define PM_PROFILE_HIGH_MH_IDX 6
  695. #define PM_PROFILE_MAX 7
  696. struct radeon_pm_profile {
  697. int dpms_off_ps_idx;
  698. int dpms_on_ps_idx;
  699. int dpms_off_cm_idx;
  700. int dpms_on_cm_idx;
  701. };
  702. enum radeon_int_thermal_type {
  703. THERMAL_TYPE_NONE,
  704. THERMAL_TYPE_RV6XX,
  705. THERMAL_TYPE_RV770,
  706. THERMAL_TYPE_EVERGREEN,
  707. THERMAL_TYPE_SUMO,
  708. THERMAL_TYPE_NI,
  709. };
  710. struct radeon_voltage {
  711. enum radeon_voltage_type type;
  712. /* gpio voltage */
  713. struct radeon_gpio_rec gpio;
  714. u32 delay; /* delay in usec from voltage drop to sclk change */
  715. bool active_high; /* voltage drop is active when bit is high */
  716. /* VDDC voltage */
  717. u8 vddc_id; /* index into vddc voltage table */
  718. u8 vddci_id; /* index into vddci voltage table */
  719. bool vddci_enabled;
  720. /* r6xx+ sw */
  721. u16 voltage;
  722. /* evergreen+ vddci */
  723. u16 vddci;
  724. };
  725. /* clock mode flags */
  726. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  727. struct radeon_pm_clock_info {
  728. /* memory clock */
  729. u32 mclk;
  730. /* engine clock */
  731. u32 sclk;
  732. /* voltage info */
  733. struct radeon_voltage voltage;
  734. /* standardized clock flags */
  735. u32 flags;
  736. };
  737. /* state flags */
  738. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  739. struct radeon_power_state {
  740. enum radeon_pm_state_type type;
  741. struct radeon_pm_clock_info *clock_info;
  742. /* number of valid clock modes in this power state */
  743. int num_clock_modes;
  744. struct radeon_pm_clock_info *default_clock_mode;
  745. /* standardized state flags */
  746. u32 flags;
  747. u32 misc; /* vbios specific flags */
  748. u32 misc2; /* vbios specific flags */
  749. int pcie_lanes; /* pcie lanes */
  750. };
  751. /*
  752. * Some modes are overclocked by very low value, accept them
  753. */
  754. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  755. struct radeon_pm {
  756. struct mutex mutex;
  757. u32 active_crtcs;
  758. int active_crtc_count;
  759. int req_vblank;
  760. bool vblank_sync;
  761. bool gui_idle;
  762. fixed20_12 max_bandwidth;
  763. fixed20_12 igp_sideport_mclk;
  764. fixed20_12 igp_system_mclk;
  765. fixed20_12 igp_ht_link_clk;
  766. fixed20_12 igp_ht_link_width;
  767. fixed20_12 k8_bandwidth;
  768. fixed20_12 sideport_bandwidth;
  769. fixed20_12 ht_bandwidth;
  770. fixed20_12 core_bandwidth;
  771. fixed20_12 sclk;
  772. fixed20_12 mclk;
  773. fixed20_12 needed_bandwidth;
  774. struct radeon_power_state *power_state;
  775. /* number of valid power states */
  776. int num_power_states;
  777. int current_power_state_index;
  778. int current_clock_mode_index;
  779. int requested_power_state_index;
  780. int requested_clock_mode_index;
  781. int default_power_state_index;
  782. u32 current_sclk;
  783. u32 current_mclk;
  784. u16 current_vddc;
  785. u16 current_vddci;
  786. u32 default_sclk;
  787. u32 default_mclk;
  788. u16 default_vddc;
  789. u16 default_vddci;
  790. struct radeon_i2c_chan *i2c_bus;
  791. /* selected pm method */
  792. enum radeon_pm_method pm_method;
  793. /* dynpm power management */
  794. struct delayed_work dynpm_idle_work;
  795. enum radeon_dynpm_state dynpm_state;
  796. enum radeon_dynpm_action dynpm_planned_action;
  797. unsigned long dynpm_action_timeout;
  798. bool dynpm_can_upclock;
  799. bool dynpm_can_downclock;
  800. /* profile-based power management */
  801. enum radeon_pm_profile_type profile;
  802. int profile_index;
  803. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  804. /* internal thermal controller on rv6xx+ */
  805. enum radeon_int_thermal_type int_thermal_type;
  806. struct device *int_hwmon_dev;
  807. };
  808. int radeon_pm_get_type_index(struct radeon_device *rdev,
  809. enum radeon_pm_state_type ps_type,
  810. int instance);
  811. /*
  812. * Benchmarking
  813. */
  814. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  815. /*
  816. * Testing
  817. */
  818. void radeon_test_moves(struct radeon_device *rdev);
  819. void radeon_test_ring_sync(struct radeon_device *rdev,
  820. struct radeon_cp *cpA,
  821. struct radeon_cp *cpB);
  822. void radeon_test_syncing(struct radeon_device *rdev);
  823. /*
  824. * Debugfs
  825. */
  826. struct radeon_debugfs {
  827. struct drm_info_list *files;
  828. unsigned num_files;
  829. };
  830. int radeon_debugfs_add_files(struct radeon_device *rdev,
  831. struct drm_info_list *files,
  832. unsigned nfiles);
  833. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  834. /*
  835. * ASIC specific functions.
  836. */
  837. struct radeon_asic {
  838. int (*init)(struct radeon_device *rdev);
  839. void (*fini)(struct radeon_device *rdev);
  840. int (*resume)(struct radeon_device *rdev);
  841. int (*suspend)(struct radeon_device *rdev);
  842. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  843. bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_cp *cp);
  844. int (*asic_reset)(struct radeon_device *rdev);
  845. void (*gart_tlb_flush)(struct radeon_device *rdev);
  846. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  847. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  848. void (*cp_fini)(struct radeon_device *rdev);
  849. void (*cp_disable)(struct radeon_device *rdev);
  850. void (*ring_start)(struct radeon_device *rdev);
  851. int (*ring_test)(struct radeon_device *rdev, struct radeon_cp *cp);
  852. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  853. int (*irq_set)(struct radeon_device *rdev);
  854. int (*irq_process)(struct radeon_device *rdev);
  855. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  856. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  857. void (*semaphore_ring_emit)(struct radeon_device *rdev,
  858. struct radeon_cp *cp,
  859. struct radeon_semaphore *semaphore,
  860. bool emit_wait);
  861. int (*cs_parse)(struct radeon_cs_parser *p);
  862. int (*copy_blit)(struct radeon_device *rdev,
  863. uint64_t src_offset,
  864. uint64_t dst_offset,
  865. unsigned num_gpu_pages,
  866. struct radeon_fence *fence);
  867. int (*copy_dma)(struct radeon_device *rdev,
  868. uint64_t src_offset,
  869. uint64_t dst_offset,
  870. unsigned num_gpu_pages,
  871. struct radeon_fence *fence);
  872. int (*copy)(struct radeon_device *rdev,
  873. uint64_t src_offset,
  874. uint64_t dst_offset,
  875. unsigned num_gpu_pages,
  876. struct radeon_fence *fence);
  877. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  878. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  879. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  880. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  881. int (*get_pcie_lanes)(struct radeon_device *rdev);
  882. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  883. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  884. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  885. uint32_t tiling_flags, uint32_t pitch,
  886. uint32_t offset, uint32_t obj_size);
  887. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  888. void (*bandwidth_update)(struct radeon_device *rdev);
  889. void (*hpd_init)(struct radeon_device *rdev);
  890. void (*hpd_fini)(struct radeon_device *rdev);
  891. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  892. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  893. /* ioctl hw specific callback. Some hw might want to perform special
  894. * operation on specific ioctl. For instance on wait idle some hw
  895. * might want to perform and HDP flush through MMIO as it seems that
  896. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  897. * through ring.
  898. */
  899. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  900. bool (*gui_idle)(struct radeon_device *rdev);
  901. /* power management */
  902. void (*pm_misc)(struct radeon_device *rdev);
  903. void (*pm_prepare)(struct radeon_device *rdev);
  904. void (*pm_finish)(struct radeon_device *rdev);
  905. void (*pm_init_profile)(struct radeon_device *rdev);
  906. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  907. /* pageflipping */
  908. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  909. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  910. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  911. };
  912. /*
  913. * Asic structures
  914. */
  915. struct r100_gpu_lockup {
  916. unsigned long last_jiffies;
  917. u32 last_cp_rptr;
  918. };
  919. struct r100_asic {
  920. const unsigned *reg_safe_bm;
  921. unsigned reg_safe_bm_size;
  922. u32 hdp_cntl;
  923. struct r100_gpu_lockup lockup;
  924. };
  925. struct r300_asic {
  926. const unsigned *reg_safe_bm;
  927. unsigned reg_safe_bm_size;
  928. u32 resync_scratch;
  929. u32 hdp_cntl;
  930. struct r100_gpu_lockup lockup;
  931. };
  932. struct r600_asic {
  933. unsigned max_pipes;
  934. unsigned max_tile_pipes;
  935. unsigned max_simds;
  936. unsigned max_backends;
  937. unsigned max_gprs;
  938. unsigned max_threads;
  939. unsigned max_stack_entries;
  940. unsigned max_hw_contexts;
  941. unsigned max_gs_threads;
  942. unsigned sx_max_export_size;
  943. unsigned sx_max_export_pos_size;
  944. unsigned sx_max_export_smx_size;
  945. unsigned sq_num_cf_insts;
  946. unsigned tiling_nbanks;
  947. unsigned tiling_npipes;
  948. unsigned tiling_group_size;
  949. unsigned tile_config;
  950. unsigned backend_map;
  951. struct r100_gpu_lockup lockup;
  952. };
  953. struct rv770_asic {
  954. unsigned max_pipes;
  955. unsigned max_tile_pipes;
  956. unsigned max_simds;
  957. unsigned max_backends;
  958. unsigned max_gprs;
  959. unsigned max_threads;
  960. unsigned max_stack_entries;
  961. unsigned max_hw_contexts;
  962. unsigned max_gs_threads;
  963. unsigned sx_max_export_size;
  964. unsigned sx_max_export_pos_size;
  965. unsigned sx_max_export_smx_size;
  966. unsigned sq_num_cf_insts;
  967. unsigned sx_num_of_sets;
  968. unsigned sc_prim_fifo_size;
  969. unsigned sc_hiz_tile_fifo_size;
  970. unsigned sc_earlyz_tile_fifo_fize;
  971. unsigned tiling_nbanks;
  972. unsigned tiling_npipes;
  973. unsigned tiling_group_size;
  974. unsigned tile_config;
  975. unsigned backend_map;
  976. struct r100_gpu_lockup lockup;
  977. };
  978. struct evergreen_asic {
  979. unsigned num_ses;
  980. unsigned max_pipes;
  981. unsigned max_tile_pipes;
  982. unsigned max_simds;
  983. unsigned max_backends;
  984. unsigned max_gprs;
  985. unsigned max_threads;
  986. unsigned max_stack_entries;
  987. unsigned max_hw_contexts;
  988. unsigned max_gs_threads;
  989. unsigned sx_max_export_size;
  990. unsigned sx_max_export_pos_size;
  991. unsigned sx_max_export_smx_size;
  992. unsigned sq_num_cf_insts;
  993. unsigned sx_num_of_sets;
  994. unsigned sc_prim_fifo_size;
  995. unsigned sc_hiz_tile_fifo_size;
  996. unsigned sc_earlyz_tile_fifo_size;
  997. unsigned tiling_nbanks;
  998. unsigned tiling_npipes;
  999. unsigned tiling_group_size;
  1000. unsigned tile_config;
  1001. unsigned backend_map;
  1002. struct r100_gpu_lockup lockup;
  1003. };
  1004. struct cayman_asic {
  1005. unsigned max_shader_engines;
  1006. unsigned max_pipes_per_simd;
  1007. unsigned max_tile_pipes;
  1008. unsigned max_simds_per_se;
  1009. unsigned max_backends_per_se;
  1010. unsigned max_texture_channel_caches;
  1011. unsigned max_gprs;
  1012. unsigned max_threads;
  1013. unsigned max_gs_threads;
  1014. unsigned max_stack_entries;
  1015. unsigned sx_num_of_sets;
  1016. unsigned sx_max_export_size;
  1017. unsigned sx_max_export_pos_size;
  1018. unsigned sx_max_export_smx_size;
  1019. unsigned max_hw_contexts;
  1020. unsigned sq_num_cf_insts;
  1021. unsigned sc_prim_fifo_size;
  1022. unsigned sc_hiz_tile_fifo_size;
  1023. unsigned sc_earlyz_tile_fifo_size;
  1024. unsigned num_shader_engines;
  1025. unsigned num_shader_pipes_per_simd;
  1026. unsigned num_tile_pipes;
  1027. unsigned num_simds_per_se;
  1028. unsigned num_backends_per_se;
  1029. unsigned backend_disable_mask_per_asic;
  1030. unsigned backend_map;
  1031. unsigned num_texture_channel_caches;
  1032. unsigned mem_max_burst_length_bytes;
  1033. unsigned mem_row_size_in_kb;
  1034. unsigned shader_engine_tile_size;
  1035. unsigned num_gpus;
  1036. unsigned multi_gpu_tile_size;
  1037. unsigned tile_config;
  1038. struct r100_gpu_lockup lockup;
  1039. };
  1040. union radeon_asic_config {
  1041. struct r300_asic r300;
  1042. struct r100_asic r100;
  1043. struct r600_asic r600;
  1044. struct rv770_asic rv770;
  1045. struct evergreen_asic evergreen;
  1046. struct cayman_asic cayman;
  1047. };
  1048. /*
  1049. * asic initizalization from radeon_asic.c
  1050. */
  1051. void radeon_agp_disable(struct radeon_device *rdev);
  1052. int radeon_asic_init(struct radeon_device *rdev);
  1053. /*
  1054. * IOCTL.
  1055. */
  1056. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1057. struct drm_file *filp);
  1058. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1059. struct drm_file *filp);
  1060. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1061. struct drm_file *file_priv);
  1062. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1063. struct drm_file *file_priv);
  1064. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1065. struct drm_file *file_priv);
  1066. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1067. struct drm_file *file_priv);
  1068. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1069. struct drm_file *filp);
  1070. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1071. struct drm_file *filp);
  1072. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1073. struct drm_file *filp);
  1074. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1075. struct drm_file *filp);
  1076. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1077. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1078. struct drm_file *filp);
  1079. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1080. struct drm_file *filp);
  1081. /* VRAM scratch page for HDP bug, default vram page */
  1082. struct r600_vram_scratch {
  1083. struct radeon_bo *robj;
  1084. volatile uint32_t *ptr;
  1085. u64 gpu_addr;
  1086. };
  1087. /*
  1088. * Mutex which allows recursive locking from the same process.
  1089. */
  1090. struct radeon_mutex {
  1091. struct mutex mutex;
  1092. struct task_struct *owner;
  1093. int level;
  1094. };
  1095. static inline void radeon_mutex_init(struct radeon_mutex *mutex)
  1096. {
  1097. mutex_init(&mutex->mutex);
  1098. mutex->owner = NULL;
  1099. mutex->level = 0;
  1100. }
  1101. static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
  1102. {
  1103. if (mutex_trylock(&mutex->mutex)) {
  1104. /* The mutex was unlocked before, so it's ours now */
  1105. mutex->owner = current;
  1106. } else if (mutex->owner != current) {
  1107. /* Another process locked the mutex, take it */
  1108. mutex_lock(&mutex->mutex);
  1109. mutex->owner = current;
  1110. }
  1111. /* Otherwise the mutex was already locked by this process */
  1112. mutex->level++;
  1113. }
  1114. static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
  1115. {
  1116. if (--mutex->level > 0)
  1117. return;
  1118. mutex->owner = NULL;
  1119. mutex_unlock(&mutex->mutex);
  1120. }
  1121. /*
  1122. * Core structure, functions and helpers.
  1123. */
  1124. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1125. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1126. struct radeon_device {
  1127. struct device *dev;
  1128. struct drm_device *ddev;
  1129. struct pci_dev *pdev;
  1130. /* ASIC */
  1131. union radeon_asic_config config;
  1132. enum radeon_family family;
  1133. unsigned long flags;
  1134. int usec_timeout;
  1135. enum radeon_pll_errata pll_errata;
  1136. int num_gb_pipes;
  1137. int num_z_pipes;
  1138. int disp_priority;
  1139. /* BIOS */
  1140. uint8_t *bios;
  1141. bool is_atom_bios;
  1142. uint16_t bios_header_start;
  1143. struct radeon_bo *stollen_vga_memory;
  1144. /* Register mmio */
  1145. resource_size_t rmmio_base;
  1146. resource_size_t rmmio_size;
  1147. void __iomem *rmmio;
  1148. radeon_rreg_t mc_rreg;
  1149. radeon_wreg_t mc_wreg;
  1150. radeon_rreg_t pll_rreg;
  1151. radeon_wreg_t pll_wreg;
  1152. uint32_t pcie_reg_mask;
  1153. radeon_rreg_t pciep_rreg;
  1154. radeon_wreg_t pciep_wreg;
  1155. /* io port */
  1156. void __iomem *rio_mem;
  1157. resource_size_t rio_mem_size;
  1158. struct radeon_clock clock;
  1159. struct radeon_mc mc;
  1160. struct radeon_gart gart;
  1161. struct radeon_mode_info mode_info;
  1162. struct radeon_scratch scratch;
  1163. struct radeon_mman mman;
  1164. rwlock_t fence_lock;
  1165. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1166. struct radeon_semaphore_driver semaphore_drv;
  1167. struct radeon_cp cp[RADEON_NUM_RINGS];
  1168. struct radeon_ib_pool ib_pool;
  1169. struct radeon_irq irq;
  1170. struct radeon_asic *asic;
  1171. struct radeon_gem gem;
  1172. struct radeon_pm pm;
  1173. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1174. struct radeon_mutex cs_mutex;
  1175. struct radeon_wb wb;
  1176. struct radeon_dummy_page dummy_page;
  1177. bool gpu_lockup;
  1178. bool shutdown;
  1179. bool suspend;
  1180. bool need_dma32;
  1181. bool accel_working;
  1182. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1183. const struct firmware *me_fw; /* all family ME firmware */
  1184. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1185. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1186. const struct firmware *mc_fw; /* NI MC firmware */
  1187. struct r600_blit r600_blit;
  1188. struct r600_vram_scratch vram_scratch;
  1189. int msi_enabled; /* msi enabled */
  1190. struct r600_ih ih; /* r6/700 interrupt ring */
  1191. struct work_struct hotplug_work;
  1192. int num_crtc; /* number of crtcs */
  1193. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1194. struct mutex vram_mutex;
  1195. /* audio stuff */
  1196. bool audio_enabled;
  1197. struct timer_list audio_timer;
  1198. int audio_channels;
  1199. int audio_rate;
  1200. int audio_bits_per_sample;
  1201. uint8_t audio_status_bits;
  1202. uint8_t audio_category_code;
  1203. struct notifier_block acpi_nb;
  1204. /* only one userspace can use Hyperz features or CMASK at a time */
  1205. struct drm_file *hyperz_filp;
  1206. struct drm_file *cmask_filp;
  1207. /* i2c buses */
  1208. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1209. /* debugfs */
  1210. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1211. unsigned debugfs_count;
  1212. };
  1213. int radeon_device_init(struct radeon_device *rdev,
  1214. struct drm_device *ddev,
  1215. struct pci_dev *pdev,
  1216. uint32_t flags);
  1217. void radeon_device_fini(struct radeon_device *rdev);
  1218. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1219. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  1220. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  1221. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1222. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1223. /*
  1224. * Cast helper
  1225. */
  1226. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1227. /*
  1228. * Registers read & write functions.
  1229. */
  1230. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1231. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1232. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1233. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1234. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1235. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1236. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1237. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1238. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1239. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1240. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1241. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1242. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1243. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1244. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1245. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1246. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1247. #define WREG32_P(reg, val, mask) \
  1248. do { \
  1249. uint32_t tmp_ = RREG32(reg); \
  1250. tmp_ &= (mask); \
  1251. tmp_ |= ((val) & ~(mask)); \
  1252. WREG32(reg, tmp_); \
  1253. } while (0)
  1254. #define WREG32_PLL_P(reg, val, mask) \
  1255. do { \
  1256. uint32_t tmp_ = RREG32_PLL(reg); \
  1257. tmp_ &= (mask); \
  1258. tmp_ |= ((val) & ~(mask)); \
  1259. WREG32_PLL(reg, tmp_); \
  1260. } while (0)
  1261. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1262. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1263. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1264. /*
  1265. * Indirect registers accessor
  1266. */
  1267. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1268. {
  1269. uint32_t r;
  1270. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1271. r = RREG32(RADEON_PCIE_DATA);
  1272. return r;
  1273. }
  1274. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1275. {
  1276. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1277. WREG32(RADEON_PCIE_DATA, (v));
  1278. }
  1279. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1280. /*
  1281. * ASICs helpers.
  1282. */
  1283. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1284. (rdev->pdev->device == 0x5969))
  1285. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1286. (rdev->family == CHIP_RV200) || \
  1287. (rdev->family == CHIP_RS100) || \
  1288. (rdev->family == CHIP_RS200) || \
  1289. (rdev->family == CHIP_RV250) || \
  1290. (rdev->family == CHIP_RV280) || \
  1291. (rdev->family == CHIP_RS300))
  1292. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1293. (rdev->family == CHIP_RV350) || \
  1294. (rdev->family == CHIP_R350) || \
  1295. (rdev->family == CHIP_RV380) || \
  1296. (rdev->family == CHIP_R420) || \
  1297. (rdev->family == CHIP_R423) || \
  1298. (rdev->family == CHIP_RV410) || \
  1299. (rdev->family == CHIP_RS400) || \
  1300. (rdev->family == CHIP_RS480))
  1301. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1302. (rdev->ddev->pdev->device == 0x9443) || \
  1303. (rdev->ddev->pdev->device == 0x944B) || \
  1304. (rdev->ddev->pdev->device == 0x9506) || \
  1305. (rdev->ddev->pdev->device == 0x9509) || \
  1306. (rdev->ddev->pdev->device == 0x950F) || \
  1307. (rdev->ddev->pdev->device == 0x689C) || \
  1308. (rdev->ddev->pdev->device == 0x689D))
  1309. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1310. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1311. (rdev->family == CHIP_RS690) || \
  1312. (rdev->family == CHIP_RS740) || \
  1313. (rdev->family >= CHIP_R600))
  1314. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1315. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1316. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1317. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1318. (rdev->flags & RADEON_IS_IGP))
  1319. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1320. /*
  1321. * BIOS helpers.
  1322. */
  1323. #define RBIOS8(i) (rdev->bios[i])
  1324. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1325. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1326. int radeon_combios_init(struct radeon_device *rdev);
  1327. void radeon_combios_fini(struct radeon_device *rdev);
  1328. int radeon_atombios_init(struct radeon_device *rdev);
  1329. void radeon_atombios_fini(struct radeon_device *rdev);
  1330. /*
  1331. * RING helpers.
  1332. */
  1333. #if DRM_DEBUG_CODE == 0
  1334. static inline void radeon_ring_write(struct radeon_cp *cp, uint32_t v)
  1335. {
  1336. cp->ring[cp->wptr++] = v;
  1337. cp->wptr &= cp->ptr_mask;
  1338. cp->count_dw--;
  1339. cp->ring_free_dw--;
  1340. }
  1341. #else
  1342. /* With debugging this is just too big to inline */
  1343. void radeon_ring_write(struct radeon_cp *cp, uint32_t v);
  1344. #endif
  1345. /*
  1346. * ASICs macro.
  1347. */
  1348. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1349. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1350. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1351. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1352. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1353. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1354. #define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
  1355. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1356. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1357. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1358. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1359. #define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
  1360. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1361. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1362. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1363. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1364. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1365. #define radeon_semaphore_ring_emit(rdev, cp, semaphore, emit_wait) (rdev)->asic->semaphore_ring_emit((rdev), (cp), (semaphore), (emit_wait))
  1366. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1367. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1368. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1369. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1370. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1371. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1372. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1373. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1374. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1375. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1376. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1377. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1378. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1379. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1380. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1381. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1382. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1383. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1384. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1385. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1386. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1387. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1388. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1389. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
  1390. #define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
  1391. #define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
  1392. /* Common functions */
  1393. /* AGP */
  1394. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1395. extern void radeon_agp_disable(struct radeon_device *rdev);
  1396. extern int radeon_modeset_init(struct radeon_device *rdev);
  1397. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1398. extern bool radeon_card_posted(struct radeon_device *rdev);
  1399. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1400. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1401. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1402. extern void radeon_scratch_init(struct radeon_device *rdev);
  1403. extern void radeon_wb_fini(struct radeon_device *rdev);
  1404. extern int radeon_wb_init(struct radeon_device *rdev);
  1405. extern void radeon_wb_disable(struct radeon_device *rdev);
  1406. extern void radeon_surface_init(struct radeon_device *rdev);
  1407. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1408. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1409. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1410. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1411. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1412. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1413. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1414. extern int radeon_resume_kms(struct drm_device *dev);
  1415. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1416. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1417. /*
  1418. * R600 vram scratch functions
  1419. */
  1420. int r600_vram_scratch_init(struct radeon_device *rdev);
  1421. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1422. /*
  1423. * r600 functions used by radeon_encoder.c
  1424. */
  1425. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1426. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1427. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1428. extern int ni_init_microcode(struct radeon_device *rdev);
  1429. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1430. /* radeon_acpi.c */
  1431. #if defined(CONFIG_ACPI)
  1432. extern int radeon_acpi_init(struct radeon_device *rdev);
  1433. #else
  1434. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1435. #endif
  1436. #include "radeon_object.h"
  1437. #endif