radeon_kms.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. int radeon_driver_unload_kms(struct drm_device *dev)
  35. {
  36. struct radeon_device *rdev = dev->dev_private;
  37. if (rdev == NULL)
  38. return 0;
  39. radeon_modeset_fini(rdev);
  40. radeon_device_fini(rdev);
  41. kfree(rdev);
  42. dev->dev_private = NULL;
  43. return 0;
  44. }
  45. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  46. {
  47. struct radeon_device *rdev;
  48. int r, acpi_status;
  49. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  50. if (rdev == NULL) {
  51. return -ENOMEM;
  52. }
  53. dev->dev_private = (void *)rdev;
  54. pci_set_master(dev->pdev);
  55. /* update BUS flag */
  56. if (drm_pci_device_is_agp(dev)) {
  57. flags |= RADEON_IS_AGP;
  58. } else if (pci_is_pcie(dev->pdev)) {
  59. flags |= RADEON_IS_PCIE;
  60. } else {
  61. flags |= RADEON_IS_PCI;
  62. }
  63. /* radeon_device_init should report only fatal error
  64. * like memory allocation failure or iomapping failure,
  65. * or memory manager initialization failure, it must
  66. * properly initialize the GPU MC controller and permit
  67. * VRAM allocation
  68. */
  69. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  70. if (r) {
  71. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  72. goto out;
  73. }
  74. /* Call ACPI methods */
  75. acpi_status = radeon_acpi_init(rdev);
  76. if (acpi_status)
  77. dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
  78. /* Again modeset_init should fail only on fatal error
  79. * otherwise it should provide enough functionalities
  80. * for shadowfb to run
  81. */
  82. r = radeon_modeset_init(rdev);
  83. if (r)
  84. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  85. out:
  86. if (r)
  87. radeon_driver_unload_kms(dev);
  88. return r;
  89. }
  90. static void radeon_set_filp_rights(struct drm_device *dev,
  91. struct drm_file **owner,
  92. struct drm_file *applier,
  93. uint32_t *value)
  94. {
  95. mutex_lock(&dev->struct_mutex);
  96. if (*value == 1) {
  97. /* wants rights */
  98. if (!*owner)
  99. *owner = applier;
  100. } else if (*value == 0) {
  101. /* revokes rights */
  102. if (*owner == applier)
  103. *owner = NULL;
  104. }
  105. *value = *owner == applier ? 1 : 0;
  106. mutex_unlock(&dev->struct_mutex);
  107. }
  108. /*
  109. * Userspace get information ioctl
  110. */
  111. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  112. {
  113. struct radeon_device *rdev = dev->dev_private;
  114. struct drm_radeon_info *info;
  115. struct radeon_mode_info *minfo = &rdev->mode_info;
  116. uint32_t *value_ptr;
  117. uint32_t value;
  118. struct drm_crtc *crtc;
  119. int i, found;
  120. info = data;
  121. value_ptr = (uint32_t *)((unsigned long)info->value);
  122. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value)))
  123. return -EFAULT;
  124. switch (info->request) {
  125. case RADEON_INFO_DEVICE_ID:
  126. value = dev->pci_device;
  127. break;
  128. case RADEON_INFO_NUM_GB_PIPES:
  129. value = rdev->num_gb_pipes;
  130. break;
  131. case RADEON_INFO_NUM_Z_PIPES:
  132. value = rdev->num_z_pipes;
  133. break;
  134. case RADEON_INFO_ACCEL_WORKING:
  135. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  136. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  137. value = false;
  138. else
  139. value = rdev->accel_working;
  140. break;
  141. case RADEON_INFO_CRTC_FROM_ID:
  142. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  143. crtc = (struct drm_crtc *)minfo->crtcs[i];
  144. if (crtc && crtc->base.id == value) {
  145. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  146. value = radeon_crtc->crtc_id;
  147. found = 1;
  148. break;
  149. }
  150. }
  151. if (!found) {
  152. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  153. return -EINVAL;
  154. }
  155. break;
  156. case RADEON_INFO_ACCEL_WORKING2:
  157. value = rdev->accel_working;
  158. break;
  159. case RADEON_INFO_TILING_CONFIG:
  160. if (rdev->family >= CHIP_CAYMAN)
  161. value = rdev->config.cayman.tile_config;
  162. else if (rdev->family >= CHIP_CEDAR)
  163. value = rdev->config.evergreen.tile_config;
  164. else if (rdev->family >= CHIP_RV770)
  165. value = rdev->config.rv770.tile_config;
  166. else if (rdev->family >= CHIP_R600)
  167. value = rdev->config.r600.tile_config;
  168. else {
  169. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  170. return -EINVAL;
  171. }
  172. break;
  173. case RADEON_INFO_WANT_HYPERZ:
  174. /* The "value" here is both an input and output parameter.
  175. * If the input value is 1, filp requests hyper-z access.
  176. * If the input value is 0, filp revokes its hyper-z access.
  177. *
  178. * When returning, the value is 1 if filp owns hyper-z access,
  179. * 0 otherwise. */
  180. if (value >= 2) {
  181. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  182. return -EINVAL;
  183. }
  184. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  185. break;
  186. case RADEON_INFO_WANT_CMASK:
  187. /* The same logic as Hyper-Z. */
  188. if (value >= 2) {
  189. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  190. return -EINVAL;
  191. }
  192. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  193. break;
  194. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  195. /* return clock value in KHz */
  196. value = rdev->clock.spll.reference_freq * 10;
  197. break;
  198. case RADEON_INFO_NUM_BACKENDS:
  199. if (rdev->family >= CHIP_CAYMAN)
  200. value = rdev->config.cayman.max_backends_per_se *
  201. rdev->config.cayman.max_shader_engines;
  202. else if (rdev->family >= CHIP_CEDAR)
  203. value = rdev->config.evergreen.max_backends;
  204. else if (rdev->family >= CHIP_RV770)
  205. value = rdev->config.rv770.max_backends;
  206. else if (rdev->family >= CHIP_R600)
  207. value = rdev->config.r600.max_backends;
  208. else {
  209. return -EINVAL;
  210. }
  211. break;
  212. case RADEON_INFO_NUM_TILE_PIPES:
  213. if (rdev->family >= CHIP_CAYMAN)
  214. value = rdev->config.cayman.max_tile_pipes;
  215. else if (rdev->family >= CHIP_CEDAR)
  216. value = rdev->config.evergreen.max_tile_pipes;
  217. else if (rdev->family >= CHIP_RV770)
  218. value = rdev->config.rv770.max_tile_pipes;
  219. else if (rdev->family >= CHIP_R600)
  220. value = rdev->config.r600.max_tile_pipes;
  221. else {
  222. return -EINVAL;
  223. }
  224. break;
  225. case RADEON_INFO_FUSION_GART_WORKING:
  226. value = 1;
  227. break;
  228. case RADEON_INFO_BACKEND_MAP:
  229. if (rdev->family >= CHIP_CAYMAN)
  230. value = rdev->config.cayman.backend_map;
  231. else if (rdev->family >= CHIP_CEDAR)
  232. value = rdev->config.evergreen.backend_map;
  233. else if (rdev->family >= CHIP_RV770)
  234. value = rdev->config.rv770.backend_map;
  235. else if (rdev->family >= CHIP_R600)
  236. value = rdev->config.r600.backend_map;
  237. else {
  238. return -EINVAL;
  239. }
  240. break;
  241. case RADEON_INFO_VA_START:
  242. /* this is where we report if vm is supported or not */
  243. if (rdev->family < CHIP_CAYMAN)
  244. return -EINVAL;
  245. value = RADEON_VA_RESERVED_SIZE;
  246. break;
  247. case RADEON_INFO_IB_VM_MAX_SIZE:
  248. /* this is where we report if vm is supported or not */
  249. if (rdev->family < CHIP_CAYMAN)
  250. return -EINVAL;
  251. value = RADEON_IB_VM_MAX_SIZE;
  252. break;
  253. case RADEON_INFO_MAX_PIPES:
  254. if (rdev->family >= CHIP_CAYMAN)
  255. value = rdev->config.cayman.max_pipes_per_simd;
  256. else if (rdev->family >= CHIP_CEDAR)
  257. value = rdev->config.evergreen.max_pipes;
  258. else if (rdev->family >= CHIP_RV770)
  259. value = rdev->config.rv770.max_pipes;
  260. else if (rdev->family >= CHIP_R600)
  261. value = rdev->config.r600.max_pipes;
  262. else {
  263. return -EINVAL;
  264. }
  265. break;
  266. default:
  267. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  268. return -EINVAL;
  269. }
  270. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  271. DRM_ERROR("copy_to_user\n");
  272. return -EFAULT;
  273. }
  274. return 0;
  275. }
  276. /*
  277. * Outdated mess for old drm with Xorg being in charge (void function now).
  278. */
  279. int radeon_driver_firstopen_kms(struct drm_device *dev)
  280. {
  281. return 0;
  282. }
  283. void radeon_driver_lastclose_kms(struct drm_device *dev)
  284. {
  285. vga_switcheroo_process_delayed_switch();
  286. }
  287. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  288. {
  289. struct radeon_device *rdev = dev->dev_private;
  290. file_priv->driver_priv = NULL;
  291. /* new gpu have virtual address space support */
  292. if (rdev->family >= CHIP_CAYMAN) {
  293. struct radeon_fpriv *fpriv;
  294. int r;
  295. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  296. if (unlikely(!fpriv)) {
  297. return -ENOMEM;
  298. }
  299. r = radeon_vm_init(rdev, &fpriv->vm);
  300. if (r) {
  301. radeon_vm_fini(rdev, &fpriv->vm);
  302. kfree(fpriv);
  303. return r;
  304. }
  305. file_priv->driver_priv = fpriv;
  306. }
  307. return 0;
  308. }
  309. void radeon_driver_postclose_kms(struct drm_device *dev,
  310. struct drm_file *file_priv)
  311. {
  312. struct radeon_device *rdev = dev->dev_private;
  313. /* new gpu have virtual address space support */
  314. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  315. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  316. radeon_vm_fini(rdev, &fpriv->vm);
  317. kfree(fpriv);
  318. file_priv->driver_priv = NULL;
  319. }
  320. }
  321. void radeon_driver_preclose_kms(struct drm_device *dev,
  322. struct drm_file *file_priv)
  323. {
  324. struct radeon_device *rdev = dev->dev_private;
  325. if (rdev->hyperz_filp == file_priv)
  326. rdev->hyperz_filp = NULL;
  327. if (rdev->cmask_filp == file_priv)
  328. rdev->cmask_filp = NULL;
  329. }
  330. /*
  331. * VBlank related functions.
  332. */
  333. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  334. {
  335. struct radeon_device *rdev = dev->dev_private;
  336. if (crtc < 0 || crtc >= rdev->num_crtc) {
  337. DRM_ERROR("Invalid crtc %d\n", crtc);
  338. return -EINVAL;
  339. }
  340. return radeon_get_vblank_counter(rdev, crtc);
  341. }
  342. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  343. {
  344. struct radeon_device *rdev = dev->dev_private;
  345. if (crtc < 0 || crtc >= rdev->num_crtc) {
  346. DRM_ERROR("Invalid crtc %d\n", crtc);
  347. return -EINVAL;
  348. }
  349. rdev->irq.crtc_vblank_int[crtc] = true;
  350. return radeon_irq_set(rdev);
  351. }
  352. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  353. {
  354. struct radeon_device *rdev = dev->dev_private;
  355. if (crtc < 0 || crtc >= rdev->num_crtc) {
  356. DRM_ERROR("Invalid crtc %d\n", crtc);
  357. return;
  358. }
  359. rdev->irq.crtc_vblank_int[crtc] = false;
  360. radeon_irq_set(rdev);
  361. }
  362. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  363. int *max_error,
  364. struct timeval *vblank_time,
  365. unsigned flags)
  366. {
  367. struct drm_crtc *drmcrtc;
  368. struct radeon_device *rdev = dev->dev_private;
  369. if (crtc < 0 || crtc >= dev->num_crtcs) {
  370. DRM_ERROR("Invalid crtc %d\n", crtc);
  371. return -EINVAL;
  372. }
  373. /* Get associated drm_crtc: */
  374. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  375. /* Helper routine in DRM core does all the work: */
  376. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  377. vblank_time, flags,
  378. drmcrtc);
  379. }
  380. /*
  381. * IOCTL.
  382. */
  383. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  384. struct drm_file *file_priv)
  385. {
  386. /* Not valid in KMS. */
  387. return -EINVAL;
  388. }
  389. #define KMS_INVALID_IOCTL(name) \
  390. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  391. { \
  392. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  393. return -EINVAL; \
  394. }
  395. /*
  396. * All these ioctls are invalid in kms world.
  397. */
  398. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  399. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  400. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  401. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  402. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  403. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  404. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  405. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  406. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  407. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  408. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  409. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  410. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  411. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  412. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  413. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  414. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  415. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  416. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  417. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  418. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  419. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  420. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  421. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  422. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  423. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  424. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  425. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  426. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  427. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  428. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  429. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  430. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  431. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  432. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  433. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  434. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  435. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  436. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  437. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  438. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  439. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  440. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  441. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  442. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  443. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  444. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  445. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  446. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  447. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  448. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  449. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  450. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  451. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  452. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  453. /* KMS */
  454. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  455. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  456. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  457. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  458. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  459. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  460. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  461. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  462. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  463. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  464. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  465. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  466. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  467. };
  468. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);