hdmi.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <video/omapdss.h>
  34. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  35. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  36. #include <sound/soc.h>
  37. #include <sound/pcm_params.h>
  38. #include "ti_hdmi_4xxx_ip.h"
  39. #endif
  40. #include "ti_hdmi.h"
  41. #include "dss.h"
  42. #include "dss_features.h"
  43. #define HDMI_WP 0x0
  44. #define HDMI_CORE_SYS 0x400
  45. #define HDMI_CORE_AV 0x900
  46. #define HDMI_PLLCTRL 0x200
  47. #define HDMI_PHY 0x300
  48. /* HDMI EDID Length move this */
  49. #define HDMI_EDID_MAX_LENGTH 256
  50. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  51. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  52. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  53. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  54. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  55. #define OMAP_HDMI_TIMINGS_NB 34
  56. static struct {
  57. struct mutex lock;
  58. struct omap_display_platform_data *pdata;
  59. struct platform_device *pdev;
  60. struct hdmi_ip_data ip_data;
  61. int code;
  62. int mode;
  63. u8 edid[HDMI_EDID_MAX_LENGTH];
  64. u8 edid_set;
  65. bool custom_set;
  66. struct clk *sys_clk;
  67. } hdmi;
  68. /*
  69. * Logic for the below structure :
  70. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  71. * There is a correspondence between CEA/VESA timing and code, please
  72. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  73. *
  74. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  75. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  76. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  77. * with code_vesa. Code_index is used for back mapping, that is once EDID
  78. * is read from the TV, EDID is parsed to find the timing values and then
  79. * map it to corresponding CEA or VESA index.
  80. */
  81. static const struct hdmi_timings cea_vesa_timings[OMAP_HDMI_TIMINGS_NB] = {
  82. { {640, 480, 25200, 96, 16, 48, 2, 10, 33} , 0 , 0},
  83. { {1280, 720, 74250, 40, 440, 220, 5, 5, 20}, 1, 1},
  84. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1},
  85. { {720, 480, 27027, 62, 16, 60, 6, 9, 30}, 0, 0},
  86. { {2880, 576, 108000, 256, 48, 272, 5, 5, 39}, 0, 0},
  87. { {1440, 240, 27027, 124, 38, 114, 3, 4, 15}, 0, 0},
  88. { {1440, 288, 27000, 126, 24, 138, 3, 2, 19}, 0, 0},
  89. { {1920, 540, 74250, 44, 528, 148, 5, 2, 15}, 1, 1},
  90. { {1920, 540, 74250, 44, 88, 148, 5, 2, 15}, 1, 1},
  91. { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36}, 1, 1},
  92. { {720, 576, 27000, 64, 12, 68, 5, 5, 39}, 0, 0},
  93. { {1440, 576, 54000, 128, 24, 136, 5, 5, 39}, 0, 0},
  94. { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36}, 1, 1},
  95. { {2880, 480, 108108, 248, 64, 240, 6, 9, 30}, 0, 0},
  96. { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36}, 1, 1},
  97. /* VESA From Here */
  98. { {640, 480, 25175, 96, 16, 48, 2 , 11, 31}, 0, 0},
  99. { {800, 600, 40000, 128, 40, 88, 4 , 1, 23}, 1, 1},
  100. { {848, 480, 33750, 112, 16, 112, 8 , 6, 23}, 1, 1},
  101. { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20}, 1, 0},
  102. { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22}, 1, 0},
  103. { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18}, 1, 1},
  104. { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36}, 1, 1},
  105. { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38}, 1, 1},
  106. { {1024, 768, 65000, 136, 24, 160, 6, 3, 29}, 0, 0},
  107. { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32}, 1, 0},
  108. { {1440, 900, 106500, 152, 80, 232, 6, 3, 25}, 1, 0},
  109. { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30}, 1, 0},
  110. { {1366, 768, 85500, 143, 70, 213, 3, 3, 24}, 1, 1},
  111. { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36}, 1, 1},
  112. { {1280, 768, 68250, 32, 48, 80, 7, 3, 12}, 0, 1},
  113. { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23}, 0, 1},
  114. { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21}, 0, 1},
  115. { {1280, 800, 79500, 32, 48, 80, 6, 3, 14}, 0, 1},
  116. { {1280, 720, 74250, 40, 110, 220, 5, 5, 20}, 1, 1}
  117. };
  118. /*
  119. * This is a static mapping array which maps the timing values
  120. * with corresponding CEA / VESA code
  121. */
  122. static const int code_index[OMAP_HDMI_TIMINGS_NB] = {
  123. 1, 19, 4, 2, 37, 6, 21, 20, 5, 16, 17, 29, 31, 35, 32,
  124. /* <--15 CEA 17--> vesa*/
  125. 4, 9, 0xE, 0x17, 0x1C, 0x27, 0x20, 0x23, 0x10, 0x2A,
  126. 0X2F, 0x3A, 0X51, 0X52, 0x16, 0x29, 0x39, 0x1B
  127. };
  128. /*
  129. * This is reverse static mapping which maps the CEA / VESA code
  130. * to the corresponding timing values
  131. */
  132. static const int code_cea[39] = {
  133. -1, 0, 3, 3, 2, 8, 5, 5, -1, -1,
  134. -1, -1, -1, -1, -1, -1, 9, 10, 10, 1,
  135. 7, 6, 6, -1, -1, -1, -1, -1, -1, 11,
  136. 11, 12, 14, -1, -1, 13, 13, 4, 4
  137. };
  138. static const int code_vesa[85] = {
  139. -1, -1, -1, -1, 15, -1, -1, -1, -1, 16,
  140. -1, -1, -1, -1, 17, -1, 23, -1, -1, -1,
  141. -1, -1, 29, 18, -1, -1, -1, 32, 19, -1,
  142. -1, -1, 21, -1, -1, 22, -1, -1, -1, 20,
  143. -1, 30, 24, -1, -1, -1, -1, 25, -1, -1,
  144. -1, -1, -1, -1, -1, -1, -1, 31, 26, -1,
  145. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  146. -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
  147. -1, 27, 28, -1, 33};
  148. static const u8 edid_header[8] = {0x0, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x0};
  149. static int hdmi_runtime_get(void)
  150. {
  151. int r;
  152. DSSDBG("hdmi_runtime_get\n");
  153. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  154. WARN_ON(r < 0);
  155. return r < 0 ? r : 0;
  156. }
  157. static void hdmi_runtime_put(void)
  158. {
  159. int r;
  160. DSSDBG("hdmi_runtime_put\n");
  161. r = pm_runtime_put(&hdmi.pdev->dev);
  162. WARN_ON(r < 0);
  163. }
  164. int hdmi_init_display(struct omap_dss_device *dssdev)
  165. {
  166. DSSDBG("init_display\n");
  167. dss_init_hdmi_ip_ops(&hdmi.ip_data);
  168. return 0;
  169. }
  170. static void copy_hdmi_to_dss_timings(
  171. const struct hdmi_video_timings *hdmi_timings,
  172. struct omap_video_timings *timings)
  173. {
  174. timings->x_res = hdmi_timings->x_res;
  175. timings->y_res = hdmi_timings->y_res;
  176. timings->pixel_clock = hdmi_timings->pixel_clock;
  177. timings->hbp = hdmi_timings->hbp;
  178. timings->hfp = hdmi_timings->hfp;
  179. timings->hsw = hdmi_timings->hsw;
  180. timings->vbp = hdmi_timings->vbp;
  181. timings->vfp = hdmi_timings->vfp;
  182. timings->vsw = hdmi_timings->vsw;
  183. }
  184. static int get_timings_index(void)
  185. {
  186. int code;
  187. if (hdmi.mode == 0)
  188. code = code_vesa[hdmi.code];
  189. else
  190. code = code_cea[hdmi.code];
  191. if (code == -1) {
  192. /* HDMI code 4 corresponds to 640 * 480 VGA */
  193. hdmi.code = 4;
  194. /* DVI mode 1 corresponds to HDMI 0 to DVI */
  195. hdmi.mode = HDMI_DVI;
  196. code = code_vesa[hdmi.code];
  197. }
  198. return code;
  199. }
  200. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  201. {
  202. int i = 0, code = -1, temp_vsync = 0, temp_hsync = 0;
  203. int timing_vsync = 0, timing_hsync = 0;
  204. struct hdmi_video_timings temp;
  205. struct hdmi_cm cm = {-1};
  206. DSSDBG("hdmi_get_code\n");
  207. for (i = 0; i < OMAP_HDMI_TIMINGS_NB; i++) {
  208. temp = cea_vesa_timings[i].timings;
  209. if ((temp.pixel_clock == timing->pixel_clock) &&
  210. (temp.x_res == timing->x_res) &&
  211. (temp.y_res == timing->y_res)) {
  212. temp_hsync = temp.hfp + temp.hsw + temp.hbp;
  213. timing_hsync = timing->hfp + timing->hsw + timing->hbp;
  214. temp_vsync = temp.vfp + temp.vsw + temp.vbp;
  215. timing_vsync = timing->vfp + timing->vsw + timing->vbp;
  216. DSSDBG("temp_hsync = %d , temp_vsync = %d"
  217. "timing_hsync = %d, timing_vsync = %d\n",
  218. temp_hsync, temp_hsync,
  219. timing_hsync, timing_vsync);
  220. if ((temp_hsync == timing_hsync) &&
  221. (temp_vsync == timing_vsync)) {
  222. code = i;
  223. cm.code = code_index[i];
  224. if (code < 14)
  225. cm.mode = HDMI_HDMI;
  226. else
  227. cm.mode = HDMI_DVI;
  228. DSSDBG("Hdmi_code = %d mode = %d\n",
  229. cm.code, cm.mode);
  230. break;
  231. }
  232. }
  233. }
  234. return cm;
  235. }
  236. static void get_horz_vert_timing_info(int current_descriptor_addrs, u8 *edid ,
  237. struct omap_video_timings *timings)
  238. {
  239. /* X and Y resolution */
  240. timings->x_res = (((edid[current_descriptor_addrs + 4] & 0xF0) << 4) |
  241. edid[current_descriptor_addrs + 2]);
  242. timings->y_res = (((edid[current_descriptor_addrs + 7] & 0xF0) << 4) |
  243. edid[current_descriptor_addrs + 5]);
  244. timings->pixel_clock = ((edid[current_descriptor_addrs + 1] << 8) |
  245. edid[current_descriptor_addrs]);
  246. timings->pixel_clock = 10 * timings->pixel_clock;
  247. /* HORIZONTAL FRONT PORCH */
  248. timings->hfp = edid[current_descriptor_addrs + 8] |
  249. ((edid[current_descriptor_addrs + 11] & 0xc0) << 2);
  250. /* HORIZONTAL SYNC WIDTH */
  251. timings->hsw = edid[current_descriptor_addrs + 9] |
  252. ((edid[current_descriptor_addrs + 11] & 0x30) << 4);
  253. /* HORIZONTAL BACK PORCH */
  254. timings->hbp = (((edid[current_descriptor_addrs + 4] & 0x0F) << 8) |
  255. edid[current_descriptor_addrs + 3]) -
  256. (timings->hfp + timings->hsw);
  257. /* VERTICAL FRONT PORCH */
  258. timings->vfp = ((edid[current_descriptor_addrs + 10] & 0xF0) >> 4) |
  259. ((edid[current_descriptor_addrs + 11] & 0x0f) << 2);
  260. /* VERTICAL SYNC WIDTH */
  261. timings->vsw = (edid[current_descriptor_addrs + 10] & 0x0F) |
  262. ((edid[current_descriptor_addrs + 11] & 0x03) << 4);
  263. /* VERTICAL BACK PORCH */
  264. timings->vbp = (((edid[current_descriptor_addrs + 7] & 0x0F) << 8) |
  265. edid[current_descriptor_addrs + 6]) -
  266. (timings->vfp + timings->vsw);
  267. }
  268. /* Description : This function gets the resolution information from EDID */
  269. static void get_edid_timing_data(u8 *edid)
  270. {
  271. u8 count;
  272. u16 current_descriptor_addrs;
  273. struct hdmi_cm cm;
  274. struct omap_video_timings edid_timings;
  275. /* search block 0, there are 4 DTDs arranged in priority order */
  276. for (count = 0; count < EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR; count++) {
  277. current_descriptor_addrs =
  278. EDID_DESCRIPTOR_BLOCK0_ADDRESS +
  279. count * EDID_TIMING_DESCRIPTOR_SIZE;
  280. get_horz_vert_timing_info(current_descriptor_addrs,
  281. edid, &edid_timings);
  282. cm = hdmi_get_code(&edid_timings);
  283. DSSDBG("Block0[%d] value matches code = %d , mode = %d\n",
  284. count, cm.code, cm.mode);
  285. if (cm.code == -1) {
  286. continue;
  287. } else {
  288. hdmi.code = cm.code;
  289. hdmi.mode = cm.mode;
  290. DSSDBG("code = %d , mode = %d\n",
  291. hdmi.code, hdmi.mode);
  292. return;
  293. }
  294. }
  295. if (edid[0x7e] != 0x00) {
  296. for (count = 0; count < EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR;
  297. count++) {
  298. current_descriptor_addrs =
  299. EDID_DESCRIPTOR_BLOCK1_ADDRESS +
  300. count * EDID_TIMING_DESCRIPTOR_SIZE;
  301. get_horz_vert_timing_info(current_descriptor_addrs,
  302. edid, &edid_timings);
  303. cm = hdmi_get_code(&edid_timings);
  304. DSSDBG("Block1[%d] value matches code = %d, mode = %d",
  305. count, cm.code, cm.mode);
  306. if (cm.code == -1) {
  307. continue;
  308. } else {
  309. hdmi.code = cm.code;
  310. hdmi.mode = cm.mode;
  311. DSSDBG("code = %d , mode = %d\n",
  312. hdmi.code, hdmi.mode);
  313. return;
  314. }
  315. }
  316. }
  317. DSSINFO("no valid timing found , falling back to VGA\n");
  318. hdmi.code = 4; /* setting default value of 640 480 VGA */
  319. hdmi.mode = HDMI_DVI;
  320. }
  321. static void hdmi_read_edid(struct omap_video_timings *dp)
  322. {
  323. int ret = 0, code;
  324. memset(hdmi.edid, 0, HDMI_EDID_MAX_LENGTH);
  325. if (!hdmi.edid_set)
  326. ret = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, hdmi.edid,
  327. HDMI_EDID_MAX_LENGTH);
  328. if (!ret) {
  329. if (!memcmp(hdmi.edid, edid_header, sizeof(edid_header))) {
  330. /* search for timings of default resolution */
  331. get_edid_timing_data(hdmi.edid);
  332. hdmi.edid_set = true;
  333. }
  334. } else {
  335. DSSWARN("failed to read E-EDID\n");
  336. }
  337. if (!hdmi.edid_set) {
  338. DSSINFO("fallback to VGA\n");
  339. hdmi.code = 4; /* setting default value of 640 480 VGA */
  340. hdmi.mode = HDMI_DVI;
  341. }
  342. code = get_timings_index();
  343. copy_hdmi_to_dss_timings(&cea_vesa_timings[code].timings, dp);
  344. }
  345. static void update_hdmi_timings(struct hdmi_config *cfg,
  346. struct omap_video_timings *timings, int code)
  347. {
  348. cfg->timings.timings.x_res = timings->x_res;
  349. cfg->timings.timings.y_res = timings->y_res;
  350. cfg->timings.timings.hbp = timings->hbp;
  351. cfg->timings.timings.hfp = timings->hfp;
  352. cfg->timings.timings.hsw = timings->hsw;
  353. cfg->timings.timings.vbp = timings->vbp;
  354. cfg->timings.timings.vfp = timings->vfp;
  355. cfg->timings.timings.vsw = timings->vsw;
  356. cfg->timings.timings.pixel_clock = timings->pixel_clock;
  357. cfg->timings.vsync_pol = cea_vesa_timings[code].vsync_pol;
  358. cfg->timings.hsync_pol = cea_vesa_timings[code].hsync_pol;
  359. }
  360. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  361. struct hdmi_pll_info *pi)
  362. {
  363. unsigned long clkin, refclk;
  364. u32 mf;
  365. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  366. /*
  367. * Input clock is predivided by N + 1
  368. * out put of which is reference clk
  369. */
  370. pi->regn = dssdev->clocks.hdmi.regn;
  371. refclk = clkin / (pi->regn + 1);
  372. /*
  373. * multiplier is pixel_clk/ref_clk
  374. * Multiplying by 100 to avoid fractional part removal
  375. */
  376. pi->regm = (phy * 100 / (refclk)) / 100;
  377. pi->regm2 = dssdev->clocks.hdmi.regm2;
  378. /*
  379. * fractional multiplier is remainder of the difference between
  380. * multiplier and actual phy(required pixel clock thus should be
  381. * multiplied by 2^18(262144) divided by the reference clock
  382. */
  383. mf = (phy - pi->regm * refclk) * 262144;
  384. pi->regmf = mf / (refclk);
  385. /*
  386. * Dcofreq should be set to 1 if required pixel clock
  387. * is greater than 1000MHz
  388. */
  389. pi->dcofreq = phy > 1000 * 100;
  390. pi->regsd = ((pi->regm * clkin / 10) / ((pi->regn + 1) * 250) + 5) / 10;
  391. /* Set the reference clock to sysclk reference */
  392. pi->refsel = HDMI_REFSEL_SYSCLK;
  393. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  394. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  395. }
  396. static int hdmi_power_on(struct omap_dss_device *dssdev)
  397. {
  398. int r, code = 0;
  399. struct omap_video_timings *p;
  400. unsigned long phy;
  401. r = hdmi_runtime_get();
  402. if (r)
  403. return r;
  404. dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, 0);
  405. p = &dssdev->panel.timings;
  406. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n",
  407. dssdev->panel.timings.x_res,
  408. dssdev->panel.timings.y_res);
  409. if (!hdmi.custom_set) {
  410. DSSDBG("Read EDID as no EDID is not set on poweron\n");
  411. hdmi_read_edid(p);
  412. }
  413. code = get_timings_index();
  414. copy_hdmi_to_dss_timings(&cea_vesa_timings[code].timings,
  415. &dssdev->panel.timings);
  416. update_hdmi_timings(&hdmi.ip_data.cfg, p, code);
  417. phy = p->pixel_clock;
  418. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  419. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  420. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  421. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  422. if (r) {
  423. DSSDBG("Failed to lock PLL\n");
  424. goto err;
  425. }
  426. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  427. if (r) {
  428. DSSDBG("Failed to start PHY\n");
  429. goto err;
  430. }
  431. hdmi.ip_data.cfg.cm.mode = hdmi.mode;
  432. hdmi.ip_data.cfg.cm.code = hdmi.code;
  433. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  434. /* Make selection of HDMI in DSS */
  435. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  436. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  437. * DSI PLL source as the clock selected by DSI PLL might not be
  438. * sufficient for the resolution selected / that can be changed
  439. * dynamically by user. This can be moved to single location , say
  440. * Boardfile.
  441. */
  442. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  443. /* bypass TV gamma table */
  444. dispc_enable_gamma_table(0);
  445. /* tv size */
  446. dispc_set_digit_size(dssdev->panel.timings.x_res,
  447. dssdev->panel.timings.y_res);
  448. dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, 1);
  449. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 1);
  450. return 0;
  451. err:
  452. hdmi_runtime_put();
  453. return -EIO;
  454. }
  455. static void hdmi_power_off(struct omap_dss_device *dssdev)
  456. {
  457. dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, 0);
  458. hdmi.ip_data.ops->video_enable(&hdmi.ip_data, 0);
  459. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  460. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  461. hdmi_runtime_put();
  462. hdmi.edid_set = 0;
  463. }
  464. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  465. struct omap_video_timings *timings)
  466. {
  467. struct hdmi_cm cm;
  468. cm = hdmi_get_code(timings);
  469. if (cm.code == -1) {
  470. DSSERR("Invalid timing entered\n");
  471. return -EINVAL;
  472. }
  473. return 0;
  474. }
  475. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev)
  476. {
  477. struct hdmi_cm cm;
  478. hdmi.custom_set = 1;
  479. cm = hdmi_get_code(&dssdev->panel.timings);
  480. hdmi.code = cm.code;
  481. hdmi.mode = cm.mode;
  482. omapdss_hdmi_display_enable(dssdev);
  483. hdmi.custom_set = 0;
  484. }
  485. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  486. {
  487. int r = 0;
  488. DSSDBG("ENTER hdmi_display_enable\n");
  489. mutex_lock(&hdmi.lock);
  490. if (dssdev->manager == NULL) {
  491. DSSERR("failed to enable display: no manager\n");
  492. r = -ENODEV;
  493. goto err0;
  494. }
  495. r = omap_dss_start_device(dssdev);
  496. if (r) {
  497. DSSERR("failed to start device\n");
  498. goto err0;
  499. }
  500. if (dssdev->platform_enable) {
  501. r = dssdev->platform_enable(dssdev);
  502. if (r) {
  503. DSSERR("failed to enable GPIO's\n");
  504. goto err1;
  505. }
  506. }
  507. r = hdmi_power_on(dssdev);
  508. if (r) {
  509. DSSERR("failed to power on device\n");
  510. goto err2;
  511. }
  512. mutex_unlock(&hdmi.lock);
  513. return 0;
  514. err2:
  515. if (dssdev->platform_disable)
  516. dssdev->platform_disable(dssdev);
  517. err1:
  518. omap_dss_stop_device(dssdev);
  519. err0:
  520. mutex_unlock(&hdmi.lock);
  521. return r;
  522. }
  523. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  524. {
  525. DSSDBG("Enter hdmi_display_disable\n");
  526. mutex_lock(&hdmi.lock);
  527. hdmi_power_off(dssdev);
  528. if (dssdev->platform_disable)
  529. dssdev->platform_disable(dssdev);
  530. omap_dss_stop_device(dssdev);
  531. mutex_unlock(&hdmi.lock);
  532. }
  533. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  534. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  535. static int hdmi_audio_hw_params(struct hdmi_ip_data *ip_data,
  536. struct snd_pcm_substream *substream,
  537. struct snd_pcm_hw_params *params,
  538. struct snd_soc_dai *dai)
  539. {
  540. struct hdmi_audio_format audio_format;
  541. struct hdmi_audio_dma audio_dma;
  542. struct hdmi_core_audio_config core_cfg;
  543. struct hdmi_core_infoframe_audio aud_if_cfg;
  544. int err, n, cts;
  545. enum hdmi_core_audio_sample_freq sample_freq;
  546. switch (params_format(params)) {
  547. case SNDRV_PCM_FORMAT_S16_LE:
  548. core_cfg.i2s_cfg.word_max_length =
  549. HDMI_AUDIO_I2S_MAX_WORD_20BITS;
  550. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_16_BITS;
  551. core_cfg.i2s_cfg.in_length_bits =
  552. HDMI_AUDIO_I2S_INPUT_LENGTH_16;
  553. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  554. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  555. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  556. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  557. audio_dma.transfer_size = 0x10;
  558. break;
  559. case SNDRV_PCM_FORMAT_S24_LE:
  560. core_cfg.i2s_cfg.word_max_length =
  561. HDMI_AUDIO_I2S_MAX_WORD_24BITS;
  562. core_cfg.i2s_cfg.word_length = HDMI_AUDIO_I2S_CHST_WORD_24_BITS;
  563. core_cfg.i2s_cfg.in_length_bits =
  564. HDMI_AUDIO_I2S_INPUT_LENGTH_24;
  565. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  566. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  567. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  568. core_cfg.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  569. audio_dma.transfer_size = 0x20;
  570. break;
  571. default:
  572. return -EINVAL;
  573. }
  574. switch (params_rate(params)) {
  575. case 32000:
  576. sample_freq = HDMI_AUDIO_FS_32000;
  577. break;
  578. case 44100:
  579. sample_freq = HDMI_AUDIO_FS_44100;
  580. break;
  581. case 48000:
  582. sample_freq = HDMI_AUDIO_FS_48000;
  583. break;
  584. default:
  585. return -EINVAL;
  586. }
  587. err = hdmi_config_audio_acr(ip_data, params_rate(params), &n, &cts);
  588. if (err < 0)
  589. return err;
  590. /* Audio wrapper config */
  591. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  592. audio_format.active_chnnls_msk = 0x03;
  593. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  594. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  595. /* Disable start/stop signals of IEC 60958 blocks */
  596. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF;
  597. audio_dma.block_size = 0xC0;
  598. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  599. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  600. hdmi_wp_audio_config_dma(ip_data, &audio_dma);
  601. hdmi_wp_audio_config_format(ip_data, &audio_format);
  602. /*
  603. * I2S config
  604. */
  605. core_cfg.i2s_cfg.en_high_bitrate_aud = false;
  606. /* Only used with high bitrate audio */
  607. core_cfg.i2s_cfg.cbit_order = false;
  608. /* Serial data and word select should change on sck rising edge */
  609. core_cfg.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  610. core_cfg.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  611. /* Set I2S word select polarity */
  612. core_cfg.i2s_cfg.ws_polarity = HDMI_AUDIO_I2S_WS_POLARITY_LOW_IS_LEFT;
  613. core_cfg.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  614. /* Set serial data to word select shift. See Phillips spec. */
  615. core_cfg.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  616. /* Enable one of the four available serial data channels */
  617. core_cfg.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  618. /* Core audio config */
  619. core_cfg.freq_sample = sample_freq;
  620. core_cfg.n = n;
  621. core_cfg.cts = cts;
  622. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  623. core_cfg.aud_par_busclk = 0;
  624. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  625. core_cfg.use_mclk = false;
  626. } else {
  627. core_cfg.aud_par_busclk = (((128 * 31) - 1) << 8);
  628. core_cfg.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  629. core_cfg.use_mclk = true;
  630. core_cfg.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  631. }
  632. core_cfg.layout = HDMI_AUDIO_LAYOUT_2CH;
  633. core_cfg.en_spdif = false;
  634. /* Use sample frequency from channel status word */
  635. core_cfg.fs_override = true;
  636. /* Enable ACR packets */
  637. core_cfg.en_acr_pkt = true;
  638. /* Disable direct streaming digital audio */
  639. core_cfg.en_dsd_audio = false;
  640. /* Use parallel audio interface */
  641. core_cfg.en_parallel_aud_input = true;
  642. hdmi_core_audio_config(ip_data, &core_cfg);
  643. /*
  644. * Configure packet
  645. * info frame audio see doc CEA861-D page 74
  646. */
  647. aud_if_cfg.db1_coding_type = HDMI_INFOFRAME_AUDIO_DB1CT_FROM_STREAM;
  648. aud_if_cfg.db1_channel_count = 2;
  649. aud_if_cfg.db2_sample_freq = HDMI_INFOFRAME_AUDIO_DB2SF_FROM_STREAM;
  650. aud_if_cfg.db2_sample_size = HDMI_INFOFRAME_AUDIO_DB2SS_FROM_STREAM;
  651. aud_if_cfg.db4_channel_alloc = 0x00;
  652. aud_if_cfg.db5_downmix_inh = false;
  653. aud_if_cfg.db5_lsv = 0;
  654. hdmi_core_audio_infoframe_config(ip_data, &aud_if_cfg);
  655. return 0;
  656. }
  657. static int hdmi_audio_startup(struct snd_pcm_substream *substream,
  658. struct snd_soc_dai *dai)
  659. {
  660. if (!hdmi.mode) {
  661. pr_err("Current video settings do not support audio.\n");
  662. return -EIO;
  663. }
  664. return 0;
  665. }
  666. static struct snd_soc_codec_driver hdmi_audio_codec_drv = {
  667. };
  668. static struct snd_soc_dai_ops hdmi_audio_codec_ops = {
  669. .hw_params = hdmi_audio_hw_params,
  670. .trigger = hdmi_audio_trigger,
  671. .startup = hdmi_audio_startup,
  672. };
  673. static struct snd_soc_dai_driver hdmi_codec_dai_drv = {
  674. .name = "hdmi-audio-codec",
  675. .playback = {
  676. .channels_min = 2,
  677. .channels_max = 2,
  678. .rates = SNDRV_PCM_RATE_32000 |
  679. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
  680. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  681. SNDRV_PCM_FMTBIT_S24_LE,
  682. },
  683. .ops = &hdmi_audio_codec_ops,
  684. };
  685. #endif
  686. static int hdmi_get_clocks(struct platform_device *pdev)
  687. {
  688. struct clk *clk;
  689. clk = clk_get(&pdev->dev, "sys_clk");
  690. if (IS_ERR(clk)) {
  691. DSSERR("can't get sys_clk\n");
  692. return PTR_ERR(clk);
  693. }
  694. hdmi.sys_clk = clk;
  695. return 0;
  696. }
  697. static void hdmi_put_clocks(void)
  698. {
  699. if (hdmi.sys_clk)
  700. clk_put(hdmi.sys_clk);
  701. }
  702. /* HDMI HW IP initialisation */
  703. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  704. {
  705. struct resource *hdmi_mem;
  706. int r;
  707. hdmi.pdata = pdev->dev.platform_data;
  708. hdmi.pdev = pdev;
  709. mutex_init(&hdmi.lock);
  710. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  711. if (!hdmi_mem) {
  712. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  713. return -EINVAL;
  714. }
  715. /* Base address taken from platform */
  716. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  717. resource_size(hdmi_mem));
  718. if (!hdmi.ip_data.base_wp) {
  719. DSSERR("can't ioremap WP\n");
  720. return -ENOMEM;
  721. }
  722. r = hdmi_get_clocks(pdev);
  723. if (r) {
  724. iounmap(hdmi.ip_data.base_wp);
  725. return r;
  726. }
  727. pm_runtime_enable(&pdev->dev);
  728. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  729. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  730. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  731. hdmi.ip_data.phy_offset = HDMI_PHY;
  732. hdmi_panel_init();
  733. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  734. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  735. /* Register ASoC codec DAI */
  736. r = snd_soc_register_codec(&pdev->dev, &hdmi_audio_codec_drv,
  737. &hdmi_codec_dai_drv, 1);
  738. if (r) {
  739. DSSERR("can't register ASoC HDMI audio codec\n");
  740. return r;
  741. }
  742. #endif
  743. return 0;
  744. }
  745. static int omapdss_hdmihw_remove(struct platform_device *pdev)
  746. {
  747. hdmi_panel_exit();
  748. #if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
  749. defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
  750. snd_soc_unregister_codec(&pdev->dev);
  751. #endif
  752. pm_runtime_disable(&pdev->dev);
  753. hdmi_put_clocks();
  754. iounmap(hdmi.ip_data.base_wp);
  755. return 0;
  756. }
  757. static int hdmi_runtime_suspend(struct device *dev)
  758. {
  759. clk_disable(hdmi.sys_clk);
  760. dispc_runtime_put();
  761. dss_runtime_put();
  762. return 0;
  763. }
  764. static int hdmi_runtime_resume(struct device *dev)
  765. {
  766. int r;
  767. r = dss_runtime_get();
  768. if (r < 0)
  769. goto err_get_dss;
  770. r = dispc_runtime_get();
  771. if (r < 0)
  772. goto err_get_dispc;
  773. clk_enable(hdmi.sys_clk);
  774. return 0;
  775. err_get_dispc:
  776. dss_runtime_put();
  777. err_get_dss:
  778. return r;
  779. }
  780. static const struct dev_pm_ops hdmi_pm_ops = {
  781. .runtime_suspend = hdmi_runtime_suspend,
  782. .runtime_resume = hdmi_runtime_resume,
  783. };
  784. static struct platform_driver omapdss_hdmihw_driver = {
  785. .probe = omapdss_hdmihw_probe,
  786. .remove = omapdss_hdmihw_remove,
  787. .driver = {
  788. .name = "omapdss_hdmi",
  789. .owner = THIS_MODULE,
  790. .pm = &hdmi_pm_ops,
  791. },
  792. };
  793. int hdmi_init_platform_driver(void)
  794. {
  795. return platform_driver_register(&omapdss_hdmihw_driver);
  796. }
  797. void hdmi_uninit_platform_driver(void)
  798. {
  799. return platform_driver_unregister(&omapdss_hdmihw_driver);
  800. }