cik.c 133 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. /* GFX */
  35. #define CIK_PFP_UCODE_SIZE 2144
  36. #define CIK_ME_UCODE_SIZE 2144
  37. #define CIK_CE_UCODE_SIZE 2144
  38. /* compute */
  39. #define CIK_MEC_UCODE_SIZE 4192
  40. /* interrupts */
  41. #define BONAIRE_RLC_UCODE_SIZE 2048
  42. #define KB_RLC_UCODE_SIZE 2560
  43. #define KV_RLC_UCODE_SIZE 2560
  44. /* gddr controller */
  45. #define CIK_MC_UCODE_SIZE 7866
  46. /* sdma */
  47. #define CIK_SDMA_UCODE_SIZE 1050
  48. #define CIK_SDMA_UCODE_VERSION 64
  49. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  50. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  51. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  52. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  53. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  54. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  55. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  59. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  60. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  61. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  65. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  66. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  67. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  68. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  69. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  70. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  71. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  72. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  73. #define BONAIRE_IO_MC_REGS_SIZE 36
  74. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  75. {
  76. {0x00000070, 0x04400000},
  77. {0x00000071, 0x80c01803},
  78. {0x00000072, 0x00004004},
  79. {0x00000073, 0x00000100},
  80. {0x00000074, 0x00ff0000},
  81. {0x00000075, 0x34000000},
  82. {0x00000076, 0x08000014},
  83. {0x00000077, 0x00cc08ec},
  84. {0x00000078, 0x00000400},
  85. {0x00000079, 0x00000000},
  86. {0x0000007a, 0x04090000},
  87. {0x0000007c, 0x00000000},
  88. {0x0000007e, 0x4408a8e8},
  89. {0x0000007f, 0x00000304},
  90. {0x00000080, 0x00000000},
  91. {0x00000082, 0x00000001},
  92. {0x00000083, 0x00000002},
  93. {0x00000084, 0xf3e4f400},
  94. {0x00000085, 0x052024e3},
  95. {0x00000087, 0x00000000},
  96. {0x00000088, 0x01000000},
  97. {0x0000008a, 0x1c0a0000},
  98. {0x0000008b, 0xff010000},
  99. {0x0000008d, 0xffffefff},
  100. {0x0000008e, 0xfff3efff},
  101. {0x0000008f, 0xfff3efbf},
  102. {0x00000092, 0xf7ffffff},
  103. {0x00000093, 0xffffff7f},
  104. {0x00000095, 0x00101101},
  105. {0x00000096, 0x00000fff},
  106. {0x00000097, 0x00116fff},
  107. {0x00000098, 0x60010000},
  108. {0x00000099, 0x10010000},
  109. {0x0000009a, 0x00006000},
  110. {0x0000009b, 0x00001000},
  111. {0x0000009f, 0x00b48000}
  112. };
  113. /* ucode loading */
  114. /**
  115. * ci_mc_load_microcode - load MC ucode into the hw
  116. *
  117. * @rdev: radeon_device pointer
  118. *
  119. * Load the GDDR MC ucode into the hw (CIK).
  120. * Returns 0 on success, error on failure.
  121. */
  122. static int ci_mc_load_microcode(struct radeon_device *rdev)
  123. {
  124. const __be32 *fw_data;
  125. u32 running, blackout = 0;
  126. u32 *io_mc_regs;
  127. int i, ucode_size, regs_size;
  128. if (!rdev->mc_fw)
  129. return -EINVAL;
  130. switch (rdev->family) {
  131. case CHIP_BONAIRE:
  132. default:
  133. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  134. ucode_size = CIK_MC_UCODE_SIZE;
  135. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  136. break;
  137. }
  138. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  139. if (running == 0) {
  140. if (running) {
  141. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  142. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  143. }
  144. /* reset the engine and set to writable */
  145. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  146. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  147. /* load mc io regs */
  148. for (i = 0; i < regs_size; i++) {
  149. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  150. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  151. }
  152. /* load the MC ucode */
  153. fw_data = (const __be32 *)rdev->mc_fw->data;
  154. for (i = 0; i < ucode_size; i++)
  155. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  156. /* put the engine back into the active state */
  157. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  158. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  159. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  160. /* wait for training to complete */
  161. for (i = 0; i < rdev->usec_timeout; i++) {
  162. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  163. break;
  164. udelay(1);
  165. }
  166. for (i = 0; i < rdev->usec_timeout; i++) {
  167. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  168. break;
  169. udelay(1);
  170. }
  171. if (running)
  172. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  173. }
  174. return 0;
  175. }
  176. /**
  177. * cik_init_microcode - load ucode images from disk
  178. *
  179. * @rdev: radeon_device pointer
  180. *
  181. * Use the firmware interface to load the ucode images into
  182. * the driver (not loaded into hw).
  183. * Returns 0 on success, error on failure.
  184. */
  185. static int cik_init_microcode(struct radeon_device *rdev)
  186. {
  187. struct platform_device *pdev;
  188. const char *chip_name;
  189. size_t pfp_req_size, me_req_size, ce_req_size,
  190. mec_req_size, rlc_req_size, mc_req_size,
  191. sdma_req_size;
  192. char fw_name[30];
  193. int err;
  194. DRM_DEBUG("\n");
  195. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  196. err = IS_ERR(pdev);
  197. if (err) {
  198. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  199. return -EINVAL;
  200. }
  201. switch (rdev->family) {
  202. case CHIP_BONAIRE:
  203. chip_name = "BONAIRE";
  204. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  205. me_req_size = CIK_ME_UCODE_SIZE * 4;
  206. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  207. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  208. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  209. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  210. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  211. break;
  212. case CHIP_KAVERI:
  213. chip_name = "KAVERI";
  214. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  215. me_req_size = CIK_ME_UCODE_SIZE * 4;
  216. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  217. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  218. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  219. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  220. break;
  221. case CHIP_KABINI:
  222. chip_name = "KABINI";
  223. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  224. me_req_size = CIK_ME_UCODE_SIZE * 4;
  225. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  226. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  227. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  228. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  229. break;
  230. default: BUG();
  231. }
  232. DRM_INFO("Loading %s Microcode\n", chip_name);
  233. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  234. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  235. if (err)
  236. goto out;
  237. if (rdev->pfp_fw->size != pfp_req_size) {
  238. printk(KERN_ERR
  239. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  240. rdev->pfp_fw->size, fw_name);
  241. err = -EINVAL;
  242. goto out;
  243. }
  244. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  245. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  246. if (err)
  247. goto out;
  248. if (rdev->me_fw->size != me_req_size) {
  249. printk(KERN_ERR
  250. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  251. rdev->me_fw->size, fw_name);
  252. err = -EINVAL;
  253. }
  254. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  255. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  256. if (err)
  257. goto out;
  258. if (rdev->ce_fw->size != ce_req_size) {
  259. printk(KERN_ERR
  260. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  261. rdev->ce_fw->size, fw_name);
  262. err = -EINVAL;
  263. }
  264. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  265. err = request_firmware(&rdev->mec_fw, fw_name, &pdev->dev);
  266. if (err)
  267. goto out;
  268. if (rdev->mec_fw->size != mec_req_size) {
  269. printk(KERN_ERR
  270. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  271. rdev->mec_fw->size, fw_name);
  272. err = -EINVAL;
  273. }
  274. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  275. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  276. if (err)
  277. goto out;
  278. if (rdev->rlc_fw->size != rlc_req_size) {
  279. printk(KERN_ERR
  280. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  281. rdev->rlc_fw->size, fw_name);
  282. err = -EINVAL;
  283. }
  284. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  285. err = request_firmware(&rdev->sdma_fw, fw_name, &pdev->dev);
  286. if (err)
  287. goto out;
  288. if (rdev->sdma_fw->size != sdma_req_size) {
  289. printk(KERN_ERR
  290. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  291. rdev->sdma_fw->size, fw_name);
  292. err = -EINVAL;
  293. }
  294. /* No MC ucode on APUs */
  295. if (!(rdev->flags & RADEON_IS_IGP)) {
  296. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  297. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  298. if (err)
  299. goto out;
  300. if (rdev->mc_fw->size != mc_req_size) {
  301. printk(KERN_ERR
  302. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  303. rdev->mc_fw->size, fw_name);
  304. err = -EINVAL;
  305. }
  306. }
  307. out:
  308. platform_device_unregister(pdev);
  309. if (err) {
  310. if (err != -EINVAL)
  311. printk(KERN_ERR
  312. "cik_cp: Failed to load firmware \"%s\"\n",
  313. fw_name);
  314. release_firmware(rdev->pfp_fw);
  315. rdev->pfp_fw = NULL;
  316. release_firmware(rdev->me_fw);
  317. rdev->me_fw = NULL;
  318. release_firmware(rdev->ce_fw);
  319. rdev->ce_fw = NULL;
  320. release_firmware(rdev->rlc_fw);
  321. rdev->rlc_fw = NULL;
  322. release_firmware(rdev->mc_fw);
  323. rdev->mc_fw = NULL;
  324. }
  325. return err;
  326. }
  327. /*
  328. * Core functions
  329. */
  330. /**
  331. * cik_tiling_mode_table_init - init the hw tiling table
  332. *
  333. * @rdev: radeon_device pointer
  334. *
  335. * Starting with SI, the tiling setup is done globally in a
  336. * set of 32 tiling modes. Rather than selecting each set of
  337. * parameters per surface as on older asics, we just select
  338. * which index in the tiling table we want to use, and the
  339. * surface uses those parameters (CIK).
  340. */
  341. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  342. {
  343. const u32 num_tile_mode_states = 32;
  344. const u32 num_secondary_tile_mode_states = 16;
  345. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  346. u32 num_pipe_configs;
  347. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  348. rdev->config.cik.max_shader_engines;
  349. switch (rdev->config.cik.mem_row_size_in_kb) {
  350. case 1:
  351. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  352. break;
  353. case 2:
  354. default:
  355. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  356. break;
  357. case 4:
  358. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  359. break;
  360. }
  361. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  362. if (num_pipe_configs > 8)
  363. num_pipe_configs = 8; /* ??? */
  364. if (num_pipe_configs == 8) {
  365. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  366. switch (reg_offset) {
  367. case 0:
  368. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  369. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  370. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  371. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  372. break;
  373. case 1:
  374. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  375. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  376. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  377. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  378. break;
  379. case 2:
  380. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  383. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  384. break;
  385. case 3:
  386. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  387. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  388. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  389. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  390. break;
  391. case 4:
  392. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  393. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  395. TILE_SPLIT(split_equal_to_row_size));
  396. break;
  397. case 5:
  398. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  399. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  400. break;
  401. case 6:
  402. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  403. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  404. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  405. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  406. break;
  407. case 7:
  408. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  409. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  411. TILE_SPLIT(split_equal_to_row_size));
  412. break;
  413. case 8:
  414. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  416. break;
  417. case 9:
  418. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  419. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  420. break;
  421. case 10:
  422. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  423. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  426. break;
  427. case 11:
  428. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  429. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  430. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  432. break;
  433. case 12:
  434. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  435. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  438. break;
  439. case 13:
  440. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  441. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  442. break;
  443. case 14:
  444. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  445. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  446. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  447. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  448. break;
  449. case 16:
  450. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  451. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  452. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  454. break;
  455. case 17:
  456. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  457. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  458. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  460. break;
  461. case 27:
  462. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  463. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  464. break;
  465. case 28:
  466. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  467. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  468. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  470. break;
  471. case 29:
  472. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  473. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  474. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  476. break;
  477. case 30:
  478. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  479. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  480. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  482. break;
  483. default:
  484. gb_tile_moden = 0;
  485. break;
  486. }
  487. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  488. }
  489. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  490. switch (reg_offset) {
  491. case 0:
  492. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  495. NUM_BANKS(ADDR_SURF_16_BANK));
  496. break;
  497. case 1:
  498. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  501. NUM_BANKS(ADDR_SURF_16_BANK));
  502. break;
  503. case 2:
  504. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  507. NUM_BANKS(ADDR_SURF_16_BANK));
  508. break;
  509. case 3:
  510. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  513. NUM_BANKS(ADDR_SURF_16_BANK));
  514. break;
  515. case 4:
  516. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  519. NUM_BANKS(ADDR_SURF_8_BANK));
  520. break;
  521. case 5:
  522. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  525. NUM_BANKS(ADDR_SURF_4_BANK));
  526. break;
  527. case 6:
  528. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  531. NUM_BANKS(ADDR_SURF_2_BANK));
  532. break;
  533. case 8:
  534. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  537. NUM_BANKS(ADDR_SURF_16_BANK));
  538. break;
  539. case 9:
  540. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  543. NUM_BANKS(ADDR_SURF_16_BANK));
  544. break;
  545. case 10:
  546. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  547. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  548. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  549. NUM_BANKS(ADDR_SURF_16_BANK));
  550. break;
  551. case 11:
  552. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  555. NUM_BANKS(ADDR_SURF_16_BANK));
  556. break;
  557. case 12:
  558. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  559. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  560. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  561. NUM_BANKS(ADDR_SURF_8_BANK));
  562. break;
  563. case 13:
  564. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  567. NUM_BANKS(ADDR_SURF_4_BANK));
  568. break;
  569. case 14:
  570. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  571. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  572. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  573. NUM_BANKS(ADDR_SURF_2_BANK));
  574. break;
  575. default:
  576. gb_tile_moden = 0;
  577. break;
  578. }
  579. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  580. }
  581. } else if (num_pipe_configs == 4) {
  582. if (num_rbs == 4) {
  583. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  584. switch (reg_offset) {
  585. case 0:
  586. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  587. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  590. break;
  591. case 1:
  592. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  594. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  595. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  596. break;
  597. case 2:
  598. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  599. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  601. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  602. break;
  603. case 3:
  604. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  605. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  607. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  608. break;
  609. case 4:
  610. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  611. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  612. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  613. TILE_SPLIT(split_equal_to_row_size));
  614. break;
  615. case 5:
  616. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  617. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  618. break;
  619. case 6:
  620. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  621. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  622. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  623. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  624. break;
  625. case 7:
  626. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  627. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  628. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  629. TILE_SPLIT(split_equal_to_row_size));
  630. break;
  631. case 8:
  632. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  633. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  634. break;
  635. case 9:
  636. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  637. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  638. break;
  639. case 10:
  640. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  641. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  643. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  644. break;
  645. case 11:
  646. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  647. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  648. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  649. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  650. break;
  651. case 12:
  652. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  653. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  656. break;
  657. case 13:
  658. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  659. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  660. break;
  661. case 14:
  662. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  663. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  664. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  665. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  666. break;
  667. case 16:
  668. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  669. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  670. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  672. break;
  673. case 17:
  674. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  675. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  676. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  677. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  678. break;
  679. case 27:
  680. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  681. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  682. break;
  683. case 28:
  684. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  685. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  686. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  687. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  688. break;
  689. case 29:
  690. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  691. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  692. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  694. break;
  695. case 30:
  696. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  697. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  698. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  699. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  700. break;
  701. default:
  702. gb_tile_moden = 0;
  703. break;
  704. }
  705. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  706. }
  707. } else if (num_rbs < 4) {
  708. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  709. switch (reg_offset) {
  710. case 0:
  711. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  712. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  713. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  714. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  715. break;
  716. case 1:
  717. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  718. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  719. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  720. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  721. break;
  722. case 2:
  723. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  724. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  725. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  726. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  727. break;
  728. case 3:
  729. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  730. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  731. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  733. break;
  734. case 4:
  735. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  736. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  737. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  738. TILE_SPLIT(split_equal_to_row_size));
  739. break;
  740. case 5:
  741. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  742. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  743. break;
  744. case 6:
  745. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  746. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  747. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  748. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  749. break;
  750. case 7:
  751. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  752. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  753. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  754. TILE_SPLIT(split_equal_to_row_size));
  755. break;
  756. case 8:
  757. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  758. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  759. break;
  760. case 9:
  761. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  763. break;
  764. case 10:
  765. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  766. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  767. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  768. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  769. break;
  770. case 11:
  771. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  772. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  773. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  775. break;
  776. case 12:
  777. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  778. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  779. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  781. break;
  782. case 13:
  783. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  784. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  785. break;
  786. case 14:
  787. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  788. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  789. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  791. break;
  792. case 16:
  793. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  794. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  795. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  797. break;
  798. case 17:
  799. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  800. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  801. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  802. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  803. break;
  804. case 27:
  805. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  806. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  807. break;
  808. case 28:
  809. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  810. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  811. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  813. break;
  814. case 29:
  815. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  816. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  817. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  818. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  819. break;
  820. case 30:
  821. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  822. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  823. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  824. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  825. break;
  826. default:
  827. gb_tile_moden = 0;
  828. break;
  829. }
  830. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  831. }
  832. }
  833. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  834. switch (reg_offset) {
  835. case 0:
  836. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  839. NUM_BANKS(ADDR_SURF_16_BANK));
  840. break;
  841. case 1:
  842. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  845. NUM_BANKS(ADDR_SURF_16_BANK));
  846. break;
  847. case 2:
  848. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  851. NUM_BANKS(ADDR_SURF_16_BANK));
  852. break;
  853. case 3:
  854. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  855. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  856. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  857. NUM_BANKS(ADDR_SURF_16_BANK));
  858. break;
  859. case 4:
  860. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  863. NUM_BANKS(ADDR_SURF_16_BANK));
  864. break;
  865. case 5:
  866. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  867. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  868. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  869. NUM_BANKS(ADDR_SURF_8_BANK));
  870. break;
  871. case 6:
  872. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  875. NUM_BANKS(ADDR_SURF_4_BANK));
  876. break;
  877. case 8:
  878. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  881. NUM_BANKS(ADDR_SURF_16_BANK));
  882. break;
  883. case 9:
  884. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  885. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  886. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  887. NUM_BANKS(ADDR_SURF_16_BANK));
  888. break;
  889. case 10:
  890. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  893. NUM_BANKS(ADDR_SURF_16_BANK));
  894. break;
  895. case 11:
  896. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  897. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  898. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  899. NUM_BANKS(ADDR_SURF_16_BANK));
  900. break;
  901. case 12:
  902. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  905. NUM_BANKS(ADDR_SURF_16_BANK));
  906. break;
  907. case 13:
  908. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  909. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  910. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  911. NUM_BANKS(ADDR_SURF_8_BANK));
  912. break;
  913. case 14:
  914. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  917. NUM_BANKS(ADDR_SURF_4_BANK));
  918. break;
  919. default:
  920. gb_tile_moden = 0;
  921. break;
  922. }
  923. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  924. }
  925. } else if (num_pipe_configs == 2) {
  926. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  927. switch (reg_offset) {
  928. case 0:
  929. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  930. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  931. PIPE_CONFIG(ADDR_SURF_P2) |
  932. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  933. break;
  934. case 1:
  935. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  936. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  937. PIPE_CONFIG(ADDR_SURF_P2) |
  938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  939. break;
  940. case 2:
  941. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  942. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  943. PIPE_CONFIG(ADDR_SURF_P2) |
  944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  945. break;
  946. case 3:
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  948. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  949. PIPE_CONFIG(ADDR_SURF_P2) |
  950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  951. break;
  952. case 4:
  953. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  955. PIPE_CONFIG(ADDR_SURF_P2) |
  956. TILE_SPLIT(split_equal_to_row_size));
  957. break;
  958. case 5:
  959. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  961. break;
  962. case 6:
  963. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  964. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  965. PIPE_CONFIG(ADDR_SURF_P2) |
  966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  967. break;
  968. case 7:
  969. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  970. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  971. PIPE_CONFIG(ADDR_SURF_P2) |
  972. TILE_SPLIT(split_equal_to_row_size));
  973. break;
  974. case 8:
  975. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  976. break;
  977. case 9:
  978. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  979. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  980. break;
  981. case 10:
  982. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  984. PIPE_CONFIG(ADDR_SURF_P2) |
  985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  986. break;
  987. case 11:
  988. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  989. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  990. PIPE_CONFIG(ADDR_SURF_P2) |
  991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  992. break;
  993. case 12:
  994. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  995. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  996. PIPE_CONFIG(ADDR_SURF_P2) |
  997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  998. break;
  999. case 13:
  1000. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1001. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1002. break;
  1003. case 14:
  1004. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1005. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1006. PIPE_CONFIG(ADDR_SURF_P2) |
  1007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1008. break;
  1009. case 16:
  1010. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1011. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1012. PIPE_CONFIG(ADDR_SURF_P2) |
  1013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1014. break;
  1015. case 17:
  1016. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1017. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1018. PIPE_CONFIG(ADDR_SURF_P2) |
  1019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1020. break;
  1021. case 27:
  1022. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1023. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1024. break;
  1025. case 28:
  1026. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1027. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1028. PIPE_CONFIG(ADDR_SURF_P2) |
  1029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1030. break;
  1031. case 29:
  1032. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1033. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1034. PIPE_CONFIG(ADDR_SURF_P2) |
  1035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1036. break;
  1037. case 30:
  1038. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1039. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1040. PIPE_CONFIG(ADDR_SURF_P2) |
  1041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1042. break;
  1043. default:
  1044. gb_tile_moden = 0;
  1045. break;
  1046. }
  1047. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1048. }
  1049. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1050. switch (reg_offset) {
  1051. case 0:
  1052. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1055. NUM_BANKS(ADDR_SURF_16_BANK));
  1056. break;
  1057. case 1:
  1058. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1061. NUM_BANKS(ADDR_SURF_16_BANK));
  1062. break;
  1063. case 2:
  1064. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1067. NUM_BANKS(ADDR_SURF_16_BANK));
  1068. break;
  1069. case 3:
  1070. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1073. NUM_BANKS(ADDR_SURF_16_BANK));
  1074. break;
  1075. case 4:
  1076. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1079. NUM_BANKS(ADDR_SURF_16_BANK));
  1080. break;
  1081. case 5:
  1082. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1085. NUM_BANKS(ADDR_SURF_16_BANK));
  1086. break;
  1087. case 6:
  1088. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1091. NUM_BANKS(ADDR_SURF_8_BANK));
  1092. break;
  1093. case 8:
  1094. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1097. NUM_BANKS(ADDR_SURF_16_BANK));
  1098. break;
  1099. case 9:
  1100. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1103. NUM_BANKS(ADDR_SURF_16_BANK));
  1104. break;
  1105. case 10:
  1106. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1109. NUM_BANKS(ADDR_SURF_16_BANK));
  1110. break;
  1111. case 11:
  1112. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1115. NUM_BANKS(ADDR_SURF_16_BANK));
  1116. break;
  1117. case 12:
  1118. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1121. NUM_BANKS(ADDR_SURF_16_BANK));
  1122. break;
  1123. case 13:
  1124. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1127. NUM_BANKS(ADDR_SURF_16_BANK));
  1128. break;
  1129. case 14:
  1130. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1133. NUM_BANKS(ADDR_SURF_8_BANK));
  1134. break;
  1135. default:
  1136. gb_tile_moden = 0;
  1137. break;
  1138. }
  1139. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1140. }
  1141. } else
  1142. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  1143. }
  1144. /**
  1145. * cik_select_se_sh - select which SE, SH to address
  1146. *
  1147. * @rdev: radeon_device pointer
  1148. * @se_num: shader engine to address
  1149. * @sh_num: sh block to address
  1150. *
  1151. * Select which SE, SH combinations to address. Certain
  1152. * registers are instanced per SE or SH. 0xffffffff means
  1153. * broadcast to all SEs or SHs (CIK).
  1154. */
  1155. static void cik_select_se_sh(struct radeon_device *rdev,
  1156. u32 se_num, u32 sh_num)
  1157. {
  1158. u32 data = INSTANCE_BROADCAST_WRITES;
  1159. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1160. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1161. else if (se_num == 0xffffffff)
  1162. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1163. else if (sh_num == 0xffffffff)
  1164. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1165. else
  1166. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1167. WREG32(GRBM_GFX_INDEX, data);
  1168. }
  1169. /**
  1170. * cik_create_bitmask - create a bitmask
  1171. *
  1172. * @bit_width: length of the mask
  1173. *
  1174. * create a variable length bit mask (CIK).
  1175. * Returns the bitmask.
  1176. */
  1177. static u32 cik_create_bitmask(u32 bit_width)
  1178. {
  1179. u32 i, mask = 0;
  1180. for (i = 0; i < bit_width; i++) {
  1181. mask <<= 1;
  1182. mask |= 1;
  1183. }
  1184. return mask;
  1185. }
  1186. /**
  1187. * cik_select_se_sh - select which SE, SH to address
  1188. *
  1189. * @rdev: radeon_device pointer
  1190. * @max_rb_num: max RBs (render backends) for the asic
  1191. * @se_num: number of SEs (shader engines) for the asic
  1192. * @sh_per_se: number of SH blocks per SE for the asic
  1193. *
  1194. * Calculates the bitmask of disabled RBs (CIK).
  1195. * Returns the disabled RB bitmask.
  1196. */
  1197. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  1198. u32 max_rb_num, u32 se_num,
  1199. u32 sh_per_se)
  1200. {
  1201. u32 data, mask;
  1202. data = RREG32(CC_RB_BACKEND_DISABLE);
  1203. if (data & 1)
  1204. data &= BACKEND_DISABLE_MASK;
  1205. else
  1206. data = 0;
  1207. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1208. data >>= BACKEND_DISABLE_SHIFT;
  1209. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  1210. return data & mask;
  1211. }
  1212. /**
  1213. * cik_setup_rb - setup the RBs on the asic
  1214. *
  1215. * @rdev: radeon_device pointer
  1216. * @se_num: number of SEs (shader engines) for the asic
  1217. * @sh_per_se: number of SH blocks per SE for the asic
  1218. * @max_rb_num: max RBs (render backends) for the asic
  1219. *
  1220. * Configures per-SE/SH RB registers (CIK).
  1221. */
  1222. static void cik_setup_rb(struct radeon_device *rdev,
  1223. u32 se_num, u32 sh_per_se,
  1224. u32 max_rb_num)
  1225. {
  1226. int i, j;
  1227. u32 data, mask;
  1228. u32 disabled_rbs = 0;
  1229. u32 enabled_rbs = 0;
  1230. for (i = 0; i < se_num; i++) {
  1231. for (j = 0; j < sh_per_se; j++) {
  1232. cik_select_se_sh(rdev, i, j);
  1233. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1234. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1235. }
  1236. }
  1237. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1238. mask = 1;
  1239. for (i = 0; i < max_rb_num; i++) {
  1240. if (!(disabled_rbs & mask))
  1241. enabled_rbs |= mask;
  1242. mask <<= 1;
  1243. }
  1244. for (i = 0; i < se_num; i++) {
  1245. cik_select_se_sh(rdev, i, 0xffffffff);
  1246. data = 0;
  1247. for (j = 0; j < sh_per_se; j++) {
  1248. switch (enabled_rbs & 3) {
  1249. case 1:
  1250. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1251. break;
  1252. case 2:
  1253. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1254. break;
  1255. case 3:
  1256. default:
  1257. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1258. break;
  1259. }
  1260. enabled_rbs >>= 2;
  1261. }
  1262. WREG32(PA_SC_RASTER_CONFIG, data);
  1263. }
  1264. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1265. }
  1266. /**
  1267. * cik_gpu_init - setup the 3D engine
  1268. *
  1269. * @rdev: radeon_device pointer
  1270. *
  1271. * Configures the 3D engine and tiling configuration
  1272. * registers so that the 3D engine is usable.
  1273. */
  1274. static void cik_gpu_init(struct radeon_device *rdev)
  1275. {
  1276. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  1277. u32 mc_shared_chmap, mc_arb_ramcfg;
  1278. u32 hdp_host_path_cntl;
  1279. u32 tmp;
  1280. int i, j;
  1281. switch (rdev->family) {
  1282. case CHIP_BONAIRE:
  1283. rdev->config.cik.max_shader_engines = 2;
  1284. rdev->config.cik.max_tile_pipes = 4;
  1285. rdev->config.cik.max_cu_per_sh = 7;
  1286. rdev->config.cik.max_sh_per_se = 1;
  1287. rdev->config.cik.max_backends_per_se = 2;
  1288. rdev->config.cik.max_texture_channel_caches = 4;
  1289. rdev->config.cik.max_gprs = 256;
  1290. rdev->config.cik.max_gs_threads = 32;
  1291. rdev->config.cik.max_hw_contexts = 8;
  1292. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1293. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1294. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1295. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1296. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1297. break;
  1298. case CHIP_KAVERI:
  1299. /* TODO */
  1300. break;
  1301. case CHIP_KABINI:
  1302. default:
  1303. rdev->config.cik.max_shader_engines = 1;
  1304. rdev->config.cik.max_tile_pipes = 2;
  1305. rdev->config.cik.max_cu_per_sh = 2;
  1306. rdev->config.cik.max_sh_per_se = 1;
  1307. rdev->config.cik.max_backends_per_se = 1;
  1308. rdev->config.cik.max_texture_channel_caches = 2;
  1309. rdev->config.cik.max_gprs = 256;
  1310. rdev->config.cik.max_gs_threads = 16;
  1311. rdev->config.cik.max_hw_contexts = 8;
  1312. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1313. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1314. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1315. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1316. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1317. break;
  1318. }
  1319. /* Initialize HDP */
  1320. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1321. WREG32((0x2c14 + j), 0x00000000);
  1322. WREG32((0x2c18 + j), 0x00000000);
  1323. WREG32((0x2c1c + j), 0x00000000);
  1324. WREG32((0x2c20 + j), 0x00000000);
  1325. WREG32((0x2c24 + j), 0x00000000);
  1326. }
  1327. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1328. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1329. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1330. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1331. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  1332. rdev->config.cik.mem_max_burst_length_bytes = 256;
  1333. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1334. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1335. if (rdev->config.cik.mem_row_size_in_kb > 4)
  1336. rdev->config.cik.mem_row_size_in_kb = 4;
  1337. /* XXX use MC settings? */
  1338. rdev->config.cik.shader_engine_tile_size = 32;
  1339. rdev->config.cik.num_gpus = 1;
  1340. rdev->config.cik.multi_gpu_tile_size = 64;
  1341. /* fix up row size */
  1342. gb_addr_config &= ~ROW_SIZE_MASK;
  1343. switch (rdev->config.cik.mem_row_size_in_kb) {
  1344. case 1:
  1345. default:
  1346. gb_addr_config |= ROW_SIZE(0);
  1347. break;
  1348. case 2:
  1349. gb_addr_config |= ROW_SIZE(1);
  1350. break;
  1351. case 4:
  1352. gb_addr_config |= ROW_SIZE(2);
  1353. break;
  1354. }
  1355. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1356. * not have bank info, so create a custom tiling dword.
  1357. * bits 3:0 num_pipes
  1358. * bits 7:4 num_banks
  1359. * bits 11:8 group_size
  1360. * bits 15:12 row_size
  1361. */
  1362. rdev->config.cik.tile_config = 0;
  1363. switch (rdev->config.cik.num_tile_pipes) {
  1364. case 1:
  1365. rdev->config.cik.tile_config |= (0 << 0);
  1366. break;
  1367. case 2:
  1368. rdev->config.cik.tile_config |= (1 << 0);
  1369. break;
  1370. case 4:
  1371. rdev->config.cik.tile_config |= (2 << 0);
  1372. break;
  1373. case 8:
  1374. default:
  1375. /* XXX what about 12? */
  1376. rdev->config.cik.tile_config |= (3 << 0);
  1377. break;
  1378. }
  1379. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1380. rdev->config.cik.tile_config |= 1 << 4;
  1381. else
  1382. rdev->config.cik.tile_config |= 0 << 4;
  1383. rdev->config.cik.tile_config |=
  1384. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1385. rdev->config.cik.tile_config |=
  1386. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1387. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1388. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1389. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1390. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  1391. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  1392. cik_tiling_mode_table_init(rdev);
  1393. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  1394. rdev->config.cik.max_sh_per_se,
  1395. rdev->config.cik.max_backends_per_se);
  1396. /* set HW defaults for 3D engine */
  1397. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1398. WREG32(SX_DEBUG_1, 0x20);
  1399. WREG32(TA_CNTL_AUX, 0x00010000);
  1400. tmp = RREG32(SPI_CONFIG_CNTL);
  1401. tmp |= 0x03000000;
  1402. WREG32(SPI_CONFIG_CNTL, tmp);
  1403. WREG32(SQ_CONFIG, 1);
  1404. WREG32(DB_DEBUG, 0);
  1405. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  1406. tmp |= 0x00000400;
  1407. WREG32(DB_DEBUG2, tmp);
  1408. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  1409. tmp |= 0x00020200;
  1410. WREG32(DB_DEBUG3, tmp);
  1411. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  1412. tmp |= 0x00018208;
  1413. WREG32(CB_HW_CONTROL, tmp);
  1414. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1415. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  1416. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  1417. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  1418. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  1419. WREG32(VGT_NUM_INSTANCES, 1);
  1420. WREG32(CP_PERFMON_CNTL, 0);
  1421. WREG32(SQ_CONFIG, 0);
  1422. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1423. FORCE_EOV_MAX_REZ_CNT(255)));
  1424. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1425. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1426. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1427. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1428. tmp = RREG32(HDP_MISC_CNTL);
  1429. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1430. WREG32(HDP_MISC_CNTL, tmp);
  1431. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1432. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1433. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1434. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  1435. udelay(50);
  1436. }
  1437. /*
  1438. * GPU scratch registers helpers function.
  1439. */
  1440. /**
  1441. * cik_scratch_init - setup driver info for CP scratch regs
  1442. *
  1443. * @rdev: radeon_device pointer
  1444. *
  1445. * Set up the number and offset of the CP scratch registers.
  1446. * NOTE: use of CP scratch registers is a legacy inferface and
  1447. * is not used by default on newer asics (r6xx+). On newer asics,
  1448. * memory buffers are used for fences rather than scratch regs.
  1449. */
  1450. static void cik_scratch_init(struct radeon_device *rdev)
  1451. {
  1452. int i;
  1453. rdev->scratch.num_reg = 7;
  1454. rdev->scratch.reg_base = SCRATCH_REG0;
  1455. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1456. rdev->scratch.free[i] = true;
  1457. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1458. }
  1459. }
  1460. /**
  1461. * cik_ring_test - basic gfx ring test
  1462. *
  1463. * @rdev: radeon_device pointer
  1464. * @ring: radeon_ring structure holding ring information
  1465. *
  1466. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1467. * Provides a basic gfx ring test to verify that the ring is working.
  1468. * Used by cik_cp_gfx_resume();
  1469. * Returns 0 on success, error on failure.
  1470. */
  1471. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1472. {
  1473. uint32_t scratch;
  1474. uint32_t tmp = 0;
  1475. unsigned i;
  1476. int r;
  1477. r = radeon_scratch_get(rdev, &scratch);
  1478. if (r) {
  1479. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1480. return r;
  1481. }
  1482. WREG32(scratch, 0xCAFEDEAD);
  1483. r = radeon_ring_lock(rdev, ring, 3);
  1484. if (r) {
  1485. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1486. radeon_scratch_free(rdev, scratch);
  1487. return r;
  1488. }
  1489. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1490. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  1491. radeon_ring_write(ring, 0xDEADBEEF);
  1492. radeon_ring_unlock_commit(rdev, ring);
  1493. for (i = 0; i < rdev->usec_timeout; i++) {
  1494. tmp = RREG32(scratch);
  1495. if (tmp == 0xDEADBEEF)
  1496. break;
  1497. DRM_UDELAY(1);
  1498. }
  1499. if (i < rdev->usec_timeout) {
  1500. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1501. } else {
  1502. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1503. ring->idx, scratch, tmp);
  1504. r = -EINVAL;
  1505. }
  1506. radeon_scratch_free(rdev, scratch);
  1507. return r;
  1508. }
  1509. /**
  1510. * cik_fence_ring_emit - emit a fence on the gfx ring
  1511. *
  1512. * @rdev: radeon_device pointer
  1513. * @fence: radeon fence object
  1514. *
  1515. * Emits a fence sequnce number on the gfx ring and flushes
  1516. * GPU caches.
  1517. */
  1518. void cik_fence_ring_emit(struct radeon_device *rdev,
  1519. struct radeon_fence *fence)
  1520. {
  1521. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1522. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1523. /* EVENT_WRITE_EOP - flush caches, send int */
  1524. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1525. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1526. EOP_TC_ACTION_EN |
  1527. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1528. EVENT_INDEX(5)));
  1529. radeon_ring_write(ring, addr & 0xfffffffc);
  1530. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  1531. radeon_ring_write(ring, fence->seq);
  1532. radeon_ring_write(ring, 0);
  1533. /* HDP flush */
  1534. /* We should be using the new WAIT_REG_MEM special op packet here
  1535. * but it causes the CP to hang
  1536. */
  1537. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1538. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  1539. WRITE_DATA_DST_SEL(0)));
  1540. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  1541. radeon_ring_write(ring, 0);
  1542. radeon_ring_write(ring, 0);
  1543. }
  1544. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  1545. struct radeon_ring *ring,
  1546. struct radeon_semaphore *semaphore,
  1547. bool emit_wait)
  1548. {
  1549. uint64_t addr = semaphore->gpu_addr;
  1550. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  1551. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  1552. radeon_ring_write(ring, addr & 0xffffffff);
  1553. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  1554. }
  1555. /*
  1556. * IB stuff
  1557. */
  1558. /**
  1559. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  1560. *
  1561. * @rdev: radeon_device pointer
  1562. * @ib: radeon indirect buffer object
  1563. *
  1564. * Emits an DE (drawing engine) or CE (constant engine) IB
  1565. * on the gfx ring. IBs are usually generated by userspace
  1566. * acceleration drivers and submitted to the kernel for
  1567. * sheduling on the ring. This function schedules the IB
  1568. * on the gfx ring for execution by the GPU.
  1569. */
  1570. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1571. {
  1572. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1573. u32 header, control = INDIRECT_BUFFER_VALID;
  1574. if (ib->is_const_ib) {
  1575. /* set switch buffer packet before const IB */
  1576. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1577. radeon_ring_write(ring, 0);
  1578. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1579. } else {
  1580. u32 next_rptr;
  1581. if (ring->rptr_save_reg) {
  1582. next_rptr = ring->wptr + 3 + 4;
  1583. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1584. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1585. PACKET3_SET_UCONFIG_REG_START) >> 2));
  1586. radeon_ring_write(ring, next_rptr);
  1587. } else if (rdev->wb.enabled) {
  1588. next_rptr = ring->wptr + 5 + 4;
  1589. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1590. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  1591. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1592. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1593. radeon_ring_write(ring, next_rptr);
  1594. }
  1595. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1596. }
  1597. control |= ib->length_dw |
  1598. (ib->vm ? (ib->vm->id << 24) : 0);
  1599. radeon_ring_write(ring, header);
  1600. radeon_ring_write(ring,
  1601. #ifdef __BIG_ENDIAN
  1602. (2 << 0) |
  1603. #endif
  1604. (ib->gpu_addr & 0xFFFFFFFC));
  1605. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1606. radeon_ring_write(ring, control);
  1607. }
  1608. /**
  1609. * cik_ib_test - basic gfx ring IB test
  1610. *
  1611. * @rdev: radeon_device pointer
  1612. * @ring: radeon_ring structure holding ring information
  1613. *
  1614. * Allocate an IB and execute it on the gfx ring (CIK).
  1615. * Provides a basic gfx ring test to verify that IBs are working.
  1616. * Returns 0 on success, error on failure.
  1617. */
  1618. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1619. {
  1620. struct radeon_ib ib;
  1621. uint32_t scratch;
  1622. uint32_t tmp = 0;
  1623. unsigned i;
  1624. int r;
  1625. r = radeon_scratch_get(rdev, &scratch);
  1626. if (r) {
  1627. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1628. return r;
  1629. }
  1630. WREG32(scratch, 0xCAFEDEAD);
  1631. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  1632. if (r) {
  1633. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1634. return r;
  1635. }
  1636. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  1637. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  1638. ib.ptr[2] = 0xDEADBEEF;
  1639. ib.length_dw = 3;
  1640. r = radeon_ib_schedule(rdev, &ib, NULL);
  1641. if (r) {
  1642. radeon_scratch_free(rdev, scratch);
  1643. radeon_ib_free(rdev, &ib);
  1644. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1645. return r;
  1646. }
  1647. r = radeon_fence_wait(ib.fence, false);
  1648. if (r) {
  1649. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1650. return r;
  1651. }
  1652. for (i = 0; i < rdev->usec_timeout; i++) {
  1653. tmp = RREG32(scratch);
  1654. if (tmp == 0xDEADBEEF)
  1655. break;
  1656. DRM_UDELAY(1);
  1657. }
  1658. if (i < rdev->usec_timeout) {
  1659. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  1660. } else {
  1661. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1662. scratch, tmp);
  1663. r = -EINVAL;
  1664. }
  1665. radeon_scratch_free(rdev, scratch);
  1666. radeon_ib_free(rdev, &ib);
  1667. return r;
  1668. }
  1669. /*
  1670. * CP.
  1671. * On CIK, gfx and compute now have independant command processors.
  1672. *
  1673. * GFX
  1674. * Gfx consists of a single ring and can process both gfx jobs and
  1675. * compute jobs. The gfx CP consists of three microengines (ME):
  1676. * PFP - Pre-Fetch Parser
  1677. * ME - Micro Engine
  1678. * CE - Constant Engine
  1679. * The PFP and ME make up what is considered the Drawing Engine (DE).
  1680. * The CE is an asynchronous engine used for updating buffer desciptors
  1681. * used by the DE so that they can be loaded into cache in parallel
  1682. * while the DE is processing state update packets.
  1683. *
  1684. * Compute
  1685. * The compute CP consists of two microengines (ME):
  1686. * MEC1 - Compute MicroEngine 1
  1687. * MEC2 - Compute MicroEngine 2
  1688. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  1689. * The queues are exposed to userspace and are programmed directly
  1690. * by the compute runtime.
  1691. */
  1692. /**
  1693. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  1694. *
  1695. * @rdev: radeon_device pointer
  1696. * @enable: enable or disable the MEs
  1697. *
  1698. * Halts or unhalts the gfx MEs.
  1699. */
  1700. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  1701. {
  1702. if (enable)
  1703. WREG32(CP_ME_CNTL, 0);
  1704. else {
  1705. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1706. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1707. }
  1708. udelay(50);
  1709. }
  1710. /**
  1711. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  1712. *
  1713. * @rdev: radeon_device pointer
  1714. *
  1715. * Loads the gfx PFP, ME, and CE ucode.
  1716. * Returns 0 for success, -EINVAL if the ucode is not available.
  1717. */
  1718. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  1719. {
  1720. const __be32 *fw_data;
  1721. int i;
  1722. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  1723. return -EINVAL;
  1724. cik_cp_gfx_enable(rdev, false);
  1725. /* PFP */
  1726. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1727. WREG32(CP_PFP_UCODE_ADDR, 0);
  1728. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  1729. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1730. WREG32(CP_PFP_UCODE_ADDR, 0);
  1731. /* CE */
  1732. fw_data = (const __be32 *)rdev->ce_fw->data;
  1733. WREG32(CP_CE_UCODE_ADDR, 0);
  1734. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  1735. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1736. WREG32(CP_CE_UCODE_ADDR, 0);
  1737. /* ME */
  1738. fw_data = (const __be32 *)rdev->me_fw->data;
  1739. WREG32(CP_ME_RAM_WADDR, 0);
  1740. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  1741. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1742. WREG32(CP_ME_RAM_WADDR, 0);
  1743. WREG32(CP_PFP_UCODE_ADDR, 0);
  1744. WREG32(CP_CE_UCODE_ADDR, 0);
  1745. WREG32(CP_ME_RAM_WADDR, 0);
  1746. WREG32(CP_ME_RAM_RADDR, 0);
  1747. return 0;
  1748. }
  1749. /**
  1750. * cik_cp_gfx_start - start the gfx ring
  1751. *
  1752. * @rdev: radeon_device pointer
  1753. *
  1754. * Enables the ring and loads the clear state context and other
  1755. * packets required to init the ring.
  1756. * Returns 0 for success, error for failure.
  1757. */
  1758. static int cik_cp_gfx_start(struct radeon_device *rdev)
  1759. {
  1760. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1761. int r, i;
  1762. /* init the CP */
  1763. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  1764. WREG32(CP_ENDIAN_SWAP, 0);
  1765. WREG32(CP_DEVICE_ID, 1);
  1766. cik_cp_gfx_enable(rdev, true);
  1767. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  1768. if (r) {
  1769. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1770. return r;
  1771. }
  1772. /* init the CE partitions. CE only used for gfx on CIK */
  1773. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1774. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1775. radeon_ring_write(ring, 0xc000);
  1776. radeon_ring_write(ring, 0xc000);
  1777. /* setup clear context state */
  1778. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1779. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1780. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1781. radeon_ring_write(ring, 0x80000000);
  1782. radeon_ring_write(ring, 0x80000000);
  1783. for (i = 0; i < cik_default_size; i++)
  1784. radeon_ring_write(ring, cik_default_state[i]);
  1785. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1786. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1787. /* set clear context state */
  1788. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1789. radeon_ring_write(ring, 0);
  1790. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1791. radeon_ring_write(ring, 0x00000316);
  1792. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1793. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1794. radeon_ring_unlock_commit(rdev, ring);
  1795. return 0;
  1796. }
  1797. /**
  1798. * cik_cp_gfx_fini - stop the gfx ring
  1799. *
  1800. * @rdev: radeon_device pointer
  1801. *
  1802. * Stop the gfx ring and tear down the driver ring
  1803. * info.
  1804. */
  1805. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  1806. {
  1807. cik_cp_gfx_enable(rdev, false);
  1808. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1809. }
  1810. /**
  1811. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  1812. *
  1813. * @rdev: radeon_device pointer
  1814. *
  1815. * Program the location and size of the gfx ring buffer
  1816. * and test it to make sure it's working.
  1817. * Returns 0 for success, error for failure.
  1818. */
  1819. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  1820. {
  1821. struct radeon_ring *ring;
  1822. u32 tmp;
  1823. u32 rb_bufsz;
  1824. u64 rb_addr;
  1825. int r;
  1826. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1827. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1828. /* Set the write pointer delay */
  1829. WREG32(CP_RB_WPTR_DELAY, 0);
  1830. /* set the RB to use vmid 0 */
  1831. WREG32(CP_RB_VMID, 0);
  1832. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1833. /* ring 0 - compute and gfx */
  1834. /* Set ring buffer size */
  1835. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1836. rb_bufsz = drm_order(ring->ring_size / 8);
  1837. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1838. #ifdef __BIG_ENDIAN
  1839. tmp |= BUF_SWAP_32BIT;
  1840. #endif
  1841. WREG32(CP_RB0_CNTL, tmp);
  1842. /* Initialize the ring buffer's read and write pointers */
  1843. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1844. ring->wptr = 0;
  1845. WREG32(CP_RB0_WPTR, ring->wptr);
  1846. /* set the wb address wether it's enabled or not */
  1847. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1848. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1849. /* scratch register shadowing is no longer supported */
  1850. WREG32(SCRATCH_UMSK, 0);
  1851. if (!rdev->wb.enabled)
  1852. tmp |= RB_NO_UPDATE;
  1853. mdelay(1);
  1854. WREG32(CP_RB0_CNTL, tmp);
  1855. rb_addr = ring->gpu_addr >> 8;
  1856. WREG32(CP_RB0_BASE, rb_addr);
  1857. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1858. ring->rptr = RREG32(CP_RB0_RPTR);
  1859. /* start the ring */
  1860. cik_cp_gfx_start(rdev);
  1861. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1862. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1863. if (r) {
  1864. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1865. return r;
  1866. }
  1867. return 0;
  1868. }
  1869. /**
  1870. * cik_cp_compute_enable - enable/disable the compute CP MEs
  1871. *
  1872. * @rdev: radeon_device pointer
  1873. * @enable: enable or disable the MEs
  1874. *
  1875. * Halts or unhalts the compute MEs.
  1876. */
  1877. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  1878. {
  1879. if (enable)
  1880. WREG32(CP_MEC_CNTL, 0);
  1881. else
  1882. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  1883. udelay(50);
  1884. }
  1885. /**
  1886. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  1887. *
  1888. * @rdev: radeon_device pointer
  1889. *
  1890. * Loads the compute MEC1&2 ucode.
  1891. * Returns 0 for success, -EINVAL if the ucode is not available.
  1892. */
  1893. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  1894. {
  1895. const __be32 *fw_data;
  1896. int i;
  1897. if (!rdev->mec_fw)
  1898. return -EINVAL;
  1899. cik_cp_compute_enable(rdev, false);
  1900. /* MEC1 */
  1901. fw_data = (const __be32 *)rdev->mec_fw->data;
  1902. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  1903. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  1904. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  1905. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  1906. if (rdev->family == CHIP_KAVERI) {
  1907. /* MEC2 */
  1908. fw_data = (const __be32 *)rdev->mec_fw->data;
  1909. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  1910. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  1911. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  1912. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  1913. }
  1914. return 0;
  1915. }
  1916. /**
  1917. * cik_cp_compute_start - start the compute queues
  1918. *
  1919. * @rdev: radeon_device pointer
  1920. *
  1921. * Enable the compute queues.
  1922. * Returns 0 for success, error for failure.
  1923. */
  1924. static int cik_cp_compute_start(struct radeon_device *rdev)
  1925. {
  1926. //todo
  1927. return 0;
  1928. }
  1929. /**
  1930. * cik_cp_compute_fini - stop the compute queues
  1931. *
  1932. * @rdev: radeon_device pointer
  1933. *
  1934. * Stop the compute queues and tear down the driver queue
  1935. * info.
  1936. */
  1937. static void cik_cp_compute_fini(struct radeon_device *rdev)
  1938. {
  1939. cik_cp_compute_enable(rdev, false);
  1940. //todo
  1941. }
  1942. /**
  1943. * cik_cp_compute_resume - setup the compute queue registers
  1944. *
  1945. * @rdev: radeon_device pointer
  1946. *
  1947. * Program the compute queues and test them to make sure they
  1948. * are working.
  1949. * Returns 0 for success, error for failure.
  1950. */
  1951. static int cik_cp_compute_resume(struct radeon_device *rdev)
  1952. {
  1953. int r;
  1954. //todo
  1955. r = cik_cp_compute_start(rdev);
  1956. if (r)
  1957. return r;
  1958. return 0;
  1959. }
  1960. /* XXX temporary wrappers to handle both compute and gfx */
  1961. /* XXX */
  1962. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  1963. {
  1964. cik_cp_gfx_enable(rdev, enable);
  1965. cik_cp_compute_enable(rdev, enable);
  1966. }
  1967. /* XXX */
  1968. static int cik_cp_load_microcode(struct radeon_device *rdev)
  1969. {
  1970. int r;
  1971. r = cik_cp_gfx_load_microcode(rdev);
  1972. if (r)
  1973. return r;
  1974. r = cik_cp_compute_load_microcode(rdev);
  1975. if (r)
  1976. return r;
  1977. return 0;
  1978. }
  1979. /* XXX */
  1980. static void cik_cp_fini(struct radeon_device *rdev)
  1981. {
  1982. cik_cp_gfx_fini(rdev);
  1983. cik_cp_compute_fini(rdev);
  1984. }
  1985. /* XXX */
  1986. static int cik_cp_resume(struct radeon_device *rdev)
  1987. {
  1988. int r;
  1989. /* Reset all cp blocks */
  1990. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1991. RREG32(GRBM_SOFT_RESET);
  1992. mdelay(15);
  1993. WREG32(GRBM_SOFT_RESET, 0);
  1994. RREG32(GRBM_SOFT_RESET);
  1995. r = cik_cp_load_microcode(rdev);
  1996. if (r)
  1997. return r;
  1998. r = cik_cp_gfx_resume(rdev);
  1999. if (r)
  2000. return r;
  2001. r = cik_cp_compute_resume(rdev);
  2002. if (r)
  2003. return r;
  2004. return 0;
  2005. }
  2006. /*
  2007. * sDMA - System DMA
  2008. * Starting with CIK, the GPU has new asynchronous
  2009. * DMA engines. These engines are used for compute
  2010. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  2011. * and each one supports 1 ring buffer used for gfx
  2012. * and 2 queues used for compute.
  2013. *
  2014. * The programming model is very similar to the CP
  2015. * (ring buffer, IBs, etc.), but sDMA has it's own
  2016. * packet format that is different from the PM4 format
  2017. * used by the CP. sDMA supports copying data, writing
  2018. * embedded data, solid fills, and a number of other
  2019. * things. It also has support for tiling/detiling of
  2020. * buffers.
  2021. */
  2022. /**
  2023. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  2024. *
  2025. * @rdev: radeon_device pointer
  2026. * @ib: IB object to schedule
  2027. *
  2028. * Schedule an IB in the DMA ring (CIK).
  2029. */
  2030. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  2031. struct radeon_ib *ib)
  2032. {
  2033. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2034. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  2035. if (rdev->wb.enabled) {
  2036. u32 next_rptr = ring->wptr + 5;
  2037. while ((next_rptr & 7) != 4)
  2038. next_rptr++;
  2039. next_rptr += 4;
  2040. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2041. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2042. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2043. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2044. radeon_ring_write(ring, next_rptr);
  2045. }
  2046. /* IB packet must end on a 8 DW boundary */
  2047. while ((ring->wptr & 7) != 4)
  2048. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  2049. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  2050. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  2051. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  2052. radeon_ring_write(ring, ib->length_dw);
  2053. }
  2054. /**
  2055. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  2056. *
  2057. * @rdev: radeon_device pointer
  2058. * @fence: radeon fence object
  2059. *
  2060. * Add a DMA fence packet to the ring to write
  2061. * the fence seq number and DMA trap packet to generate
  2062. * an interrupt if needed (CIK).
  2063. */
  2064. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  2065. struct radeon_fence *fence)
  2066. {
  2067. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2068. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2069. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  2070. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  2071. u32 ref_and_mask;
  2072. if (fence->ring == R600_RING_TYPE_DMA_INDEX)
  2073. ref_and_mask = SDMA0;
  2074. else
  2075. ref_and_mask = SDMA1;
  2076. /* write the fence */
  2077. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  2078. radeon_ring_write(ring, addr & 0xffffffff);
  2079. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2080. radeon_ring_write(ring, fence->seq);
  2081. /* generate an interrupt */
  2082. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  2083. /* flush HDP */
  2084. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  2085. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  2086. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  2087. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  2088. radeon_ring_write(ring, ref_and_mask); /* MASK */
  2089. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  2090. }
  2091. /**
  2092. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  2093. *
  2094. * @rdev: radeon_device pointer
  2095. * @ring: radeon_ring structure holding ring information
  2096. * @semaphore: radeon semaphore object
  2097. * @emit_wait: wait or signal semaphore
  2098. *
  2099. * Add a DMA semaphore packet to the ring wait on or signal
  2100. * other rings (CIK).
  2101. */
  2102. void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  2103. struct radeon_ring *ring,
  2104. struct radeon_semaphore *semaphore,
  2105. bool emit_wait)
  2106. {
  2107. u64 addr = semaphore->gpu_addr;
  2108. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  2109. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  2110. radeon_ring_write(ring, addr & 0xfffffff8);
  2111. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2112. }
  2113. /**
  2114. * cik_sdma_gfx_stop - stop the gfx async dma engines
  2115. *
  2116. * @rdev: radeon_device pointer
  2117. *
  2118. * Stop the gfx async dma ring buffers (CIK).
  2119. */
  2120. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  2121. {
  2122. u32 rb_cntl, reg_offset;
  2123. int i;
  2124. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2125. for (i = 0; i < 2; i++) {
  2126. if (i == 0)
  2127. reg_offset = SDMA0_REGISTER_OFFSET;
  2128. else
  2129. reg_offset = SDMA1_REGISTER_OFFSET;
  2130. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  2131. rb_cntl &= ~SDMA_RB_ENABLE;
  2132. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  2133. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  2134. }
  2135. }
  2136. /**
  2137. * cik_sdma_rlc_stop - stop the compute async dma engines
  2138. *
  2139. * @rdev: radeon_device pointer
  2140. *
  2141. * Stop the compute async dma queues (CIK).
  2142. */
  2143. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  2144. {
  2145. /* XXX todo */
  2146. }
  2147. /**
  2148. * cik_sdma_enable - stop the async dma engines
  2149. *
  2150. * @rdev: radeon_device pointer
  2151. * @enable: enable/disable the DMA MEs.
  2152. *
  2153. * Halt or unhalt the async dma engines (CIK).
  2154. */
  2155. static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  2156. {
  2157. u32 me_cntl, reg_offset;
  2158. int i;
  2159. for (i = 0; i < 2; i++) {
  2160. if (i == 0)
  2161. reg_offset = SDMA0_REGISTER_OFFSET;
  2162. else
  2163. reg_offset = SDMA1_REGISTER_OFFSET;
  2164. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  2165. if (enable)
  2166. me_cntl &= ~SDMA_HALT;
  2167. else
  2168. me_cntl |= SDMA_HALT;
  2169. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  2170. }
  2171. }
  2172. /**
  2173. * cik_sdma_gfx_resume - setup and start the async dma engines
  2174. *
  2175. * @rdev: radeon_device pointer
  2176. *
  2177. * Set up the gfx DMA ring buffers and enable them (CIK).
  2178. * Returns 0 for success, error for failure.
  2179. */
  2180. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  2181. {
  2182. struct radeon_ring *ring;
  2183. u32 rb_cntl, ib_cntl;
  2184. u32 rb_bufsz;
  2185. u32 reg_offset, wb_offset;
  2186. int i, r;
  2187. for (i = 0; i < 2; i++) {
  2188. if (i == 0) {
  2189. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2190. reg_offset = SDMA0_REGISTER_OFFSET;
  2191. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  2192. } else {
  2193. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  2194. reg_offset = SDMA1_REGISTER_OFFSET;
  2195. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  2196. }
  2197. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  2198. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  2199. /* Set ring buffer size in dwords */
  2200. rb_bufsz = drm_order(ring->ring_size / 4);
  2201. rb_cntl = rb_bufsz << 1;
  2202. #ifdef __BIG_ENDIAN
  2203. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2204. #endif
  2205. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  2206. /* Initialize the ring buffer's read and write pointers */
  2207. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  2208. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  2209. /* set the wb address whether it's enabled or not */
  2210. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  2211. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  2212. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  2213. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  2214. if (rdev->wb.enabled)
  2215. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  2216. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  2217. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  2218. ring->wptr = 0;
  2219. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  2220. ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
  2221. /* enable DMA RB */
  2222. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  2223. ib_cntl = SDMA_IB_ENABLE;
  2224. #ifdef __BIG_ENDIAN
  2225. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  2226. #endif
  2227. /* enable DMA IBs */
  2228. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  2229. ring->ready = true;
  2230. r = radeon_ring_test(rdev, ring->idx, ring);
  2231. if (r) {
  2232. ring->ready = false;
  2233. return r;
  2234. }
  2235. }
  2236. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2237. return 0;
  2238. }
  2239. /**
  2240. * cik_sdma_rlc_resume - setup and start the async dma engines
  2241. *
  2242. * @rdev: radeon_device pointer
  2243. *
  2244. * Set up the compute DMA queues and enable them (CIK).
  2245. * Returns 0 for success, error for failure.
  2246. */
  2247. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  2248. {
  2249. /* XXX todo */
  2250. return 0;
  2251. }
  2252. /**
  2253. * cik_sdma_load_microcode - load the sDMA ME ucode
  2254. *
  2255. * @rdev: radeon_device pointer
  2256. *
  2257. * Loads the sDMA0/1 ucode.
  2258. * Returns 0 for success, -EINVAL if the ucode is not available.
  2259. */
  2260. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  2261. {
  2262. const __be32 *fw_data;
  2263. int i;
  2264. if (!rdev->sdma_fw)
  2265. return -EINVAL;
  2266. /* stop the gfx rings and rlc compute queues */
  2267. cik_sdma_gfx_stop(rdev);
  2268. cik_sdma_rlc_stop(rdev);
  2269. /* halt the MEs */
  2270. cik_sdma_enable(rdev, false);
  2271. /* sdma0 */
  2272. fw_data = (const __be32 *)rdev->sdma_fw->data;
  2273. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2274. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  2275. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  2276. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  2277. /* sdma1 */
  2278. fw_data = (const __be32 *)rdev->sdma_fw->data;
  2279. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2280. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  2281. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  2282. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  2283. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2284. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2285. return 0;
  2286. }
  2287. /**
  2288. * cik_sdma_resume - setup and start the async dma engines
  2289. *
  2290. * @rdev: radeon_device pointer
  2291. *
  2292. * Set up the DMA engines and enable them (CIK).
  2293. * Returns 0 for success, error for failure.
  2294. */
  2295. static int cik_sdma_resume(struct radeon_device *rdev)
  2296. {
  2297. int r;
  2298. /* Reset dma */
  2299. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  2300. RREG32(SRBM_SOFT_RESET);
  2301. udelay(50);
  2302. WREG32(SRBM_SOFT_RESET, 0);
  2303. RREG32(SRBM_SOFT_RESET);
  2304. r = cik_sdma_load_microcode(rdev);
  2305. if (r)
  2306. return r;
  2307. /* unhalt the MEs */
  2308. cik_sdma_enable(rdev, true);
  2309. /* start the gfx rings and rlc compute queues */
  2310. r = cik_sdma_gfx_resume(rdev);
  2311. if (r)
  2312. return r;
  2313. r = cik_sdma_rlc_resume(rdev);
  2314. if (r)
  2315. return r;
  2316. return 0;
  2317. }
  2318. /**
  2319. * cik_sdma_fini - tear down the async dma engines
  2320. *
  2321. * @rdev: radeon_device pointer
  2322. *
  2323. * Stop the async dma engines and free the rings (CIK).
  2324. */
  2325. static void cik_sdma_fini(struct radeon_device *rdev)
  2326. {
  2327. /* stop the gfx rings and rlc compute queues */
  2328. cik_sdma_gfx_stop(rdev);
  2329. cik_sdma_rlc_stop(rdev);
  2330. /* halt the MEs */
  2331. cik_sdma_enable(rdev, false);
  2332. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2333. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  2334. /* XXX - compute dma queue tear down */
  2335. }
  2336. /**
  2337. * cik_copy_dma - copy pages using the DMA engine
  2338. *
  2339. * @rdev: radeon_device pointer
  2340. * @src_offset: src GPU address
  2341. * @dst_offset: dst GPU address
  2342. * @num_gpu_pages: number of GPU pages to xfer
  2343. * @fence: radeon fence object
  2344. *
  2345. * Copy GPU paging using the DMA engine (CIK).
  2346. * Used by the radeon ttm implementation to move pages if
  2347. * registered as the asic copy callback.
  2348. */
  2349. int cik_copy_dma(struct radeon_device *rdev,
  2350. uint64_t src_offset, uint64_t dst_offset,
  2351. unsigned num_gpu_pages,
  2352. struct radeon_fence **fence)
  2353. {
  2354. struct radeon_semaphore *sem = NULL;
  2355. int ring_index = rdev->asic->copy.dma_ring_index;
  2356. struct radeon_ring *ring = &rdev->ring[ring_index];
  2357. u32 size_in_bytes, cur_size_in_bytes;
  2358. int i, num_loops;
  2359. int r = 0;
  2360. r = radeon_semaphore_create(rdev, &sem);
  2361. if (r) {
  2362. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2363. return r;
  2364. }
  2365. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2366. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2367. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  2368. if (r) {
  2369. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2370. radeon_semaphore_free(rdev, &sem, NULL);
  2371. return r;
  2372. }
  2373. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2374. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2375. ring->idx);
  2376. radeon_fence_note_sync(*fence, ring->idx);
  2377. } else {
  2378. radeon_semaphore_free(rdev, &sem, NULL);
  2379. }
  2380. for (i = 0; i < num_loops; i++) {
  2381. cur_size_in_bytes = size_in_bytes;
  2382. if (cur_size_in_bytes > 0x1fffff)
  2383. cur_size_in_bytes = 0x1fffff;
  2384. size_in_bytes -= cur_size_in_bytes;
  2385. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  2386. radeon_ring_write(ring, cur_size_in_bytes);
  2387. radeon_ring_write(ring, 0); /* src/dst endian swap */
  2388. radeon_ring_write(ring, src_offset & 0xffffffff);
  2389. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
  2390. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2391. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
  2392. src_offset += cur_size_in_bytes;
  2393. dst_offset += cur_size_in_bytes;
  2394. }
  2395. r = radeon_fence_emit(rdev, fence, ring->idx);
  2396. if (r) {
  2397. radeon_ring_unlock_undo(rdev, ring);
  2398. return r;
  2399. }
  2400. radeon_ring_unlock_commit(rdev, ring);
  2401. radeon_semaphore_free(rdev, &sem, *fence);
  2402. return r;
  2403. }
  2404. /**
  2405. * cik_sdma_ring_test - simple async dma engine test
  2406. *
  2407. * @rdev: radeon_device pointer
  2408. * @ring: radeon_ring structure holding ring information
  2409. *
  2410. * Test the DMA engine by writing using it to write an
  2411. * value to memory. (CIK).
  2412. * Returns 0 for success, error for failure.
  2413. */
  2414. int cik_sdma_ring_test(struct radeon_device *rdev,
  2415. struct radeon_ring *ring)
  2416. {
  2417. unsigned i;
  2418. int r;
  2419. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2420. u32 tmp;
  2421. if (!ptr) {
  2422. DRM_ERROR("invalid vram scratch pointer\n");
  2423. return -EINVAL;
  2424. }
  2425. tmp = 0xCAFEDEAD;
  2426. writel(tmp, ptr);
  2427. r = radeon_ring_lock(rdev, ring, 4);
  2428. if (r) {
  2429. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2430. return r;
  2431. }
  2432. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2433. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2434. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
  2435. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2436. radeon_ring_write(ring, 0xDEADBEEF);
  2437. radeon_ring_unlock_commit(rdev, ring);
  2438. for (i = 0; i < rdev->usec_timeout; i++) {
  2439. tmp = readl(ptr);
  2440. if (tmp == 0xDEADBEEF)
  2441. break;
  2442. DRM_UDELAY(1);
  2443. }
  2444. if (i < rdev->usec_timeout) {
  2445. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2446. } else {
  2447. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2448. ring->idx, tmp);
  2449. r = -EINVAL;
  2450. }
  2451. return r;
  2452. }
  2453. /**
  2454. * cik_sdma_ib_test - test an IB on the DMA engine
  2455. *
  2456. * @rdev: radeon_device pointer
  2457. * @ring: radeon_ring structure holding ring information
  2458. *
  2459. * Test a simple IB in the DMA ring (CIK).
  2460. * Returns 0 on success, error on failure.
  2461. */
  2462. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2463. {
  2464. struct radeon_ib ib;
  2465. unsigned i;
  2466. int r;
  2467. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2468. u32 tmp = 0;
  2469. if (!ptr) {
  2470. DRM_ERROR("invalid vram scratch pointer\n");
  2471. return -EINVAL;
  2472. }
  2473. tmp = 0xCAFEDEAD;
  2474. writel(tmp, ptr);
  2475. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2476. if (r) {
  2477. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2478. return r;
  2479. }
  2480. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  2481. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  2482. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
  2483. ib.ptr[3] = 1;
  2484. ib.ptr[4] = 0xDEADBEEF;
  2485. ib.length_dw = 5;
  2486. r = radeon_ib_schedule(rdev, &ib, NULL);
  2487. if (r) {
  2488. radeon_ib_free(rdev, &ib);
  2489. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2490. return r;
  2491. }
  2492. r = radeon_fence_wait(ib.fence, false);
  2493. if (r) {
  2494. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2495. return r;
  2496. }
  2497. for (i = 0; i < rdev->usec_timeout; i++) {
  2498. tmp = readl(ptr);
  2499. if (tmp == 0xDEADBEEF)
  2500. break;
  2501. DRM_UDELAY(1);
  2502. }
  2503. if (i < rdev->usec_timeout) {
  2504. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2505. } else {
  2506. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  2507. r = -EINVAL;
  2508. }
  2509. radeon_ib_free(rdev, &ib);
  2510. return r;
  2511. }
  2512. /**
  2513. * cik_gpu_is_lockup - check if the 3D engine is locked up
  2514. *
  2515. * @rdev: radeon_device pointer
  2516. * @ring: radeon_ring structure holding ring information
  2517. *
  2518. * Check if the 3D engine is locked up (CIK).
  2519. * Returns true if the engine is locked, false if not.
  2520. */
  2521. bool cik_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2522. {
  2523. u32 srbm_status, srbm_status2;
  2524. u32 grbm_status, grbm_status2;
  2525. u32 grbm_status_se0, grbm_status_se1, grbm_status_se2, grbm_status_se3;
  2526. srbm_status = RREG32(SRBM_STATUS);
  2527. srbm_status2 = RREG32(SRBM_STATUS2);
  2528. grbm_status = RREG32(GRBM_STATUS);
  2529. grbm_status2 = RREG32(GRBM_STATUS2);
  2530. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2531. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2532. grbm_status_se2 = RREG32(GRBM_STATUS_SE2);
  2533. grbm_status_se3 = RREG32(GRBM_STATUS_SE3);
  2534. if (!(grbm_status & GUI_ACTIVE)) {
  2535. radeon_ring_lockup_update(ring);
  2536. return false;
  2537. }
  2538. /* force CP activities */
  2539. radeon_ring_force_activity(rdev, ring);
  2540. return radeon_ring_test_lockup(rdev, ring);
  2541. }
  2542. /**
  2543. * cik_gfx_gpu_soft_reset - soft reset the 3D engine and CPG
  2544. *
  2545. * @rdev: radeon_device pointer
  2546. *
  2547. * Soft reset the GFX engine and CPG blocks (CIK).
  2548. * XXX: deal with reseting RLC and CPF
  2549. * Returns 0 for success.
  2550. */
  2551. static int cik_gfx_gpu_soft_reset(struct radeon_device *rdev)
  2552. {
  2553. struct evergreen_mc_save save;
  2554. u32 grbm_reset = 0;
  2555. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2556. return 0;
  2557. dev_info(rdev->dev, "GPU GFX softreset \n");
  2558. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2559. RREG32(GRBM_STATUS));
  2560. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2561. RREG32(GRBM_STATUS2));
  2562. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2563. RREG32(GRBM_STATUS_SE0));
  2564. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2565. RREG32(GRBM_STATUS_SE1));
  2566. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2567. RREG32(GRBM_STATUS_SE2));
  2568. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2569. RREG32(GRBM_STATUS_SE3));
  2570. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2571. RREG32(SRBM_STATUS));
  2572. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2573. RREG32(SRBM_STATUS2));
  2574. evergreen_mc_stop(rdev, &save);
  2575. if (radeon_mc_wait_for_idle(rdev)) {
  2576. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2577. }
  2578. /* Disable CP parsing/prefetching */
  2579. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2580. /* reset all the gfx block and all CPG blocks */
  2581. grbm_reset = SOFT_RESET_CPG | SOFT_RESET_GFX;
  2582. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2583. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2584. (void)RREG32(GRBM_SOFT_RESET);
  2585. udelay(50);
  2586. WREG32(GRBM_SOFT_RESET, 0);
  2587. (void)RREG32(GRBM_SOFT_RESET);
  2588. /* Wait a little for things to settle down */
  2589. udelay(50);
  2590. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2591. RREG32(GRBM_STATUS));
  2592. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2593. RREG32(GRBM_STATUS2));
  2594. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2595. RREG32(GRBM_STATUS_SE0));
  2596. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2597. RREG32(GRBM_STATUS_SE1));
  2598. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2599. RREG32(GRBM_STATUS_SE2));
  2600. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2601. RREG32(GRBM_STATUS_SE3));
  2602. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2603. RREG32(SRBM_STATUS));
  2604. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2605. RREG32(SRBM_STATUS2));
  2606. evergreen_mc_resume(rdev, &save);
  2607. return 0;
  2608. }
  2609. /**
  2610. * cik_compute_gpu_soft_reset - soft reset CPC
  2611. *
  2612. * @rdev: radeon_device pointer
  2613. *
  2614. * Soft reset the CPC blocks (CIK).
  2615. * XXX: deal with reseting RLC and CPF
  2616. * Returns 0 for success.
  2617. */
  2618. static int cik_compute_gpu_soft_reset(struct radeon_device *rdev)
  2619. {
  2620. struct evergreen_mc_save save;
  2621. u32 grbm_reset = 0;
  2622. dev_info(rdev->dev, "GPU compute softreset \n");
  2623. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2624. RREG32(GRBM_STATUS));
  2625. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2626. RREG32(GRBM_STATUS2));
  2627. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2628. RREG32(GRBM_STATUS_SE0));
  2629. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2630. RREG32(GRBM_STATUS_SE1));
  2631. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2632. RREG32(GRBM_STATUS_SE2));
  2633. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2634. RREG32(GRBM_STATUS_SE3));
  2635. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2636. RREG32(SRBM_STATUS));
  2637. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2638. RREG32(SRBM_STATUS2));
  2639. evergreen_mc_stop(rdev, &save);
  2640. if (radeon_mc_wait_for_idle(rdev)) {
  2641. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2642. }
  2643. /* Disable CP parsing/prefetching */
  2644. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  2645. /* reset all the CPC blocks */
  2646. grbm_reset = SOFT_RESET_CPG;
  2647. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2648. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2649. (void)RREG32(GRBM_SOFT_RESET);
  2650. udelay(50);
  2651. WREG32(GRBM_SOFT_RESET, 0);
  2652. (void)RREG32(GRBM_SOFT_RESET);
  2653. /* Wait a little for things to settle down */
  2654. udelay(50);
  2655. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2656. RREG32(GRBM_STATUS));
  2657. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2658. RREG32(GRBM_STATUS2));
  2659. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2660. RREG32(GRBM_STATUS_SE0));
  2661. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2662. RREG32(GRBM_STATUS_SE1));
  2663. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2664. RREG32(GRBM_STATUS_SE2));
  2665. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2666. RREG32(GRBM_STATUS_SE3));
  2667. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2668. RREG32(SRBM_STATUS));
  2669. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  2670. RREG32(SRBM_STATUS2));
  2671. evergreen_mc_resume(rdev, &save);
  2672. return 0;
  2673. }
  2674. /**
  2675. * cik_asic_reset - soft reset compute and gfx
  2676. *
  2677. * @rdev: radeon_device pointer
  2678. *
  2679. * Soft reset the CPC blocks (CIK).
  2680. * XXX: make this more fine grained and only reset
  2681. * what is necessary.
  2682. * Returns 0 for success.
  2683. */
  2684. int cik_asic_reset(struct radeon_device *rdev)
  2685. {
  2686. int r;
  2687. r = cik_compute_gpu_soft_reset(rdev);
  2688. if (r)
  2689. dev_info(rdev->dev, "Compute reset failed!\n");
  2690. return cik_gfx_gpu_soft_reset(rdev);
  2691. }
  2692. /**
  2693. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  2694. *
  2695. * @rdev: radeon_device pointer
  2696. * @ring: radeon_ring structure holding ring information
  2697. *
  2698. * Check if the async DMA engine is locked up (CIK).
  2699. * Returns true if the engine appears to be locked up, false if not.
  2700. */
  2701. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2702. {
  2703. u32 dma_status_reg;
  2704. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2705. dma_status_reg = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  2706. else
  2707. dma_status_reg = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  2708. if (dma_status_reg & SDMA_IDLE) {
  2709. radeon_ring_lockup_update(ring);
  2710. return false;
  2711. }
  2712. /* force ring activities */
  2713. radeon_ring_force_activity(rdev, ring);
  2714. return radeon_ring_test_lockup(rdev, ring);
  2715. }
  2716. /* MC */
  2717. /**
  2718. * cik_mc_program - program the GPU memory controller
  2719. *
  2720. * @rdev: radeon_device pointer
  2721. *
  2722. * Set the location of vram, gart, and AGP in the GPU's
  2723. * physical address space (CIK).
  2724. */
  2725. static void cik_mc_program(struct radeon_device *rdev)
  2726. {
  2727. struct evergreen_mc_save save;
  2728. u32 tmp;
  2729. int i, j;
  2730. /* Initialize HDP */
  2731. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2732. WREG32((0x2c14 + j), 0x00000000);
  2733. WREG32((0x2c18 + j), 0x00000000);
  2734. WREG32((0x2c1c + j), 0x00000000);
  2735. WREG32((0x2c20 + j), 0x00000000);
  2736. WREG32((0x2c24 + j), 0x00000000);
  2737. }
  2738. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2739. evergreen_mc_stop(rdev, &save);
  2740. if (radeon_mc_wait_for_idle(rdev)) {
  2741. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2742. }
  2743. /* Lockout access through VGA aperture*/
  2744. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2745. /* Update configuration */
  2746. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2747. rdev->mc.vram_start >> 12);
  2748. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2749. rdev->mc.vram_end >> 12);
  2750. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2751. rdev->vram_scratch.gpu_addr >> 12);
  2752. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2753. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2754. WREG32(MC_VM_FB_LOCATION, tmp);
  2755. /* XXX double check these! */
  2756. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2757. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2758. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2759. WREG32(MC_VM_AGP_BASE, 0);
  2760. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2761. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2762. if (radeon_mc_wait_for_idle(rdev)) {
  2763. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2764. }
  2765. evergreen_mc_resume(rdev, &save);
  2766. /* we need to own VRAM, so turn off the VGA renderer here
  2767. * to stop it overwriting our objects */
  2768. rv515_vga_render_disable(rdev);
  2769. }
  2770. /**
  2771. * cik_mc_init - initialize the memory controller driver params
  2772. *
  2773. * @rdev: radeon_device pointer
  2774. *
  2775. * Look up the amount of vram, vram width, and decide how to place
  2776. * vram and gart within the GPU's physical address space (CIK).
  2777. * Returns 0 for success.
  2778. */
  2779. static int cik_mc_init(struct radeon_device *rdev)
  2780. {
  2781. u32 tmp;
  2782. int chansize, numchan;
  2783. /* Get VRAM informations */
  2784. rdev->mc.vram_is_ddr = true;
  2785. tmp = RREG32(MC_ARB_RAMCFG);
  2786. if (tmp & CHANSIZE_MASK) {
  2787. chansize = 64;
  2788. } else {
  2789. chansize = 32;
  2790. }
  2791. tmp = RREG32(MC_SHARED_CHMAP);
  2792. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2793. case 0:
  2794. default:
  2795. numchan = 1;
  2796. break;
  2797. case 1:
  2798. numchan = 2;
  2799. break;
  2800. case 2:
  2801. numchan = 4;
  2802. break;
  2803. case 3:
  2804. numchan = 8;
  2805. break;
  2806. case 4:
  2807. numchan = 3;
  2808. break;
  2809. case 5:
  2810. numchan = 6;
  2811. break;
  2812. case 6:
  2813. numchan = 10;
  2814. break;
  2815. case 7:
  2816. numchan = 12;
  2817. break;
  2818. case 8:
  2819. numchan = 16;
  2820. break;
  2821. }
  2822. rdev->mc.vram_width = numchan * chansize;
  2823. /* Could aper size report 0 ? */
  2824. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2825. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2826. /* size in MB on si */
  2827. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2828. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2829. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2830. si_vram_gtt_location(rdev, &rdev->mc);
  2831. radeon_update_bandwidth_info(rdev);
  2832. return 0;
  2833. }
  2834. /*
  2835. * GART
  2836. * VMID 0 is the physical GPU addresses as used by the kernel.
  2837. * VMIDs 1-15 are used for userspace clients and are handled
  2838. * by the radeon vm/hsa code.
  2839. */
  2840. /**
  2841. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  2842. *
  2843. * @rdev: radeon_device pointer
  2844. *
  2845. * Flush the TLB for the VMID 0 page table (CIK).
  2846. */
  2847. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2848. {
  2849. /* flush hdp cache */
  2850. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  2851. /* bits 0-15 are the VM contexts0-15 */
  2852. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  2853. }
  2854. /**
  2855. * cik_pcie_gart_enable - gart enable
  2856. *
  2857. * @rdev: radeon_device pointer
  2858. *
  2859. * This sets up the TLBs, programs the page tables for VMID0,
  2860. * sets up the hw for VMIDs 1-15 which are allocated on
  2861. * demand, and sets up the global locations for the LDS, GDS,
  2862. * and GPUVM for FSA64 clients (CIK).
  2863. * Returns 0 for success, errors for failure.
  2864. */
  2865. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  2866. {
  2867. int r, i;
  2868. if (rdev->gart.robj == NULL) {
  2869. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2870. return -EINVAL;
  2871. }
  2872. r = radeon_gart_table_vram_pin(rdev);
  2873. if (r)
  2874. return r;
  2875. radeon_gart_restore(rdev);
  2876. /* Setup TLB control */
  2877. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2878. (0xA << 7) |
  2879. ENABLE_L1_TLB |
  2880. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2881. ENABLE_ADVANCED_DRIVER_MODEL |
  2882. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2883. /* Setup L2 cache */
  2884. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2885. ENABLE_L2_FRAGMENT_PROCESSING |
  2886. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2887. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2888. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2889. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2890. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2891. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2892. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  2893. /* setup context0 */
  2894. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2895. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2896. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2897. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2898. (u32)(rdev->dummy_page.addr >> 12));
  2899. WREG32(VM_CONTEXT0_CNTL2, 0);
  2900. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2901. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2902. WREG32(0x15D4, 0);
  2903. WREG32(0x15D8, 0);
  2904. WREG32(0x15DC, 0);
  2905. /* empty context1-15 */
  2906. /* FIXME start with 4G, once using 2 level pt switch to full
  2907. * vm size space
  2908. */
  2909. /* set vm size, must be a multiple of 4 */
  2910. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2911. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2912. for (i = 1; i < 16; i++) {
  2913. if (i < 8)
  2914. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2915. rdev->gart.table_addr >> 12);
  2916. else
  2917. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2918. rdev->gart.table_addr >> 12);
  2919. }
  2920. /* enable context1-15 */
  2921. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2922. (u32)(rdev->dummy_page.addr >> 12));
  2923. WREG32(VM_CONTEXT1_CNTL2, 4);
  2924. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2925. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2926. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2927. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2928. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2929. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2930. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2931. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2932. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2933. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2934. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2935. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2936. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2937. /* TC cache setup ??? */
  2938. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  2939. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  2940. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  2941. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  2942. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  2943. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  2944. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  2945. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  2946. WREG32(TC_CFG_L1_VOLATILE, 0);
  2947. WREG32(TC_CFG_L2_VOLATILE, 0);
  2948. if (rdev->family == CHIP_KAVERI) {
  2949. u32 tmp = RREG32(CHUB_CONTROL);
  2950. tmp &= ~BYPASS_VM;
  2951. WREG32(CHUB_CONTROL, tmp);
  2952. }
  2953. /* XXX SH_MEM regs */
  2954. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2955. for (i = 0; i < 16; i++) {
  2956. WREG32(SRBM_GFX_CNTL, VMID(i));
  2957. /* CP and shaders */
  2958. WREG32(SH_MEM_CONFIG, 0);
  2959. WREG32(SH_MEM_APE1_BASE, 1);
  2960. WREG32(SH_MEM_APE1_LIMIT, 0);
  2961. WREG32(SH_MEM_BASES, 0);
  2962. /* SDMA GFX */
  2963. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  2964. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  2965. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  2966. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  2967. /* XXX SDMA RLC - todo */
  2968. }
  2969. WREG32(SRBM_GFX_CNTL, 0);
  2970. cik_pcie_gart_tlb_flush(rdev);
  2971. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2972. (unsigned)(rdev->mc.gtt_size >> 20),
  2973. (unsigned long long)rdev->gart.table_addr);
  2974. rdev->gart.ready = true;
  2975. return 0;
  2976. }
  2977. /**
  2978. * cik_pcie_gart_disable - gart disable
  2979. *
  2980. * @rdev: radeon_device pointer
  2981. *
  2982. * This disables all VM page table (CIK).
  2983. */
  2984. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  2985. {
  2986. /* Disable all tables */
  2987. WREG32(VM_CONTEXT0_CNTL, 0);
  2988. WREG32(VM_CONTEXT1_CNTL, 0);
  2989. /* Setup TLB control */
  2990. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2991. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2992. /* Setup L2 cache */
  2993. WREG32(VM_L2_CNTL,
  2994. ENABLE_L2_FRAGMENT_PROCESSING |
  2995. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2996. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2997. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2998. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2999. WREG32(VM_L2_CNTL2, 0);
  3000. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3001. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3002. radeon_gart_table_vram_unpin(rdev);
  3003. }
  3004. /**
  3005. * cik_pcie_gart_fini - vm fini callback
  3006. *
  3007. * @rdev: radeon_device pointer
  3008. *
  3009. * Tears down the driver GART/VM setup (CIK).
  3010. */
  3011. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  3012. {
  3013. cik_pcie_gart_disable(rdev);
  3014. radeon_gart_table_vram_free(rdev);
  3015. radeon_gart_fini(rdev);
  3016. }
  3017. /* vm parser */
  3018. /**
  3019. * cik_ib_parse - vm ib_parse callback
  3020. *
  3021. * @rdev: radeon_device pointer
  3022. * @ib: indirect buffer pointer
  3023. *
  3024. * CIK uses hw IB checking so this is a nop (CIK).
  3025. */
  3026. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3027. {
  3028. return 0;
  3029. }
  3030. /*
  3031. * vm
  3032. * VMID 0 is the physical GPU addresses as used by the kernel.
  3033. * VMIDs 1-15 are used for userspace clients and are handled
  3034. * by the radeon vm/hsa code.
  3035. */
  3036. /**
  3037. * cik_vm_init - cik vm init callback
  3038. *
  3039. * @rdev: radeon_device pointer
  3040. *
  3041. * Inits cik specific vm parameters (number of VMs, base of vram for
  3042. * VMIDs 1-15) (CIK).
  3043. * Returns 0 for success.
  3044. */
  3045. int cik_vm_init(struct radeon_device *rdev)
  3046. {
  3047. /* number of VMs */
  3048. rdev->vm_manager.nvm = 16;
  3049. /* base offset of vram pages */
  3050. if (rdev->flags & RADEON_IS_IGP) {
  3051. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  3052. tmp <<= 22;
  3053. rdev->vm_manager.vram_base_offset = tmp;
  3054. } else
  3055. rdev->vm_manager.vram_base_offset = 0;
  3056. return 0;
  3057. }
  3058. /**
  3059. * cik_vm_fini - cik vm fini callback
  3060. *
  3061. * @rdev: radeon_device pointer
  3062. *
  3063. * Tear down any asic specific VM setup (CIK).
  3064. */
  3065. void cik_vm_fini(struct radeon_device *rdev)
  3066. {
  3067. }
  3068. /**
  3069. * cik_vm_flush - cik vm flush using the CP
  3070. *
  3071. * @rdev: radeon_device pointer
  3072. *
  3073. * Update the page table base and flush the VM TLB
  3074. * using the CP (CIK).
  3075. */
  3076. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  3077. {
  3078. struct radeon_ring *ring = &rdev->ring[ridx];
  3079. if (vm == NULL)
  3080. return;
  3081. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3082. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3083. WRITE_DATA_DST_SEL(0)));
  3084. if (vm->id < 8) {
  3085. radeon_ring_write(ring,
  3086. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  3087. } else {
  3088. radeon_ring_write(ring,
  3089. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  3090. }
  3091. radeon_ring_write(ring, 0);
  3092. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  3093. /* update SH_MEM_* regs */
  3094. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3095. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3096. WRITE_DATA_DST_SEL(0)));
  3097. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3098. radeon_ring_write(ring, 0);
  3099. radeon_ring_write(ring, VMID(vm->id));
  3100. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  3101. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3102. WRITE_DATA_DST_SEL(0)));
  3103. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  3104. radeon_ring_write(ring, 0);
  3105. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  3106. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  3107. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  3108. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  3109. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3110. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3111. WRITE_DATA_DST_SEL(0)));
  3112. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3113. radeon_ring_write(ring, 0);
  3114. radeon_ring_write(ring, VMID(0));
  3115. /* HDP flush */
  3116. /* We should be using the WAIT_REG_MEM packet here like in
  3117. * cik_fence_ring_emit(), but it causes the CP to hang in this
  3118. * context...
  3119. */
  3120. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3121. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3122. WRITE_DATA_DST_SEL(0)));
  3123. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  3124. radeon_ring_write(ring, 0);
  3125. radeon_ring_write(ring, 0);
  3126. /* bits 0-15 are the VM contexts0-15 */
  3127. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3128. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3129. WRITE_DATA_DST_SEL(0)));
  3130. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  3131. radeon_ring_write(ring, 0);
  3132. radeon_ring_write(ring, 1 << vm->id);
  3133. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3134. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3135. radeon_ring_write(ring, 0x0);
  3136. }
  3137. /**
  3138. * cik_dma_vm_flush - cik vm flush using sDMA
  3139. *
  3140. * @rdev: radeon_device pointer
  3141. *
  3142. * Update the page table base and flush the VM TLB
  3143. * using sDMA (CIK).
  3144. */
  3145. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  3146. {
  3147. struct radeon_ring *ring = &rdev->ring[ridx];
  3148. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  3149. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  3150. u32 ref_and_mask;
  3151. if (vm == NULL)
  3152. return;
  3153. if (ridx == R600_RING_TYPE_DMA_INDEX)
  3154. ref_and_mask = SDMA0;
  3155. else
  3156. ref_and_mask = SDMA1;
  3157. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3158. if (vm->id < 8) {
  3159. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  3160. } else {
  3161. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  3162. }
  3163. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  3164. /* update SH_MEM_* regs */
  3165. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3166. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3167. radeon_ring_write(ring, VMID(vm->id));
  3168. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3169. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  3170. radeon_ring_write(ring, 0);
  3171. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3172. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  3173. radeon_ring_write(ring, 0);
  3174. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3175. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  3176. radeon_ring_write(ring, 1);
  3177. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3178. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  3179. radeon_ring_write(ring, 0);
  3180. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3181. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  3182. radeon_ring_write(ring, VMID(0));
  3183. /* flush HDP */
  3184. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  3185. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  3186. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  3187. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  3188. radeon_ring_write(ring, ref_and_mask); /* MASK */
  3189. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  3190. /* flush TLB */
  3191. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  3192. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  3193. radeon_ring_write(ring, 1 << vm->id);
  3194. }
  3195. /*
  3196. * RLC
  3197. * The RLC is a multi-purpose microengine that handles a
  3198. * variety of functions, the most important of which is
  3199. * the interrupt controller.
  3200. */
  3201. /**
  3202. * cik_rlc_stop - stop the RLC ME
  3203. *
  3204. * @rdev: radeon_device pointer
  3205. *
  3206. * Halt the RLC ME (MicroEngine) (CIK).
  3207. */
  3208. static void cik_rlc_stop(struct radeon_device *rdev)
  3209. {
  3210. int i, j, k;
  3211. u32 mask, tmp;
  3212. tmp = RREG32(CP_INT_CNTL_RING0);
  3213. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3214. WREG32(CP_INT_CNTL_RING0, tmp);
  3215. RREG32(CB_CGTT_SCLK_CTRL);
  3216. RREG32(CB_CGTT_SCLK_CTRL);
  3217. RREG32(CB_CGTT_SCLK_CTRL);
  3218. RREG32(CB_CGTT_SCLK_CTRL);
  3219. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3220. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  3221. WREG32(RLC_CNTL, 0);
  3222. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3223. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3224. cik_select_se_sh(rdev, i, j);
  3225. for (k = 0; k < rdev->usec_timeout; k++) {
  3226. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  3227. break;
  3228. udelay(1);
  3229. }
  3230. }
  3231. }
  3232. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3233. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  3234. for (k = 0; k < rdev->usec_timeout; k++) {
  3235. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3236. break;
  3237. udelay(1);
  3238. }
  3239. }
  3240. /**
  3241. * cik_rlc_start - start the RLC ME
  3242. *
  3243. * @rdev: radeon_device pointer
  3244. *
  3245. * Unhalt the RLC ME (MicroEngine) (CIK).
  3246. */
  3247. static void cik_rlc_start(struct radeon_device *rdev)
  3248. {
  3249. u32 tmp;
  3250. WREG32(RLC_CNTL, RLC_ENABLE);
  3251. tmp = RREG32(CP_INT_CNTL_RING0);
  3252. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3253. WREG32(CP_INT_CNTL_RING0, tmp);
  3254. udelay(50);
  3255. }
  3256. /**
  3257. * cik_rlc_resume - setup the RLC hw
  3258. *
  3259. * @rdev: radeon_device pointer
  3260. *
  3261. * Initialize the RLC registers, load the ucode,
  3262. * and start the RLC (CIK).
  3263. * Returns 0 for success, -EINVAL if the ucode is not available.
  3264. */
  3265. static int cik_rlc_resume(struct radeon_device *rdev)
  3266. {
  3267. u32 i, size;
  3268. u32 clear_state_info[3];
  3269. const __be32 *fw_data;
  3270. if (!rdev->rlc_fw)
  3271. return -EINVAL;
  3272. switch (rdev->family) {
  3273. case CHIP_BONAIRE:
  3274. default:
  3275. size = BONAIRE_RLC_UCODE_SIZE;
  3276. break;
  3277. case CHIP_KAVERI:
  3278. size = KV_RLC_UCODE_SIZE;
  3279. break;
  3280. case CHIP_KABINI:
  3281. size = KB_RLC_UCODE_SIZE;
  3282. break;
  3283. }
  3284. cik_rlc_stop(rdev);
  3285. WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
  3286. RREG32(GRBM_SOFT_RESET);
  3287. udelay(50);
  3288. WREG32(GRBM_SOFT_RESET, 0);
  3289. RREG32(GRBM_SOFT_RESET);
  3290. udelay(50);
  3291. WREG32(RLC_LB_CNTR_INIT, 0);
  3292. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  3293. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3294. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  3295. WREG32(RLC_LB_PARAMS, 0x00600408);
  3296. WREG32(RLC_LB_CNTL, 0x80000004);
  3297. WREG32(RLC_MC_CNTL, 0);
  3298. WREG32(RLC_UCODE_CNTL, 0);
  3299. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3300. WREG32(RLC_GPM_UCODE_ADDR, 0);
  3301. for (i = 0; i < size; i++)
  3302. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  3303. WREG32(RLC_GPM_UCODE_ADDR, 0);
  3304. /* XXX */
  3305. clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
  3306. clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
  3307. clear_state_info[2] = 0;//cik_default_size;
  3308. WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
  3309. for (i = 0; i < 3; i++)
  3310. WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
  3311. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  3312. cik_rlc_start(rdev);
  3313. return 0;
  3314. }
  3315. /*
  3316. * Interrupts
  3317. * Starting with r6xx, interrupts are handled via a ring buffer.
  3318. * Ring buffers are areas of GPU accessible memory that the GPU
  3319. * writes interrupt vectors into and the host reads vectors out of.
  3320. * There is a rptr (read pointer) that determines where the
  3321. * host is currently reading, and a wptr (write pointer)
  3322. * which determines where the GPU has written. When the
  3323. * pointers are equal, the ring is idle. When the GPU
  3324. * writes vectors to the ring buffer, it increments the
  3325. * wptr. When there is an interrupt, the host then starts
  3326. * fetching commands and processing them until the pointers are
  3327. * equal again at which point it updates the rptr.
  3328. */
  3329. /**
  3330. * cik_enable_interrupts - Enable the interrupt ring buffer
  3331. *
  3332. * @rdev: radeon_device pointer
  3333. *
  3334. * Enable the interrupt ring buffer (CIK).
  3335. */
  3336. static void cik_enable_interrupts(struct radeon_device *rdev)
  3337. {
  3338. u32 ih_cntl = RREG32(IH_CNTL);
  3339. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3340. ih_cntl |= ENABLE_INTR;
  3341. ih_rb_cntl |= IH_RB_ENABLE;
  3342. WREG32(IH_CNTL, ih_cntl);
  3343. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3344. rdev->ih.enabled = true;
  3345. }
  3346. /**
  3347. * cik_disable_interrupts - Disable the interrupt ring buffer
  3348. *
  3349. * @rdev: radeon_device pointer
  3350. *
  3351. * Disable the interrupt ring buffer (CIK).
  3352. */
  3353. static void cik_disable_interrupts(struct radeon_device *rdev)
  3354. {
  3355. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3356. u32 ih_cntl = RREG32(IH_CNTL);
  3357. ih_rb_cntl &= ~IH_RB_ENABLE;
  3358. ih_cntl &= ~ENABLE_INTR;
  3359. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3360. WREG32(IH_CNTL, ih_cntl);
  3361. /* set rptr, wptr to 0 */
  3362. WREG32(IH_RB_RPTR, 0);
  3363. WREG32(IH_RB_WPTR, 0);
  3364. rdev->ih.enabled = false;
  3365. rdev->ih.rptr = 0;
  3366. }
  3367. /**
  3368. * cik_disable_interrupt_state - Disable all interrupt sources
  3369. *
  3370. * @rdev: radeon_device pointer
  3371. *
  3372. * Clear all interrupt enable bits used by the driver (CIK).
  3373. */
  3374. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  3375. {
  3376. u32 tmp;
  3377. /* gfx ring */
  3378. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3379. /* sdma */
  3380. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3381. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3382. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3383. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3384. /* compute queues */
  3385. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  3386. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  3387. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  3388. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  3389. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  3390. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  3391. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  3392. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  3393. /* grbm */
  3394. WREG32(GRBM_INT_CNTL, 0);
  3395. /* vline/vblank, etc. */
  3396. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3397. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3398. if (rdev->num_crtc >= 4) {
  3399. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3400. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3401. }
  3402. if (rdev->num_crtc >= 6) {
  3403. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3404. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3405. }
  3406. /* dac hotplug */
  3407. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  3408. /* digital hotplug */
  3409. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3410. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3411. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3412. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3413. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3414. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3415. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3416. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3417. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3418. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3419. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3420. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3421. }
  3422. /**
  3423. * cik_irq_init - init and enable the interrupt ring
  3424. *
  3425. * @rdev: radeon_device pointer
  3426. *
  3427. * Allocate a ring buffer for the interrupt controller,
  3428. * enable the RLC, disable interrupts, enable the IH
  3429. * ring buffer and enable it (CIK).
  3430. * Called at device load and reume.
  3431. * Returns 0 for success, errors for failure.
  3432. */
  3433. static int cik_irq_init(struct radeon_device *rdev)
  3434. {
  3435. int ret = 0;
  3436. int rb_bufsz;
  3437. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3438. /* allocate ring */
  3439. ret = r600_ih_ring_alloc(rdev);
  3440. if (ret)
  3441. return ret;
  3442. /* disable irqs */
  3443. cik_disable_interrupts(rdev);
  3444. /* init rlc */
  3445. ret = cik_rlc_resume(rdev);
  3446. if (ret) {
  3447. r600_ih_ring_fini(rdev);
  3448. return ret;
  3449. }
  3450. /* setup interrupt control */
  3451. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  3452. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3453. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3454. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3455. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3456. */
  3457. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3458. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3459. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3460. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3461. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3462. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3463. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3464. IH_WPTR_OVERFLOW_CLEAR |
  3465. (rb_bufsz << 1));
  3466. if (rdev->wb.enabled)
  3467. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3468. /* set the writeback address whether it's enabled or not */
  3469. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3470. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3471. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3472. /* set rptr, wptr to 0 */
  3473. WREG32(IH_RB_RPTR, 0);
  3474. WREG32(IH_RB_WPTR, 0);
  3475. /* Default settings for IH_CNTL (disabled at first) */
  3476. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3477. /* RPTR_REARM only works if msi's are enabled */
  3478. if (rdev->msi_enabled)
  3479. ih_cntl |= RPTR_REARM;
  3480. WREG32(IH_CNTL, ih_cntl);
  3481. /* force the active interrupt state to all disabled */
  3482. cik_disable_interrupt_state(rdev);
  3483. pci_set_master(rdev->pdev);
  3484. /* enable irqs */
  3485. cik_enable_interrupts(rdev);
  3486. return ret;
  3487. }
  3488. /**
  3489. * cik_irq_set - enable/disable interrupt sources
  3490. *
  3491. * @rdev: radeon_device pointer
  3492. *
  3493. * Enable interrupt sources on the GPU (vblanks, hpd,
  3494. * etc.) (CIK).
  3495. * Returns 0 for success, errors for failure.
  3496. */
  3497. int cik_irq_set(struct radeon_device *rdev)
  3498. {
  3499. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  3500. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  3501. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3502. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3503. u32 grbm_int_cntl = 0;
  3504. u32 dma_cntl, dma_cntl1;
  3505. if (!rdev->irq.installed) {
  3506. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3507. return -EINVAL;
  3508. }
  3509. /* don't enable anything if the ih is disabled */
  3510. if (!rdev->ih.enabled) {
  3511. cik_disable_interrupts(rdev);
  3512. /* force the active interrupt state to all disabled */
  3513. cik_disable_interrupt_state(rdev);
  3514. return 0;
  3515. }
  3516. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3517. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3518. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3519. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3520. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3521. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3522. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3523. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3524. /* enable CP interrupts on all rings */
  3525. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3526. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  3527. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3528. }
  3529. /* TODO: compute queues! */
  3530. /* CP_ME[1-2]_PIPE[0-3]_INT_CNTL */
  3531. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3532. DRM_DEBUG("cik_irq_set: sw int dma\n");
  3533. dma_cntl |= TRAP_ENABLE;
  3534. }
  3535. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3536. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  3537. dma_cntl1 |= TRAP_ENABLE;
  3538. }
  3539. if (rdev->irq.crtc_vblank_int[0] ||
  3540. atomic_read(&rdev->irq.pflip[0])) {
  3541. DRM_DEBUG("cik_irq_set: vblank 0\n");
  3542. crtc1 |= VBLANK_INTERRUPT_MASK;
  3543. }
  3544. if (rdev->irq.crtc_vblank_int[1] ||
  3545. atomic_read(&rdev->irq.pflip[1])) {
  3546. DRM_DEBUG("cik_irq_set: vblank 1\n");
  3547. crtc2 |= VBLANK_INTERRUPT_MASK;
  3548. }
  3549. if (rdev->irq.crtc_vblank_int[2] ||
  3550. atomic_read(&rdev->irq.pflip[2])) {
  3551. DRM_DEBUG("cik_irq_set: vblank 2\n");
  3552. crtc3 |= VBLANK_INTERRUPT_MASK;
  3553. }
  3554. if (rdev->irq.crtc_vblank_int[3] ||
  3555. atomic_read(&rdev->irq.pflip[3])) {
  3556. DRM_DEBUG("cik_irq_set: vblank 3\n");
  3557. crtc4 |= VBLANK_INTERRUPT_MASK;
  3558. }
  3559. if (rdev->irq.crtc_vblank_int[4] ||
  3560. atomic_read(&rdev->irq.pflip[4])) {
  3561. DRM_DEBUG("cik_irq_set: vblank 4\n");
  3562. crtc5 |= VBLANK_INTERRUPT_MASK;
  3563. }
  3564. if (rdev->irq.crtc_vblank_int[5] ||
  3565. atomic_read(&rdev->irq.pflip[5])) {
  3566. DRM_DEBUG("cik_irq_set: vblank 5\n");
  3567. crtc6 |= VBLANK_INTERRUPT_MASK;
  3568. }
  3569. if (rdev->irq.hpd[0]) {
  3570. DRM_DEBUG("cik_irq_set: hpd 1\n");
  3571. hpd1 |= DC_HPDx_INT_EN;
  3572. }
  3573. if (rdev->irq.hpd[1]) {
  3574. DRM_DEBUG("cik_irq_set: hpd 2\n");
  3575. hpd2 |= DC_HPDx_INT_EN;
  3576. }
  3577. if (rdev->irq.hpd[2]) {
  3578. DRM_DEBUG("cik_irq_set: hpd 3\n");
  3579. hpd3 |= DC_HPDx_INT_EN;
  3580. }
  3581. if (rdev->irq.hpd[3]) {
  3582. DRM_DEBUG("cik_irq_set: hpd 4\n");
  3583. hpd4 |= DC_HPDx_INT_EN;
  3584. }
  3585. if (rdev->irq.hpd[4]) {
  3586. DRM_DEBUG("cik_irq_set: hpd 5\n");
  3587. hpd5 |= DC_HPDx_INT_EN;
  3588. }
  3589. if (rdev->irq.hpd[5]) {
  3590. DRM_DEBUG("cik_irq_set: hpd 6\n");
  3591. hpd6 |= DC_HPDx_INT_EN;
  3592. }
  3593. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3594. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  3595. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  3596. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3597. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3598. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3599. if (rdev->num_crtc >= 4) {
  3600. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3601. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3602. }
  3603. if (rdev->num_crtc >= 6) {
  3604. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3605. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3606. }
  3607. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3608. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3609. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3610. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3611. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3612. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3613. return 0;
  3614. }
  3615. /**
  3616. * cik_irq_ack - ack interrupt sources
  3617. *
  3618. * @rdev: radeon_device pointer
  3619. *
  3620. * Ack interrupt sources on the GPU (vblanks, hpd,
  3621. * etc.) (CIK). Certain interrupts sources are sw
  3622. * generated and do not require an explicit ack.
  3623. */
  3624. static inline void cik_irq_ack(struct radeon_device *rdev)
  3625. {
  3626. u32 tmp;
  3627. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3628. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3629. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3630. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3631. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3632. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3633. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  3634. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  3635. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3636. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  3637. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3638. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3639. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3640. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3641. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3642. if (rdev->num_crtc >= 4) {
  3643. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3644. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3645. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3646. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3647. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3648. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3649. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3650. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3651. }
  3652. if (rdev->num_crtc >= 6) {
  3653. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3654. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3655. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3656. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3657. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3658. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3659. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3660. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3661. }
  3662. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  3663. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3664. tmp |= DC_HPDx_INT_ACK;
  3665. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3666. }
  3667. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  3668. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3669. tmp |= DC_HPDx_INT_ACK;
  3670. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3671. }
  3672. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3673. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3674. tmp |= DC_HPDx_INT_ACK;
  3675. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3676. }
  3677. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3678. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3679. tmp |= DC_HPDx_INT_ACK;
  3680. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3681. }
  3682. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3683. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3684. tmp |= DC_HPDx_INT_ACK;
  3685. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3686. }
  3687. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3688. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3689. tmp |= DC_HPDx_INT_ACK;
  3690. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3691. }
  3692. }
  3693. /**
  3694. * cik_irq_disable - disable interrupts
  3695. *
  3696. * @rdev: radeon_device pointer
  3697. *
  3698. * Disable interrupts on the hw (CIK).
  3699. */
  3700. static void cik_irq_disable(struct radeon_device *rdev)
  3701. {
  3702. cik_disable_interrupts(rdev);
  3703. /* Wait and acknowledge irq */
  3704. mdelay(1);
  3705. cik_irq_ack(rdev);
  3706. cik_disable_interrupt_state(rdev);
  3707. }
  3708. /**
  3709. * cik_irq_disable - disable interrupts for suspend
  3710. *
  3711. * @rdev: radeon_device pointer
  3712. *
  3713. * Disable interrupts and stop the RLC (CIK).
  3714. * Used for suspend.
  3715. */
  3716. static void cik_irq_suspend(struct radeon_device *rdev)
  3717. {
  3718. cik_irq_disable(rdev);
  3719. cik_rlc_stop(rdev);
  3720. }
  3721. /**
  3722. * cik_irq_fini - tear down interrupt support
  3723. *
  3724. * @rdev: radeon_device pointer
  3725. *
  3726. * Disable interrupts on the hw and free the IH ring
  3727. * buffer (CIK).
  3728. * Used for driver unload.
  3729. */
  3730. static void cik_irq_fini(struct radeon_device *rdev)
  3731. {
  3732. cik_irq_suspend(rdev);
  3733. r600_ih_ring_fini(rdev);
  3734. }
  3735. /**
  3736. * cik_get_ih_wptr - get the IH ring buffer wptr
  3737. *
  3738. * @rdev: radeon_device pointer
  3739. *
  3740. * Get the IH ring buffer wptr from either the register
  3741. * or the writeback memory buffer (CIK). Also check for
  3742. * ring buffer overflow and deal with it.
  3743. * Used by cik_irq_process().
  3744. * Returns the value of the wptr.
  3745. */
  3746. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  3747. {
  3748. u32 wptr, tmp;
  3749. if (rdev->wb.enabled)
  3750. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3751. else
  3752. wptr = RREG32(IH_RB_WPTR);
  3753. if (wptr & RB_OVERFLOW) {
  3754. /* When a ring buffer overflow happen start parsing interrupt
  3755. * from the last not overwritten vector (wptr + 16). Hopefully
  3756. * this should allow us to catchup.
  3757. */
  3758. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3759. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3760. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3761. tmp = RREG32(IH_RB_CNTL);
  3762. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3763. WREG32(IH_RB_CNTL, tmp);
  3764. }
  3765. return (wptr & rdev->ih.ptr_mask);
  3766. }
  3767. /* CIK IV Ring
  3768. * Each IV ring entry is 128 bits:
  3769. * [7:0] - interrupt source id
  3770. * [31:8] - reserved
  3771. * [59:32] - interrupt source data
  3772. * [63:60] - reserved
  3773. * [71:64] - RINGID
  3774. * CP:
  3775. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  3776. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  3777. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  3778. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  3779. * PIPE_ID - ME0 0=3D
  3780. * - ME1&2 compute dispatcher (4 pipes each)
  3781. * SDMA:
  3782. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  3783. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  3784. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  3785. * [79:72] - VMID
  3786. * [95:80] - PASID
  3787. * [127:96] - reserved
  3788. */
  3789. /**
  3790. * cik_irq_process - interrupt handler
  3791. *
  3792. * @rdev: radeon_device pointer
  3793. *
  3794. * Interrupt hander (CIK). Walk the IH ring,
  3795. * ack interrupts and schedule work to handle
  3796. * interrupt events.
  3797. * Returns irq process return code.
  3798. */
  3799. int cik_irq_process(struct radeon_device *rdev)
  3800. {
  3801. u32 wptr;
  3802. u32 rptr;
  3803. u32 src_id, src_data, ring_id;
  3804. u8 me_id, pipe_id, queue_id;
  3805. u32 ring_index;
  3806. bool queue_hotplug = false;
  3807. bool queue_reset = false;
  3808. if (!rdev->ih.enabled || rdev->shutdown)
  3809. return IRQ_NONE;
  3810. wptr = cik_get_ih_wptr(rdev);
  3811. restart_ih:
  3812. /* is somebody else already processing irqs? */
  3813. if (atomic_xchg(&rdev->ih.lock, 1))
  3814. return IRQ_NONE;
  3815. rptr = rdev->ih.rptr;
  3816. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3817. /* Order reading of wptr vs. reading of IH ring data */
  3818. rmb();
  3819. /* display interrupts */
  3820. cik_irq_ack(rdev);
  3821. while (rptr != wptr) {
  3822. /* wptr/rptr are in bytes! */
  3823. ring_index = rptr / 4;
  3824. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3825. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3826. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3827. switch (src_id) {
  3828. case 1: /* D1 vblank/vline */
  3829. switch (src_data) {
  3830. case 0: /* D1 vblank */
  3831. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3832. if (rdev->irq.crtc_vblank_int[0]) {
  3833. drm_handle_vblank(rdev->ddev, 0);
  3834. rdev->pm.vblank_sync = true;
  3835. wake_up(&rdev->irq.vblank_queue);
  3836. }
  3837. if (atomic_read(&rdev->irq.pflip[0]))
  3838. radeon_crtc_handle_flip(rdev, 0);
  3839. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3840. DRM_DEBUG("IH: D1 vblank\n");
  3841. }
  3842. break;
  3843. case 1: /* D1 vline */
  3844. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  3845. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3846. DRM_DEBUG("IH: D1 vline\n");
  3847. }
  3848. break;
  3849. default:
  3850. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3851. break;
  3852. }
  3853. break;
  3854. case 2: /* D2 vblank/vline */
  3855. switch (src_data) {
  3856. case 0: /* D2 vblank */
  3857. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3858. if (rdev->irq.crtc_vblank_int[1]) {
  3859. drm_handle_vblank(rdev->ddev, 1);
  3860. rdev->pm.vblank_sync = true;
  3861. wake_up(&rdev->irq.vblank_queue);
  3862. }
  3863. if (atomic_read(&rdev->irq.pflip[1]))
  3864. radeon_crtc_handle_flip(rdev, 1);
  3865. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3866. DRM_DEBUG("IH: D2 vblank\n");
  3867. }
  3868. break;
  3869. case 1: /* D2 vline */
  3870. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3871. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3872. DRM_DEBUG("IH: D2 vline\n");
  3873. }
  3874. break;
  3875. default:
  3876. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3877. break;
  3878. }
  3879. break;
  3880. case 3: /* D3 vblank/vline */
  3881. switch (src_data) {
  3882. case 0: /* D3 vblank */
  3883. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3884. if (rdev->irq.crtc_vblank_int[2]) {
  3885. drm_handle_vblank(rdev->ddev, 2);
  3886. rdev->pm.vblank_sync = true;
  3887. wake_up(&rdev->irq.vblank_queue);
  3888. }
  3889. if (atomic_read(&rdev->irq.pflip[2]))
  3890. radeon_crtc_handle_flip(rdev, 2);
  3891. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3892. DRM_DEBUG("IH: D3 vblank\n");
  3893. }
  3894. break;
  3895. case 1: /* D3 vline */
  3896. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3897. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3898. DRM_DEBUG("IH: D3 vline\n");
  3899. }
  3900. break;
  3901. default:
  3902. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3903. break;
  3904. }
  3905. break;
  3906. case 4: /* D4 vblank/vline */
  3907. switch (src_data) {
  3908. case 0: /* D4 vblank */
  3909. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3910. if (rdev->irq.crtc_vblank_int[3]) {
  3911. drm_handle_vblank(rdev->ddev, 3);
  3912. rdev->pm.vblank_sync = true;
  3913. wake_up(&rdev->irq.vblank_queue);
  3914. }
  3915. if (atomic_read(&rdev->irq.pflip[3]))
  3916. radeon_crtc_handle_flip(rdev, 3);
  3917. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3918. DRM_DEBUG("IH: D4 vblank\n");
  3919. }
  3920. break;
  3921. case 1: /* D4 vline */
  3922. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3923. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3924. DRM_DEBUG("IH: D4 vline\n");
  3925. }
  3926. break;
  3927. default:
  3928. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3929. break;
  3930. }
  3931. break;
  3932. case 5: /* D5 vblank/vline */
  3933. switch (src_data) {
  3934. case 0: /* D5 vblank */
  3935. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3936. if (rdev->irq.crtc_vblank_int[4]) {
  3937. drm_handle_vblank(rdev->ddev, 4);
  3938. rdev->pm.vblank_sync = true;
  3939. wake_up(&rdev->irq.vblank_queue);
  3940. }
  3941. if (atomic_read(&rdev->irq.pflip[4]))
  3942. radeon_crtc_handle_flip(rdev, 4);
  3943. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3944. DRM_DEBUG("IH: D5 vblank\n");
  3945. }
  3946. break;
  3947. case 1: /* D5 vline */
  3948. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3949. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3950. DRM_DEBUG("IH: D5 vline\n");
  3951. }
  3952. break;
  3953. default:
  3954. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3955. break;
  3956. }
  3957. break;
  3958. case 6: /* D6 vblank/vline */
  3959. switch (src_data) {
  3960. case 0: /* D6 vblank */
  3961. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3962. if (rdev->irq.crtc_vblank_int[5]) {
  3963. drm_handle_vblank(rdev->ddev, 5);
  3964. rdev->pm.vblank_sync = true;
  3965. wake_up(&rdev->irq.vblank_queue);
  3966. }
  3967. if (atomic_read(&rdev->irq.pflip[5]))
  3968. radeon_crtc_handle_flip(rdev, 5);
  3969. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3970. DRM_DEBUG("IH: D6 vblank\n");
  3971. }
  3972. break;
  3973. case 1: /* D6 vline */
  3974. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3975. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3976. DRM_DEBUG("IH: D6 vline\n");
  3977. }
  3978. break;
  3979. default:
  3980. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3981. break;
  3982. }
  3983. break;
  3984. case 42: /* HPD hotplug */
  3985. switch (src_data) {
  3986. case 0:
  3987. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  3988. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  3989. queue_hotplug = true;
  3990. DRM_DEBUG("IH: HPD1\n");
  3991. }
  3992. break;
  3993. case 1:
  3994. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  3995. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3996. queue_hotplug = true;
  3997. DRM_DEBUG("IH: HPD2\n");
  3998. }
  3999. break;
  4000. case 2:
  4001. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4002. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  4003. queue_hotplug = true;
  4004. DRM_DEBUG("IH: HPD3\n");
  4005. }
  4006. break;
  4007. case 3:
  4008. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4009. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  4010. queue_hotplug = true;
  4011. DRM_DEBUG("IH: HPD4\n");
  4012. }
  4013. break;
  4014. case 4:
  4015. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4016. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  4017. queue_hotplug = true;
  4018. DRM_DEBUG("IH: HPD5\n");
  4019. }
  4020. break;
  4021. case 5:
  4022. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4023. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  4024. queue_hotplug = true;
  4025. DRM_DEBUG("IH: HPD6\n");
  4026. }
  4027. break;
  4028. default:
  4029. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4030. break;
  4031. }
  4032. break;
  4033. case 146:
  4034. case 147:
  4035. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  4036. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4037. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4038. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4039. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4040. /* reset addr and status */
  4041. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  4042. break;
  4043. case 176: /* GFX RB CP_INT */
  4044. case 177: /* GFX IB CP_INT */
  4045. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4046. break;
  4047. case 181: /* CP EOP event */
  4048. DRM_DEBUG("IH: CP EOP\n");
  4049. /* XXX check the bitfield order! */
  4050. me_id = (ring_id & 0x60) >> 5;
  4051. pipe_id = (ring_id & 0x18) >> 3;
  4052. queue_id = (ring_id & 0x7) >> 0;
  4053. switch (me_id) {
  4054. case 0:
  4055. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4056. break;
  4057. case 1:
  4058. /* XXX compute */
  4059. break;
  4060. case 2:
  4061. /* XXX compute */
  4062. break;
  4063. }
  4064. break;
  4065. case 184: /* CP Privileged reg access */
  4066. DRM_ERROR("Illegal register access in command stream\n");
  4067. /* XXX check the bitfield order! */
  4068. me_id = (ring_id & 0x60) >> 5;
  4069. pipe_id = (ring_id & 0x18) >> 3;
  4070. queue_id = (ring_id & 0x7) >> 0;
  4071. switch (me_id) {
  4072. case 0:
  4073. /* This results in a full GPU reset, but all we need to do is soft
  4074. * reset the CP for gfx
  4075. */
  4076. queue_reset = true;
  4077. break;
  4078. case 1:
  4079. /* XXX compute */
  4080. break;
  4081. case 2:
  4082. /* XXX compute */
  4083. break;
  4084. }
  4085. break;
  4086. case 185: /* CP Privileged inst */
  4087. DRM_ERROR("Illegal instruction in command stream\n");
  4088. /* XXX check the bitfield order! */
  4089. me_id = (ring_id & 0x60) >> 5;
  4090. pipe_id = (ring_id & 0x18) >> 3;
  4091. queue_id = (ring_id & 0x7) >> 0;
  4092. switch (me_id) {
  4093. case 0:
  4094. /* This results in a full GPU reset, but all we need to do is soft
  4095. * reset the CP for gfx
  4096. */
  4097. queue_reset = true;
  4098. break;
  4099. case 1:
  4100. /* XXX compute */
  4101. break;
  4102. case 2:
  4103. /* XXX compute */
  4104. break;
  4105. }
  4106. break;
  4107. case 224: /* SDMA trap event */
  4108. /* XXX check the bitfield order! */
  4109. me_id = (ring_id & 0x3) >> 0;
  4110. queue_id = (ring_id & 0xc) >> 2;
  4111. DRM_DEBUG("IH: SDMA trap\n");
  4112. switch (me_id) {
  4113. case 0:
  4114. switch (queue_id) {
  4115. case 0:
  4116. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4117. break;
  4118. case 1:
  4119. /* XXX compute */
  4120. break;
  4121. case 2:
  4122. /* XXX compute */
  4123. break;
  4124. }
  4125. break;
  4126. case 1:
  4127. switch (queue_id) {
  4128. case 0:
  4129. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  4130. break;
  4131. case 1:
  4132. /* XXX compute */
  4133. break;
  4134. case 2:
  4135. /* XXX compute */
  4136. break;
  4137. }
  4138. break;
  4139. }
  4140. break;
  4141. case 241: /* SDMA Privileged inst */
  4142. case 247: /* SDMA Privileged inst */
  4143. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  4144. /* XXX check the bitfield order! */
  4145. me_id = (ring_id & 0x3) >> 0;
  4146. queue_id = (ring_id & 0xc) >> 2;
  4147. switch (me_id) {
  4148. case 0:
  4149. switch (queue_id) {
  4150. case 0:
  4151. queue_reset = true;
  4152. break;
  4153. case 1:
  4154. /* XXX compute */
  4155. queue_reset = true;
  4156. break;
  4157. case 2:
  4158. /* XXX compute */
  4159. queue_reset = true;
  4160. break;
  4161. }
  4162. break;
  4163. case 1:
  4164. switch (queue_id) {
  4165. case 0:
  4166. queue_reset = true;
  4167. break;
  4168. case 1:
  4169. /* XXX compute */
  4170. queue_reset = true;
  4171. break;
  4172. case 2:
  4173. /* XXX compute */
  4174. queue_reset = true;
  4175. break;
  4176. }
  4177. break;
  4178. }
  4179. break;
  4180. case 233: /* GUI IDLE */
  4181. DRM_DEBUG("IH: GUI idle\n");
  4182. break;
  4183. default:
  4184. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4185. break;
  4186. }
  4187. /* wptr/rptr are in bytes! */
  4188. rptr += 16;
  4189. rptr &= rdev->ih.ptr_mask;
  4190. }
  4191. if (queue_hotplug)
  4192. schedule_work(&rdev->hotplug_work);
  4193. if (queue_reset)
  4194. schedule_work(&rdev->reset_work);
  4195. rdev->ih.rptr = rptr;
  4196. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4197. atomic_set(&rdev->ih.lock, 0);
  4198. /* make sure wptr hasn't changed while processing */
  4199. wptr = cik_get_ih_wptr(rdev);
  4200. if (wptr != rptr)
  4201. goto restart_ih;
  4202. return IRQ_HANDLED;
  4203. }