dc.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk/tegra.h>
  15. #include "host1x_client.h"
  16. #include "dc.h"
  17. #include "drm.h"
  18. #include "gem.h"
  19. struct tegra_plane {
  20. struct drm_plane base;
  21. unsigned int index;
  22. };
  23. static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
  24. {
  25. return container_of(plane, struct tegra_plane, base);
  26. }
  27. static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
  28. struct drm_framebuffer *fb, int crtc_x,
  29. int crtc_y, unsigned int crtc_w,
  30. unsigned int crtc_h, uint32_t src_x,
  31. uint32_t src_y, uint32_t src_w, uint32_t src_h)
  32. {
  33. struct tegra_plane *p = to_tegra_plane(plane);
  34. struct tegra_dc *dc = to_tegra_dc(crtc);
  35. struct tegra_dc_window window;
  36. unsigned int i;
  37. memset(&window, 0, sizeof(window));
  38. window.src.x = src_x >> 16;
  39. window.src.y = src_y >> 16;
  40. window.src.w = src_w >> 16;
  41. window.src.h = src_h >> 16;
  42. window.dst.x = crtc_x;
  43. window.dst.y = crtc_y;
  44. window.dst.w = crtc_w;
  45. window.dst.h = crtc_h;
  46. window.format = tegra_dc_format(fb->pixel_format);
  47. window.bits_per_pixel = fb->bits_per_pixel;
  48. for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
  49. struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
  50. window.base[i] = bo->paddr + fb->offsets[i];
  51. /*
  52. * Tegra doesn't support different strides for U and V planes
  53. * so we display a warning if the user tries to display a
  54. * framebuffer with such a configuration.
  55. */
  56. if (i >= 2) {
  57. if (fb->pitches[i] != window.stride[1])
  58. DRM_ERROR("unsupported UV-plane configuration\n");
  59. } else {
  60. window.stride[i] = fb->pitches[i];
  61. }
  62. }
  63. return tegra_dc_setup_window(dc, p->index, &window);
  64. }
  65. static int tegra_plane_disable(struct drm_plane *plane)
  66. {
  67. struct tegra_dc *dc = to_tegra_dc(plane->crtc);
  68. struct tegra_plane *p = to_tegra_plane(plane);
  69. unsigned long value;
  70. if (!plane->crtc)
  71. return 0;
  72. value = WINDOW_A_SELECT << p->index;
  73. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
  74. value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
  75. value &= ~WIN_ENABLE;
  76. tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
  77. tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
  78. tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
  79. return 0;
  80. }
  81. static void tegra_plane_destroy(struct drm_plane *plane)
  82. {
  83. tegra_plane_disable(plane);
  84. drm_plane_cleanup(plane);
  85. }
  86. static const struct drm_plane_funcs tegra_plane_funcs = {
  87. .update_plane = tegra_plane_update,
  88. .disable_plane = tegra_plane_disable,
  89. .destroy = tegra_plane_destroy,
  90. };
  91. static const uint32_t plane_formats[] = {
  92. DRM_FORMAT_XBGR8888,
  93. DRM_FORMAT_XRGB8888,
  94. DRM_FORMAT_RGB565,
  95. DRM_FORMAT_UYVY,
  96. DRM_FORMAT_YUV420,
  97. DRM_FORMAT_YUV422,
  98. };
  99. static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
  100. {
  101. unsigned int i;
  102. int err = 0;
  103. for (i = 0; i < 2; i++) {
  104. struct tegra_plane *plane;
  105. plane = devm_kzalloc(drm->dev, sizeof(*plane), GFP_KERNEL);
  106. if (!plane)
  107. return -ENOMEM;
  108. plane->index = 1 + i;
  109. err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
  110. &tegra_plane_funcs, plane_formats,
  111. ARRAY_SIZE(plane_formats), false);
  112. if (err < 0)
  113. return err;
  114. }
  115. return 0;
  116. }
  117. static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
  118. struct drm_framebuffer *fb)
  119. {
  120. struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
  121. unsigned long value;
  122. tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
  123. value = fb->offsets[0] + y * fb->pitches[0] +
  124. x * fb->bits_per_pixel / 8;
  125. tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
  126. tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
  127. value = GENERAL_UPDATE | WIN_A_UPDATE;
  128. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  129. value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
  130. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  131. return 0;
  132. }
  133. void tegra_dc_enable_vblank(struct tegra_dc *dc)
  134. {
  135. unsigned long value, flags;
  136. spin_lock_irqsave(&dc->lock, flags);
  137. value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
  138. value |= VBLANK_INT;
  139. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  140. spin_unlock_irqrestore(&dc->lock, flags);
  141. }
  142. void tegra_dc_disable_vblank(struct tegra_dc *dc)
  143. {
  144. unsigned long value, flags;
  145. spin_lock_irqsave(&dc->lock, flags);
  146. value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
  147. value &= ~VBLANK_INT;
  148. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  149. spin_unlock_irqrestore(&dc->lock, flags);
  150. }
  151. static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
  152. {
  153. struct drm_device *drm = dc->base.dev;
  154. struct drm_crtc *crtc = &dc->base;
  155. unsigned long flags, base;
  156. struct tegra_bo *bo;
  157. if (!dc->event)
  158. return;
  159. bo = tegra_fb_get_plane(crtc->fb, 0);
  160. /* check if new start address has been latched */
  161. tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
  162. base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
  163. tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
  164. if (base == bo->paddr + crtc->fb->offsets[0]) {
  165. spin_lock_irqsave(&drm->event_lock, flags);
  166. drm_send_vblank_event(drm, dc->pipe, dc->event);
  167. drm_vblank_put(drm, dc->pipe);
  168. dc->event = NULL;
  169. spin_unlock_irqrestore(&drm->event_lock, flags);
  170. }
  171. }
  172. void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
  173. {
  174. struct tegra_dc *dc = to_tegra_dc(crtc);
  175. struct drm_device *drm = crtc->dev;
  176. unsigned long flags;
  177. spin_lock_irqsave(&drm->event_lock, flags);
  178. if (dc->event && dc->event->base.file_priv == file) {
  179. dc->event->base.destroy(&dc->event->base);
  180. drm_vblank_put(drm, dc->pipe);
  181. dc->event = NULL;
  182. }
  183. spin_unlock_irqrestore(&drm->event_lock, flags);
  184. }
  185. static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  186. struct drm_pending_vblank_event *event)
  187. {
  188. struct tegra_dc *dc = to_tegra_dc(crtc);
  189. struct drm_device *drm = crtc->dev;
  190. if (dc->event)
  191. return -EBUSY;
  192. if (event) {
  193. event->pipe = dc->pipe;
  194. dc->event = event;
  195. drm_vblank_get(drm, dc->pipe);
  196. }
  197. tegra_dc_set_base(dc, 0, 0, fb);
  198. crtc->fb = fb;
  199. return 0;
  200. }
  201. static const struct drm_crtc_funcs tegra_crtc_funcs = {
  202. .page_flip = tegra_dc_page_flip,
  203. .set_config = drm_crtc_helper_set_config,
  204. .destroy = drm_crtc_cleanup,
  205. };
  206. static void tegra_crtc_disable(struct drm_crtc *crtc)
  207. {
  208. struct drm_device *drm = crtc->dev;
  209. struct drm_plane *plane;
  210. list_for_each_entry(plane, &drm->mode_config.plane_list, head) {
  211. if (plane->crtc == crtc) {
  212. tegra_plane_disable(plane);
  213. plane->crtc = NULL;
  214. if (plane->fb) {
  215. drm_framebuffer_unreference(plane->fb);
  216. plane->fb = NULL;
  217. }
  218. }
  219. }
  220. }
  221. static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
  222. const struct drm_display_mode *mode,
  223. struct drm_display_mode *adjusted)
  224. {
  225. return true;
  226. }
  227. static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
  228. unsigned int bpp)
  229. {
  230. fixed20_12 outf = dfixed_init(out);
  231. fixed20_12 inf = dfixed_init(in);
  232. u32 dda_inc;
  233. int max;
  234. if (v)
  235. max = 15;
  236. else {
  237. switch (bpp) {
  238. case 2:
  239. max = 8;
  240. break;
  241. default:
  242. WARN_ON_ONCE(1);
  243. /* fallthrough */
  244. case 4:
  245. max = 4;
  246. break;
  247. }
  248. }
  249. outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
  250. inf.full -= dfixed_const(1);
  251. dda_inc = dfixed_div(inf, outf);
  252. dda_inc = min_t(u32, dda_inc, dfixed_const(max));
  253. return dda_inc;
  254. }
  255. static inline u32 compute_initial_dda(unsigned int in)
  256. {
  257. fixed20_12 inf = dfixed_init(in);
  258. return dfixed_frac(inf);
  259. }
  260. static int tegra_dc_set_timings(struct tegra_dc *dc,
  261. struct drm_display_mode *mode)
  262. {
  263. /* TODO: For HDMI compliance, h & v ref_to_sync should be set to 1 */
  264. unsigned int h_ref_to_sync = 0;
  265. unsigned int v_ref_to_sync = 0;
  266. unsigned long value;
  267. tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
  268. value = (v_ref_to_sync << 16) | h_ref_to_sync;
  269. tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
  270. value = ((mode->vsync_end - mode->vsync_start) << 16) |
  271. ((mode->hsync_end - mode->hsync_start) << 0);
  272. tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
  273. value = ((mode->vtotal - mode->vsync_end) << 16) |
  274. ((mode->htotal - mode->hsync_end) << 0);
  275. tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
  276. value = ((mode->vsync_start - mode->vdisplay) << 16) |
  277. ((mode->hsync_start - mode->hdisplay) << 0);
  278. tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
  279. value = (mode->vdisplay << 16) | mode->hdisplay;
  280. tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
  281. return 0;
  282. }
  283. static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
  284. struct drm_display_mode *mode,
  285. unsigned long *div)
  286. {
  287. unsigned long pclk = mode->clock * 1000, rate;
  288. struct tegra_dc *dc = to_tegra_dc(crtc);
  289. struct tegra_output *output = NULL;
  290. struct drm_encoder *encoder;
  291. long err;
  292. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
  293. if (encoder->crtc == crtc) {
  294. output = encoder_to_output(encoder);
  295. break;
  296. }
  297. if (!output)
  298. return -ENODEV;
  299. /*
  300. * This assumes that the display controller will divide its parent
  301. * clock by 2 to generate the pixel clock.
  302. */
  303. err = tegra_output_setup_clock(output, dc->clk, pclk * 2);
  304. if (err < 0) {
  305. dev_err(dc->dev, "failed to setup clock: %ld\n", err);
  306. return err;
  307. }
  308. rate = clk_get_rate(dc->clk);
  309. *div = (rate * 2 / pclk) - 2;
  310. DRM_DEBUG_KMS("rate: %lu, div: %lu\n", rate, *div);
  311. return 0;
  312. }
  313. static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
  314. {
  315. switch (format) {
  316. case WIN_COLOR_DEPTH_YCbCr422:
  317. case WIN_COLOR_DEPTH_YUV422:
  318. if (planar)
  319. *planar = false;
  320. return true;
  321. case WIN_COLOR_DEPTH_YCbCr420P:
  322. case WIN_COLOR_DEPTH_YUV420P:
  323. case WIN_COLOR_DEPTH_YCbCr422P:
  324. case WIN_COLOR_DEPTH_YUV422P:
  325. case WIN_COLOR_DEPTH_YCbCr422R:
  326. case WIN_COLOR_DEPTH_YUV422R:
  327. case WIN_COLOR_DEPTH_YCbCr422RA:
  328. case WIN_COLOR_DEPTH_YUV422RA:
  329. if (planar)
  330. *planar = true;
  331. return true;
  332. }
  333. return false;
  334. }
  335. int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
  336. const struct tegra_dc_window *window)
  337. {
  338. unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
  339. unsigned long value;
  340. bool yuv, planar;
  341. /*
  342. * For YUV planar modes, the number of bytes per pixel takes into
  343. * account only the luma component and therefore is 1.
  344. */
  345. yuv = tegra_dc_format_is_yuv(window->format, &planar);
  346. if (!yuv)
  347. bpp = window->bits_per_pixel / 8;
  348. else
  349. bpp = planar ? 1 : 2;
  350. value = WINDOW_A_SELECT << index;
  351. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
  352. tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
  353. tegra_dc_writel(dc, 0, DC_WIN_BYTE_SWAP);
  354. value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
  355. tegra_dc_writel(dc, value, DC_WIN_POSITION);
  356. value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
  357. tegra_dc_writel(dc, value, DC_WIN_SIZE);
  358. h_offset = window->src.x * bpp;
  359. v_offset = window->src.y;
  360. h_size = window->src.w * bpp;
  361. v_size = window->src.h;
  362. value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
  363. tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
  364. /*
  365. * For DDA computations the number of bytes per pixel for YUV planar
  366. * modes needs to take into account all Y, U and V components.
  367. */
  368. if (yuv && planar)
  369. bpp = 2;
  370. h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
  371. v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
  372. value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
  373. tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
  374. h_dda = compute_initial_dda(window->src.x);
  375. v_dda = compute_initial_dda(window->src.y);
  376. tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
  377. tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
  378. tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
  379. tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
  380. tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
  381. if (yuv && planar) {
  382. tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
  383. tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
  384. value = window->stride[1] << 16 | window->stride[0];
  385. tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
  386. } else {
  387. tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
  388. }
  389. tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
  390. tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
  391. value = WIN_ENABLE;
  392. if (yuv) {
  393. /* setup default colorspace conversion coefficients */
  394. tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
  395. tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
  396. tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
  397. tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
  398. tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
  399. tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
  400. tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
  401. tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
  402. value |= CSC_ENABLE;
  403. } else if (window->bits_per_pixel < 24) {
  404. value |= COLOR_EXPAND;
  405. }
  406. tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
  407. /*
  408. * Disable blending and assume Window A is the bottom-most window,
  409. * Window C is the top-most window and Window B is in the middle.
  410. */
  411. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
  412. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
  413. switch (index) {
  414. case 0:
  415. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
  416. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
  417. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
  418. break;
  419. case 1:
  420. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
  421. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
  422. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
  423. break;
  424. case 2:
  425. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
  426. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
  427. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
  428. break;
  429. }
  430. tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
  431. tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
  432. return 0;
  433. }
  434. unsigned int tegra_dc_format(uint32_t format)
  435. {
  436. switch (format) {
  437. case DRM_FORMAT_XBGR8888:
  438. return WIN_COLOR_DEPTH_R8G8B8A8;
  439. case DRM_FORMAT_XRGB8888:
  440. return WIN_COLOR_DEPTH_B8G8R8A8;
  441. case DRM_FORMAT_RGB565:
  442. return WIN_COLOR_DEPTH_B5G6R5;
  443. case DRM_FORMAT_UYVY:
  444. return WIN_COLOR_DEPTH_YCbCr422;
  445. case DRM_FORMAT_YUV420:
  446. return WIN_COLOR_DEPTH_YCbCr420P;
  447. case DRM_FORMAT_YUV422:
  448. return WIN_COLOR_DEPTH_YCbCr422P;
  449. default:
  450. break;
  451. }
  452. WARN(1, "unsupported pixel format %u, using default\n", format);
  453. return WIN_COLOR_DEPTH_B8G8R8A8;
  454. }
  455. static int tegra_crtc_mode_set(struct drm_crtc *crtc,
  456. struct drm_display_mode *mode,
  457. struct drm_display_mode *adjusted,
  458. int x, int y, struct drm_framebuffer *old_fb)
  459. {
  460. struct tegra_bo *bo = tegra_fb_get_plane(crtc->fb, 0);
  461. struct tegra_dc *dc = to_tegra_dc(crtc);
  462. struct tegra_dc_window window;
  463. unsigned long div, value;
  464. int err;
  465. drm_vblank_pre_modeset(crtc->dev, dc->pipe);
  466. err = tegra_crtc_setup_clk(crtc, mode, &div);
  467. if (err) {
  468. dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
  469. return err;
  470. }
  471. /* program display mode */
  472. tegra_dc_set_timings(dc, mode);
  473. value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL;
  474. tegra_dc_writel(dc, value, DC_DISP_DATA_ENABLE_OPTIONS);
  475. value = tegra_dc_readl(dc, DC_COM_PIN_OUTPUT_POLARITY(1));
  476. value &= ~LVS_OUTPUT_POLARITY_LOW;
  477. value &= ~LHS_OUTPUT_POLARITY_LOW;
  478. tegra_dc_writel(dc, value, DC_COM_PIN_OUTPUT_POLARITY(1));
  479. value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB |
  480. DISP_ORDER_RED_BLUE;
  481. tegra_dc_writel(dc, value, DC_DISP_DISP_INTERFACE_CONTROL);
  482. tegra_dc_writel(dc, 0x00010001, DC_DISP_SHIFT_CLOCK_OPTIONS);
  483. value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
  484. tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
  485. /* setup window parameters */
  486. memset(&window, 0, sizeof(window));
  487. window.src.x = 0;
  488. window.src.y = 0;
  489. window.src.w = mode->hdisplay;
  490. window.src.h = mode->vdisplay;
  491. window.dst.x = 0;
  492. window.dst.y = 0;
  493. window.dst.w = mode->hdisplay;
  494. window.dst.h = mode->vdisplay;
  495. window.format = tegra_dc_format(crtc->fb->pixel_format);
  496. window.bits_per_pixel = crtc->fb->bits_per_pixel;
  497. window.stride[0] = crtc->fb->pitches[0];
  498. window.base[0] = bo->paddr;
  499. err = tegra_dc_setup_window(dc, 0, &window);
  500. if (err < 0)
  501. dev_err(dc->dev, "failed to enable root plane\n");
  502. return 0;
  503. }
  504. static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  505. struct drm_framebuffer *old_fb)
  506. {
  507. struct tegra_dc *dc = to_tegra_dc(crtc);
  508. return tegra_dc_set_base(dc, x, y, crtc->fb);
  509. }
  510. static void tegra_crtc_prepare(struct drm_crtc *crtc)
  511. {
  512. struct tegra_dc *dc = to_tegra_dc(crtc);
  513. unsigned int syncpt;
  514. unsigned long value;
  515. /* hardware initialization */
  516. tegra_periph_reset_deassert(dc->clk);
  517. usleep_range(10000, 20000);
  518. if (dc->pipe)
  519. syncpt = SYNCPT_VBLANK1;
  520. else
  521. syncpt = SYNCPT_VBLANK0;
  522. /* initialize display controller */
  523. tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
  524. tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
  525. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
  526. tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
  527. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
  528. WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
  529. tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
  530. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  531. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  532. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  533. value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
  534. value |= DISP_CTRL_MODE_C_DISPLAY;
  535. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  536. /* initialize timer */
  537. value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
  538. WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
  539. tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
  540. value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
  541. WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
  542. tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
  543. value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
  544. tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
  545. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
  546. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  547. }
  548. static void tegra_crtc_commit(struct drm_crtc *crtc)
  549. {
  550. struct tegra_dc *dc = to_tegra_dc(crtc);
  551. unsigned long value;
  552. value = GENERAL_UPDATE | WIN_A_UPDATE;
  553. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  554. value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
  555. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  556. drm_vblank_post_modeset(crtc->dev, dc->pipe);
  557. }
  558. static void tegra_crtc_load_lut(struct drm_crtc *crtc)
  559. {
  560. }
  561. static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
  562. .disable = tegra_crtc_disable,
  563. .mode_fixup = tegra_crtc_mode_fixup,
  564. .mode_set = tegra_crtc_mode_set,
  565. .mode_set_base = tegra_crtc_mode_set_base,
  566. .prepare = tegra_crtc_prepare,
  567. .commit = tegra_crtc_commit,
  568. .load_lut = tegra_crtc_load_lut,
  569. };
  570. static irqreturn_t tegra_dc_irq(int irq, void *data)
  571. {
  572. struct tegra_dc *dc = data;
  573. unsigned long status;
  574. status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
  575. tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
  576. if (status & FRAME_END_INT) {
  577. /*
  578. dev_dbg(dc->dev, "%s(): frame end\n", __func__);
  579. */
  580. }
  581. if (status & VBLANK_INT) {
  582. /*
  583. dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
  584. */
  585. drm_handle_vblank(dc->base.dev, dc->pipe);
  586. tegra_dc_finish_page_flip(dc);
  587. }
  588. if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
  589. /*
  590. dev_dbg(dc->dev, "%s(): underflow\n", __func__);
  591. */
  592. }
  593. return IRQ_HANDLED;
  594. }
  595. static int tegra_dc_show_regs(struct seq_file *s, void *data)
  596. {
  597. struct drm_info_node *node = s->private;
  598. struct tegra_dc *dc = node->info_ent->data;
  599. #define DUMP_REG(name) \
  600. seq_printf(s, "%-40s %#05x %08lx\n", #name, name, \
  601. tegra_dc_readl(dc, name))
  602. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
  603. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
  604. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
  605. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
  606. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
  607. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
  608. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
  609. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
  610. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
  611. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
  612. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
  613. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
  614. DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
  615. DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
  616. DUMP_REG(DC_CMD_DISPLAY_COMMAND);
  617. DUMP_REG(DC_CMD_SIGNAL_RAISE);
  618. DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
  619. DUMP_REG(DC_CMD_INT_STATUS);
  620. DUMP_REG(DC_CMD_INT_MASK);
  621. DUMP_REG(DC_CMD_INT_ENABLE);
  622. DUMP_REG(DC_CMD_INT_TYPE);
  623. DUMP_REG(DC_CMD_INT_POLARITY);
  624. DUMP_REG(DC_CMD_SIGNAL_RAISE1);
  625. DUMP_REG(DC_CMD_SIGNAL_RAISE2);
  626. DUMP_REG(DC_CMD_SIGNAL_RAISE3);
  627. DUMP_REG(DC_CMD_STATE_ACCESS);
  628. DUMP_REG(DC_CMD_STATE_CONTROL);
  629. DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
  630. DUMP_REG(DC_CMD_REG_ACT_CONTROL);
  631. DUMP_REG(DC_COM_CRC_CONTROL);
  632. DUMP_REG(DC_COM_CRC_CHECKSUM);
  633. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
  634. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
  635. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
  636. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
  637. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
  638. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
  639. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
  640. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
  641. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
  642. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
  643. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
  644. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
  645. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
  646. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
  647. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
  648. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
  649. DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
  650. DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
  651. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
  652. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
  653. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
  654. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
  655. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
  656. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
  657. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
  658. DUMP_REG(DC_COM_PIN_MISC_CONTROL);
  659. DUMP_REG(DC_COM_PIN_PM0_CONTROL);
  660. DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
  661. DUMP_REG(DC_COM_PIN_PM1_CONTROL);
  662. DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
  663. DUMP_REG(DC_COM_SPI_CONTROL);
  664. DUMP_REG(DC_COM_SPI_START_BYTE);
  665. DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
  666. DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
  667. DUMP_REG(DC_COM_HSPI_CS_DC);
  668. DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
  669. DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
  670. DUMP_REG(DC_COM_GPIO_CTRL);
  671. DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
  672. DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
  673. DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
  674. DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
  675. DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
  676. DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
  677. DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
  678. DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
  679. DUMP_REG(DC_DISP_REF_TO_SYNC);
  680. DUMP_REG(DC_DISP_SYNC_WIDTH);
  681. DUMP_REG(DC_DISP_BACK_PORCH);
  682. DUMP_REG(DC_DISP_ACTIVE);
  683. DUMP_REG(DC_DISP_FRONT_PORCH);
  684. DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
  685. DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
  686. DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
  687. DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
  688. DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
  689. DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
  690. DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
  691. DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
  692. DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
  693. DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
  694. DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
  695. DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
  696. DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
  697. DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
  698. DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
  699. DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
  700. DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
  701. DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
  702. DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
  703. DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
  704. DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
  705. DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
  706. DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
  707. DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
  708. DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
  709. DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
  710. DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
  711. DUMP_REG(DC_DISP_M0_CONTROL);
  712. DUMP_REG(DC_DISP_M1_CONTROL);
  713. DUMP_REG(DC_DISP_DI_CONTROL);
  714. DUMP_REG(DC_DISP_PP_CONTROL);
  715. DUMP_REG(DC_DISP_PP_SELECT_A);
  716. DUMP_REG(DC_DISP_PP_SELECT_B);
  717. DUMP_REG(DC_DISP_PP_SELECT_C);
  718. DUMP_REG(DC_DISP_PP_SELECT_D);
  719. DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
  720. DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
  721. DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
  722. DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
  723. DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
  724. DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
  725. DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
  726. DUMP_REG(DC_DISP_BORDER_COLOR);
  727. DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
  728. DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
  729. DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
  730. DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
  731. DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
  732. DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
  733. DUMP_REG(DC_DISP_CURSOR_START_ADDR);
  734. DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
  735. DUMP_REG(DC_DISP_CURSOR_POSITION);
  736. DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
  737. DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
  738. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
  739. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
  740. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
  741. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
  742. DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
  743. DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
  744. DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
  745. DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
  746. DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
  747. DUMP_REG(DC_DISP_DAC_CRT_CTRL);
  748. DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
  749. DUMP_REG(DC_DISP_SD_CONTROL);
  750. DUMP_REG(DC_DISP_SD_CSC_COEFF);
  751. DUMP_REG(DC_DISP_SD_LUT(0));
  752. DUMP_REG(DC_DISP_SD_LUT(1));
  753. DUMP_REG(DC_DISP_SD_LUT(2));
  754. DUMP_REG(DC_DISP_SD_LUT(3));
  755. DUMP_REG(DC_DISP_SD_LUT(4));
  756. DUMP_REG(DC_DISP_SD_LUT(5));
  757. DUMP_REG(DC_DISP_SD_LUT(6));
  758. DUMP_REG(DC_DISP_SD_LUT(7));
  759. DUMP_REG(DC_DISP_SD_LUT(8));
  760. DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
  761. DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
  762. DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
  763. DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
  764. DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
  765. DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
  766. DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
  767. DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
  768. DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
  769. DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
  770. DUMP_REG(DC_DISP_SD_BL_TF(0));
  771. DUMP_REG(DC_DISP_SD_BL_TF(1));
  772. DUMP_REG(DC_DISP_SD_BL_TF(2));
  773. DUMP_REG(DC_DISP_SD_BL_TF(3));
  774. DUMP_REG(DC_DISP_SD_BL_CONTROL);
  775. DUMP_REG(DC_DISP_SD_HW_K_VALUES);
  776. DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
  777. DUMP_REG(DC_WIN_WIN_OPTIONS);
  778. DUMP_REG(DC_WIN_BYTE_SWAP);
  779. DUMP_REG(DC_WIN_BUFFER_CONTROL);
  780. DUMP_REG(DC_WIN_COLOR_DEPTH);
  781. DUMP_REG(DC_WIN_POSITION);
  782. DUMP_REG(DC_WIN_SIZE);
  783. DUMP_REG(DC_WIN_PRESCALED_SIZE);
  784. DUMP_REG(DC_WIN_H_INITIAL_DDA);
  785. DUMP_REG(DC_WIN_V_INITIAL_DDA);
  786. DUMP_REG(DC_WIN_DDA_INC);
  787. DUMP_REG(DC_WIN_LINE_STRIDE);
  788. DUMP_REG(DC_WIN_BUF_STRIDE);
  789. DUMP_REG(DC_WIN_UV_BUF_STRIDE);
  790. DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
  791. DUMP_REG(DC_WIN_DV_CONTROL);
  792. DUMP_REG(DC_WIN_BLEND_NOKEY);
  793. DUMP_REG(DC_WIN_BLEND_1WIN);
  794. DUMP_REG(DC_WIN_BLEND_2WIN_X);
  795. DUMP_REG(DC_WIN_BLEND_2WIN_Y);
  796. DUMP_REG(DC_WIN_BLEND_3WIN_XY);
  797. DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
  798. DUMP_REG(DC_WINBUF_START_ADDR);
  799. DUMP_REG(DC_WINBUF_START_ADDR_NS);
  800. DUMP_REG(DC_WINBUF_START_ADDR_U);
  801. DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
  802. DUMP_REG(DC_WINBUF_START_ADDR_V);
  803. DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
  804. DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
  805. DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
  806. DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
  807. DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
  808. DUMP_REG(DC_WINBUF_UFLOW_STATUS);
  809. DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
  810. DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
  811. DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
  812. #undef DUMP_REG
  813. return 0;
  814. }
  815. static struct drm_info_list debugfs_files[] = {
  816. { "regs", tegra_dc_show_regs, 0, NULL },
  817. };
  818. static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
  819. {
  820. unsigned int i;
  821. char *name;
  822. int err;
  823. name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
  824. dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
  825. kfree(name);
  826. if (!dc->debugfs)
  827. return -ENOMEM;
  828. dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  829. GFP_KERNEL);
  830. if (!dc->debugfs_files) {
  831. err = -ENOMEM;
  832. goto remove;
  833. }
  834. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  835. dc->debugfs_files[i].data = dc;
  836. err = drm_debugfs_create_files(dc->debugfs_files,
  837. ARRAY_SIZE(debugfs_files),
  838. dc->debugfs, minor);
  839. if (err < 0)
  840. goto free;
  841. dc->minor = minor;
  842. return 0;
  843. free:
  844. kfree(dc->debugfs_files);
  845. dc->debugfs_files = NULL;
  846. remove:
  847. debugfs_remove(dc->debugfs);
  848. dc->debugfs = NULL;
  849. return err;
  850. }
  851. static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
  852. {
  853. drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
  854. dc->minor);
  855. dc->minor = NULL;
  856. kfree(dc->debugfs_files);
  857. dc->debugfs_files = NULL;
  858. debugfs_remove(dc->debugfs);
  859. dc->debugfs = NULL;
  860. return 0;
  861. }
  862. static int tegra_dc_drm_init(struct host1x_client *client,
  863. struct drm_device *drm)
  864. {
  865. struct tegra_dc *dc = host1x_client_to_dc(client);
  866. int err;
  867. dc->pipe = drm->mode_config.num_crtc;
  868. drm_crtc_init(drm, &dc->base, &tegra_crtc_funcs);
  869. drm_mode_crtc_set_gamma_size(&dc->base, 256);
  870. drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
  871. err = tegra_dc_rgb_init(drm, dc);
  872. if (err < 0 && err != -ENODEV) {
  873. dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
  874. return err;
  875. }
  876. err = tegra_dc_add_planes(drm, dc);
  877. if (err < 0)
  878. return err;
  879. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  880. err = tegra_dc_debugfs_init(dc, drm->primary);
  881. if (err < 0)
  882. dev_err(dc->dev, "debugfs setup failed: %d\n", err);
  883. }
  884. err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
  885. dev_name(dc->dev), dc);
  886. if (err < 0) {
  887. dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
  888. err);
  889. return err;
  890. }
  891. return 0;
  892. }
  893. static int tegra_dc_drm_exit(struct host1x_client *client)
  894. {
  895. struct tegra_dc *dc = host1x_client_to_dc(client);
  896. int err;
  897. devm_free_irq(dc->dev, dc->irq, dc);
  898. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  899. err = tegra_dc_debugfs_exit(dc);
  900. if (err < 0)
  901. dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
  902. }
  903. err = tegra_dc_rgb_exit(dc);
  904. if (err) {
  905. dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
  906. return err;
  907. }
  908. return 0;
  909. }
  910. static const struct host1x_client_ops dc_client_ops = {
  911. .drm_init = tegra_dc_drm_init,
  912. .drm_exit = tegra_dc_drm_exit,
  913. };
  914. static int tegra_dc_probe(struct platform_device *pdev)
  915. {
  916. struct host1x_drm *host1x = host1x_get_drm_data(pdev->dev.parent);
  917. struct resource *regs;
  918. struct tegra_dc *dc;
  919. int err;
  920. dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
  921. if (!dc)
  922. return -ENOMEM;
  923. spin_lock_init(&dc->lock);
  924. INIT_LIST_HEAD(&dc->list);
  925. dc->dev = &pdev->dev;
  926. dc->clk = devm_clk_get(&pdev->dev, NULL);
  927. if (IS_ERR(dc->clk)) {
  928. dev_err(&pdev->dev, "failed to get clock\n");
  929. return PTR_ERR(dc->clk);
  930. }
  931. err = clk_prepare_enable(dc->clk);
  932. if (err < 0)
  933. return err;
  934. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  935. dc->regs = devm_ioremap_resource(&pdev->dev, regs);
  936. if (IS_ERR(dc->regs))
  937. return PTR_ERR(dc->regs);
  938. dc->irq = platform_get_irq(pdev, 0);
  939. if (dc->irq < 0) {
  940. dev_err(&pdev->dev, "failed to get IRQ\n");
  941. return -ENXIO;
  942. }
  943. INIT_LIST_HEAD(&dc->client.list);
  944. dc->client.ops = &dc_client_ops;
  945. dc->client.dev = &pdev->dev;
  946. err = tegra_dc_rgb_probe(dc);
  947. if (err < 0 && err != -ENODEV) {
  948. dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
  949. return err;
  950. }
  951. err = host1x_register_client(host1x, &dc->client);
  952. if (err < 0) {
  953. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  954. err);
  955. return err;
  956. }
  957. platform_set_drvdata(pdev, dc);
  958. return 0;
  959. }
  960. static int tegra_dc_remove(struct platform_device *pdev)
  961. {
  962. struct host1x_drm *host1x = host1x_get_drm_data(pdev->dev.parent);
  963. struct tegra_dc *dc = platform_get_drvdata(pdev);
  964. int err;
  965. err = host1x_unregister_client(host1x, &dc->client);
  966. if (err < 0) {
  967. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  968. err);
  969. return err;
  970. }
  971. clk_disable_unprepare(dc->clk);
  972. return 0;
  973. }
  974. static struct of_device_id tegra_dc_of_match[] = {
  975. { .compatible = "nvidia,tegra30-dc", },
  976. { .compatible = "nvidia,tegra20-dc", },
  977. { },
  978. };
  979. struct platform_driver tegra_dc_driver = {
  980. .driver = {
  981. .name = "tegra-dc",
  982. .owner = THIS_MODULE,
  983. .of_match_table = tegra_dc_of_match,
  984. },
  985. .probe = tegra_dc_probe,
  986. .remove = tegra_dc_remove,
  987. };