sdhci.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/leds.h>
  21. #include <linux/mmc/host.h>
  22. #include "sdhci.h"
  23. #define DRIVER_NAME "sdhci"
  24. #define DBG(f, x...) \
  25. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  26. static unsigned int debug_quirks = 0;
  27. /*
  28. * Different quirks to handle when the hardware deviates from a strict
  29. * interpretation of the SDHCI specification.
  30. */
  31. /* Controller doesn't honor resets unless we touch the clock register */
  32. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  33. /* Controller has bad caps bits, but really supports DMA */
  34. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  35. /* Controller doesn't like to be reset when there is no card inserted. */
  36. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  37. /* Controller doesn't like clearing the power reg before a change */
  38. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  39. /* Controller has flaky internal state so reset it on each ios change */
  40. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  41. /* Controller has an unusable DMA engine */
  42. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  43. /* Controller can only DMA from 32-bit aligned addresses */
  44. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
  45. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  46. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
  47. /* Controller needs to be reset after each request to stay stable */
  48. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
  49. /* Controller needs voltage and power writes to happen separately */
  50. #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<9)
  51. /* Controller has an off-by-one issue with timeout value */
  52. #define SDHCI_QUIRK_INCR_TIMEOUT_CONTROL (1<<10)
  53. static const struct pci_device_id pci_ids[] __devinitdata = {
  54. {
  55. .vendor = PCI_VENDOR_ID_RICOH,
  56. .device = PCI_DEVICE_ID_RICOH_R5C822,
  57. .subvendor = PCI_VENDOR_ID_IBM,
  58. .subdevice = PCI_ANY_ID,
  59. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  60. SDHCI_QUIRK_FORCE_DMA,
  61. },
  62. {
  63. .vendor = PCI_VENDOR_ID_RICOH,
  64. .device = PCI_DEVICE_ID_RICOH_R5C822,
  65. .subvendor = PCI_VENDOR_ID_SAMSUNG,
  66. .subdevice = PCI_ANY_ID,
  67. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  68. SDHCI_QUIRK_NO_CARD_NO_RESET,
  69. },
  70. {
  71. .vendor = PCI_VENDOR_ID_RICOH,
  72. .device = PCI_DEVICE_ID_RICOH_R5C822,
  73. .subvendor = PCI_ANY_ID,
  74. .subdevice = PCI_ANY_ID,
  75. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  76. },
  77. {
  78. .vendor = PCI_VENDOR_ID_TI,
  79. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  80. .subvendor = PCI_ANY_ID,
  81. .subdevice = PCI_ANY_ID,
  82. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  83. },
  84. {
  85. .vendor = PCI_VENDOR_ID_ENE,
  86. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  87. .subvendor = PCI_ANY_ID,
  88. .subdevice = PCI_ANY_ID,
  89. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  90. SDHCI_QUIRK_BROKEN_DMA,
  91. },
  92. {
  93. .vendor = PCI_VENDOR_ID_ENE,
  94. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  95. .subvendor = PCI_ANY_ID,
  96. .subdevice = PCI_ANY_ID,
  97. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  98. SDHCI_QUIRK_BROKEN_DMA,
  99. },
  100. {
  101. .vendor = PCI_VENDOR_ID_ENE,
  102. .device = PCI_DEVICE_ID_ENE_CB714_SD,
  103. .subvendor = PCI_ANY_ID,
  104. .subdevice = PCI_ANY_ID,
  105. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  106. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  107. },
  108. {
  109. .vendor = PCI_VENDOR_ID_ENE,
  110. .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
  111. .subvendor = PCI_ANY_ID,
  112. .subdevice = PCI_ANY_ID,
  113. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  114. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  115. },
  116. {
  117. .vendor = PCI_VENDOR_ID_MARVELL,
  118. .device = PCI_DEVICE_ID_MARVELL_CAFE_SD,
  119. .subvendor = PCI_ANY_ID,
  120. .subdevice = PCI_ANY_ID,
  121. .driver_data = SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
  122. SDHCI_QUIRK_INCR_TIMEOUT_CONTROL,
  123. },
  124. {
  125. .vendor = PCI_VENDOR_ID_JMICRON,
  126. .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
  127. .subvendor = PCI_ANY_ID,
  128. .subdevice = PCI_ANY_ID,
  129. .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
  130. SDHCI_QUIRK_32BIT_DMA_SIZE |
  131. SDHCI_QUIRK_RESET_AFTER_REQUEST,
  132. },
  133. { /* Generic SD host controller */
  134. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  135. },
  136. { /* end: all zeroes */ },
  137. };
  138. MODULE_DEVICE_TABLE(pci, pci_ids);
  139. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  140. static void sdhci_finish_data(struct sdhci_host *);
  141. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  142. static void sdhci_finish_command(struct sdhci_host *);
  143. static void sdhci_dumpregs(struct sdhci_host *host)
  144. {
  145. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  146. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  147. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  148. readw(host->ioaddr + SDHCI_HOST_VERSION));
  149. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  150. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  151. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  152. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  153. readl(host->ioaddr + SDHCI_ARGUMENT),
  154. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  155. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  156. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  157. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  158. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  159. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  160. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  161. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  162. readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
  163. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  164. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  165. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  166. readl(host->ioaddr + SDHCI_INT_STATUS));
  167. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  168. readl(host->ioaddr + SDHCI_INT_ENABLE),
  169. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  170. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  171. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  172. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  173. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  174. readl(host->ioaddr + SDHCI_CAPABILITIES),
  175. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  176. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  177. }
  178. /*****************************************************************************\
  179. * *
  180. * Low level functions *
  181. * *
  182. \*****************************************************************************/
  183. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  184. {
  185. unsigned long timeout;
  186. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  187. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  188. SDHCI_CARD_PRESENT))
  189. return;
  190. }
  191. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  192. if (mask & SDHCI_RESET_ALL)
  193. host->clock = 0;
  194. /* Wait max 100 ms */
  195. timeout = 100;
  196. /* hw clears the bit when it's done */
  197. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  198. if (timeout == 0) {
  199. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  200. mmc_hostname(host->mmc), (int)mask);
  201. sdhci_dumpregs(host);
  202. return;
  203. }
  204. timeout--;
  205. mdelay(1);
  206. }
  207. }
  208. static void sdhci_init(struct sdhci_host *host)
  209. {
  210. u32 intmask;
  211. sdhci_reset(host, SDHCI_RESET_ALL);
  212. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  213. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  214. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  215. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  216. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  217. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  218. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  219. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  220. }
  221. static void sdhci_activate_led(struct sdhci_host *host)
  222. {
  223. u8 ctrl;
  224. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  225. ctrl |= SDHCI_CTRL_LED;
  226. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  227. }
  228. static void sdhci_deactivate_led(struct sdhci_host *host)
  229. {
  230. u8 ctrl;
  231. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  232. ctrl &= ~SDHCI_CTRL_LED;
  233. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  234. }
  235. #ifdef CONFIG_LEDS_CLASS
  236. static void sdhci_led_control(struct led_classdev *led,
  237. enum led_brightness brightness)
  238. {
  239. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  240. unsigned long flags;
  241. spin_lock_irqsave(&host->lock, flags);
  242. if (brightness == LED_OFF)
  243. sdhci_deactivate_led(host);
  244. else
  245. sdhci_activate_led(host);
  246. spin_unlock_irqrestore(&host->lock, flags);
  247. }
  248. #endif
  249. /*****************************************************************************\
  250. * *
  251. * Core functions *
  252. * *
  253. \*****************************************************************************/
  254. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  255. {
  256. return sg_virt(host->cur_sg);
  257. }
  258. static inline int sdhci_next_sg(struct sdhci_host* host)
  259. {
  260. /*
  261. * Skip to next SG entry.
  262. */
  263. host->cur_sg++;
  264. host->num_sg--;
  265. /*
  266. * Any entries left?
  267. */
  268. if (host->num_sg > 0) {
  269. host->offset = 0;
  270. host->remain = host->cur_sg->length;
  271. }
  272. return host->num_sg;
  273. }
  274. static void sdhci_read_block_pio(struct sdhci_host *host)
  275. {
  276. int blksize, chunk_remain;
  277. u32 data;
  278. char *buffer;
  279. int size;
  280. DBG("PIO reading\n");
  281. blksize = host->data->blksz;
  282. chunk_remain = 0;
  283. data = 0;
  284. buffer = sdhci_sg_to_buffer(host) + host->offset;
  285. while (blksize) {
  286. if (chunk_remain == 0) {
  287. data = readl(host->ioaddr + SDHCI_BUFFER);
  288. chunk_remain = min(blksize, 4);
  289. }
  290. size = min(host->remain, chunk_remain);
  291. chunk_remain -= size;
  292. blksize -= size;
  293. host->offset += size;
  294. host->remain -= size;
  295. while (size) {
  296. *buffer = data & 0xFF;
  297. buffer++;
  298. data >>= 8;
  299. size--;
  300. }
  301. if (host->remain == 0) {
  302. if (sdhci_next_sg(host) == 0) {
  303. BUG_ON(blksize != 0);
  304. return;
  305. }
  306. buffer = sdhci_sg_to_buffer(host);
  307. }
  308. }
  309. }
  310. static void sdhci_write_block_pio(struct sdhci_host *host)
  311. {
  312. int blksize, chunk_remain;
  313. u32 data;
  314. char *buffer;
  315. int bytes, size;
  316. DBG("PIO writing\n");
  317. blksize = host->data->blksz;
  318. chunk_remain = 4;
  319. data = 0;
  320. bytes = 0;
  321. buffer = sdhci_sg_to_buffer(host) + host->offset;
  322. while (blksize) {
  323. size = min(host->remain, chunk_remain);
  324. chunk_remain -= size;
  325. blksize -= size;
  326. host->offset += size;
  327. host->remain -= size;
  328. while (size) {
  329. data >>= 8;
  330. data |= (u32)*buffer << 24;
  331. buffer++;
  332. size--;
  333. }
  334. if (chunk_remain == 0) {
  335. writel(data, host->ioaddr + SDHCI_BUFFER);
  336. chunk_remain = min(blksize, 4);
  337. }
  338. if (host->remain == 0) {
  339. if (sdhci_next_sg(host) == 0) {
  340. BUG_ON(blksize != 0);
  341. return;
  342. }
  343. buffer = sdhci_sg_to_buffer(host);
  344. }
  345. }
  346. }
  347. static void sdhci_transfer_pio(struct sdhci_host *host)
  348. {
  349. u32 mask;
  350. BUG_ON(!host->data);
  351. if (host->num_sg == 0)
  352. return;
  353. if (host->data->flags & MMC_DATA_READ)
  354. mask = SDHCI_DATA_AVAILABLE;
  355. else
  356. mask = SDHCI_SPACE_AVAILABLE;
  357. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  358. if (host->data->flags & MMC_DATA_READ)
  359. sdhci_read_block_pio(host);
  360. else
  361. sdhci_write_block_pio(host);
  362. if (host->num_sg == 0)
  363. break;
  364. }
  365. DBG("PIO transfer complete.\n");
  366. }
  367. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  368. {
  369. u8 count;
  370. unsigned target_timeout, current_timeout;
  371. WARN_ON(host->data);
  372. if (data == NULL)
  373. return;
  374. /* Sanity checks */
  375. BUG_ON(data->blksz * data->blocks > 524288);
  376. BUG_ON(data->blksz > host->mmc->max_blk_size);
  377. BUG_ON(data->blocks > 65535);
  378. host->data = data;
  379. host->data_early = 0;
  380. /* timeout in us */
  381. target_timeout = data->timeout_ns / 1000 +
  382. data->timeout_clks / host->clock;
  383. /*
  384. * Figure out needed cycles.
  385. * We do this in steps in order to fit inside a 32 bit int.
  386. * The first step is the minimum timeout, which will have a
  387. * minimum resolution of 6 bits:
  388. * (1) 2^13*1000 > 2^22,
  389. * (2) host->timeout_clk < 2^16
  390. * =>
  391. * (1) / (2) > 2^6
  392. */
  393. count = 0;
  394. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  395. while (current_timeout < target_timeout) {
  396. count++;
  397. current_timeout <<= 1;
  398. if (count >= 0xF)
  399. break;
  400. }
  401. /*
  402. * Compensate for an off-by-one error in the CaFe hardware; otherwise,
  403. * a too-small count gives us interrupt timeouts.
  404. */
  405. if ((host->chip->quirks & SDHCI_QUIRK_INCR_TIMEOUT_CONTROL))
  406. count++;
  407. if (count >= 0xF) {
  408. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  409. mmc_hostname(host->mmc));
  410. count = 0xE;
  411. }
  412. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  413. if (host->flags & SDHCI_USE_DMA)
  414. host->flags |= SDHCI_REQ_USE_DMA;
  415. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  416. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
  417. ((data->blksz * data->blocks) & 0x3))) {
  418. DBG("Reverting to PIO because of transfer size (%d)\n",
  419. data->blksz * data->blocks);
  420. host->flags &= ~SDHCI_REQ_USE_DMA;
  421. }
  422. /*
  423. * The assumption here being that alignment is the same after
  424. * translation to device address space.
  425. */
  426. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  427. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  428. (data->sg->offset & 0x3))) {
  429. DBG("Reverting to PIO because of bad alignment\n");
  430. host->flags &= ~SDHCI_REQ_USE_DMA;
  431. }
  432. if (host->flags & SDHCI_REQ_USE_DMA) {
  433. int count;
  434. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  435. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  436. BUG_ON(count != 1);
  437. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  438. } else {
  439. host->cur_sg = data->sg;
  440. host->num_sg = data->sg_len;
  441. host->offset = 0;
  442. host->remain = host->cur_sg->length;
  443. }
  444. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  445. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  446. host->ioaddr + SDHCI_BLOCK_SIZE);
  447. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  448. }
  449. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  450. struct mmc_data *data)
  451. {
  452. u16 mode;
  453. if (data == NULL)
  454. return;
  455. WARN_ON(!host->data);
  456. mode = SDHCI_TRNS_BLK_CNT_EN;
  457. if (data->blocks > 1)
  458. mode |= SDHCI_TRNS_MULTI;
  459. if (data->flags & MMC_DATA_READ)
  460. mode |= SDHCI_TRNS_READ;
  461. if (host->flags & SDHCI_REQ_USE_DMA)
  462. mode |= SDHCI_TRNS_DMA;
  463. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  464. }
  465. static void sdhci_finish_data(struct sdhci_host *host)
  466. {
  467. struct mmc_data *data;
  468. u16 blocks;
  469. BUG_ON(!host->data);
  470. data = host->data;
  471. host->data = NULL;
  472. if (host->flags & SDHCI_REQ_USE_DMA) {
  473. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  474. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  475. }
  476. /*
  477. * Controller doesn't count down when in single block mode.
  478. */
  479. if (data->blocks == 1)
  480. blocks = (data->error == 0) ? 0 : 1;
  481. else
  482. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  483. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  484. if (!data->error && blocks) {
  485. printk(KERN_ERR "%s: Controller signalled completion even "
  486. "though there were blocks left.\n",
  487. mmc_hostname(host->mmc));
  488. data->error = -EIO;
  489. }
  490. if (data->stop) {
  491. /*
  492. * The controller needs a reset of internal state machines
  493. * upon error conditions.
  494. */
  495. if (data->error) {
  496. sdhci_reset(host, SDHCI_RESET_CMD);
  497. sdhci_reset(host, SDHCI_RESET_DATA);
  498. }
  499. sdhci_send_command(host, data->stop);
  500. } else
  501. tasklet_schedule(&host->finish_tasklet);
  502. }
  503. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  504. {
  505. int flags;
  506. u32 mask;
  507. unsigned long timeout;
  508. WARN_ON(host->cmd);
  509. /* Wait max 10 ms */
  510. timeout = 10;
  511. mask = SDHCI_CMD_INHIBIT;
  512. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  513. mask |= SDHCI_DATA_INHIBIT;
  514. /* We shouldn't wait for data inihibit for stop commands, even
  515. though they might use busy signaling */
  516. if (host->mrq->data && (cmd == host->mrq->data->stop))
  517. mask &= ~SDHCI_DATA_INHIBIT;
  518. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  519. if (timeout == 0) {
  520. printk(KERN_ERR "%s: Controller never released "
  521. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  522. sdhci_dumpregs(host);
  523. cmd->error = -EIO;
  524. tasklet_schedule(&host->finish_tasklet);
  525. return;
  526. }
  527. timeout--;
  528. mdelay(1);
  529. }
  530. mod_timer(&host->timer, jiffies + 10 * HZ);
  531. host->cmd = cmd;
  532. sdhci_prepare_data(host, cmd->data);
  533. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  534. sdhci_set_transfer_mode(host, cmd->data);
  535. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  536. printk(KERN_ERR "%s: Unsupported response type!\n",
  537. mmc_hostname(host->mmc));
  538. cmd->error = -EINVAL;
  539. tasklet_schedule(&host->finish_tasklet);
  540. return;
  541. }
  542. if (!(cmd->flags & MMC_RSP_PRESENT))
  543. flags = SDHCI_CMD_RESP_NONE;
  544. else if (cmd->flags & MMC_RSP_136)
  545. flags = SDHCI_CMD_RESP_LONG;
  546. else if (cmd->flags & MMC_RSP_BUSY)
  547. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  548. else
  549. flags = SDHCI_CMD_RESP_SHORT;
  550. if (cmd->flags & MMC_RSP_CRC)
  551. flags |= SDHCI_CMD_CRC;
  552. if (cmd->flags & MMC_RSP_OPCODE)
  553. flags |= SDHCI_CMD_INDEX;
  554. if (cmd->data)
  555. flags |= SDHCI_CMD_DATA;
  556. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  557. host->ioaddr + SDHCI_COMMAND);
  558. }
  559. static void sdhci_finish_command(struct sdhci_host *host)
  560. {
  561. int i;
  562. BUG_ON(host->cmd == NULL);
  563. if (host->cmd->flags & MMC_RSP_PRESENT) {
  564. if (host->cmd->flags & MMC_RSP_136) {
  565. /* CRC is stripped so we need to do some shifting. */
  566. for (i = 0;i < 4;i++) {
  567. host->cmd->resp[i] = readl(host->ioaddr +
  568. SDHCI_RESPONSE + (3-i)*4) << 8;
  569. if (i != 3)
  570. host->cmd->resp[i] |=
  571. readb(host->ioaddr +
  572. SDHCI_RESPONSE + (3-i)*4-1);
  573. }
  574. } else {
  575. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  576. }
  577. }
  578. host->cmd->error = 0;
  579. if (host->data && host->data_early)
  580. sdhci_finish_data(host);
  581. if (!host->cmd->data)
  582. tasklet_schedule(&host->finish_tasklet);
  583. host->cmd = NULL;
  584. }
  585. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  586. {
  587. int div;
  588. u16 clk;
  589. unsigned long timeout;
  590. if (clock == host->clock)
  591. return;
  592. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  593. if (clock == 0)
  594. goto out;
  595. for (div = 1;div < 256;div *= 2) {
  596. if ((host->max_clk / div) <= clock)
  597. break;
  598. }
  599. div >>= 1;
  600. clk = div << SDHCI_DIVIDER_SHIFT;
  601. clk |= SDHCI_CLOCK_INT_EN;
  602. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  603. /* Wait max 10 ms */
  604. timeout = 10;
  605. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  606. & SDHCI_CLOCK_INT_STABLE)) {
  607. if (timeout == 0) {
  608. printk(KERN_ERR "%s: Internal clock never "
  609. "stabilised.\n", mmc_hostname(host->mmc));
  610. sdhci_dumpregs(host);
  611. return;
  612. }
  613. timeout--;
  614. mdelay(1);
  615. }
  616. clk |= SDHCI_CLOCK_CARD_EN;
  617. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  618. out:
  619. host->clock = clock;
  620. }
  621. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  622. {
  623. u8 pwr;
  624. if (host->power == power)
  625. return;
  626. if (power == (unsigned short)-1) {
  627. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  628. goto out;
  629. }
  630. /*
  631. * Spec says that we should clear the power reg before setting
  632. * a new value. Some controllers don't seem to like this though.
  633. */
  634. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  635. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  636. pwr = SDHCI_POWER_ON;
  637. switch (1 << power) {
  638. case MMC_VDD_165_195:
  639. pwr |= SDHCI_POWER_180;
  640. break;
  641. case MMC_VDD_29_30:
  642. case MMC_VDD_30_31:
  643. pwr |= SDHCI_POWER_300;
  644. break;
  645. case MMC_VDD_32_33:
  646. case MMC_VDD_33_34:
  647. pwr |= SDHCI_POWER_330;
  648. break;
  649. default:
  650. BUG();
  651. }
  652. /*
  653. * At least the CaFe chip gets confused if we set the voltage
  654. * and set turn on power at the same time, so set the voltage first.
  655. */
  656. if ((host->chip->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER))
  657. writeb(pwr & ~SDHCI_POWER_ON,
  658. host->ioaddr + SDHCI_POWER_CONTROL);
  659. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  660. out:
  661. host->power = power;
  662. }
  663. /*****************************************************************************\
  664. * *
  665. * MMC callbacks *
  666. * *
  667. \*****************************************************************************/
  668. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  669. {
  670. struct sdhci_host *host;
  671. unsigned long flags;
  672. host = mmc_priv(mmc);
  673. spin_lock_irqsave(&host->lock, flags);
  674. WARN_ON(host->mrq != NULL);
  675. #ifndef CONFIG_LEDS_CLASS
  676. sdhci_activate_led(host);
  677. #endif
  678. host->mrq = mrq;
  679. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  680. host->mrq->cmd->error = -ENOMEDIUM;
  681. tasklet_schedule(&host->finish_tasklet);
  682. } else
  683. sdhci_send_command(host, mrq->cmd);
  684. mmiowb();
  685. spin_unlock_irqrestore(&host->lock, flags);
  686. }
  687. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  688. {
  689. struct sdhci_host *host;
  690. unsigned long flags;
  691. u8 ctrl;
  692. host = mmc_priv(mmc);
  693. spin_lock_irqsave(&host->lock, flags);
  694. /*
  695. * Reset the chip on each power off.
  696. * Should clear out any weird states.
  697. */
  698. if (ios->power_mode == MMC_POWER_OFF) {
  699. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  700. sdhci_init(host);
  701. }
  702. sdhci_set_clock(host, ios->clock);
  703. if (ios->power_mode == MMC_POWER_OFF)
  704. sdhci_set_power(host, -1);
  705. else
  706. sdhci_set_power(host, ios->vdd);
  707. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  708. if (ios->bus_width == MMC_BUS_WIDTH_4)
  709. ctrl |= SDHCI_CTRL_4BITBUS;
  710. else
  711. ctrl &= ~SDHCI_CTRL_4BITBUS;
  712. if (ios->timing == MMC_TIMING_SD_HS)
  713. ctrl |= SDHCI_CTRL_HISPD;
  714. else
  715. ctrl &= ~SDHCI_CTRL_HISPD;
  716. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  717. /*
  718. * Some (ENE) controllers go apeshit on some ios operation,
  719. * signalling timeout and CRC errors even on CMD0. Resetting
  720. * it on each ios seems to solve the problem.
  721. */
  722. if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  723. sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  724. mmiowb();
  725. spin_unlock_irqrestore(&host->lock, flags);
  726. }
  727. static int sdhci_get_ro(struct mmc_host *mmc)
  728. {
  729. struct sdhci_host *host;
  730. unsigned long flags;
  731. int present;
  732. host = mmc_priv(mmc);
  733. spin_lock_irqsave(&host->lock, flags);
  734. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  735. spin_unlock_irqrestore(&host->lock, flags);
  736. return !(present & SDHCI_WRITE_PROTECT);
  737. }
  738. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  739. {
  740. struct sdhci_host *host;
  741. unsigned long flags;
  742. u32 ier;
  743. host = mmc_priv(mmc);
  744. spin_lock_irqsave(&host->lock, flags);
  745. ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
  746. ier &= ~SDHCI_INT_CARD_INT;
  747. if (enable)
  748. ier |= SDHCI_INT_CARD_INT;
  749. writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
  750. writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  751. mmiowb();
  752. spin_unlock_irqrestore(&host->lock, flags);
  753. }
  754. static const struct mmc_host_ops sdhci_ops = {
  755. .request = sdhci_request,
  756. .set_ios = sdhci_set_ios,
  757. .get_ro = sdhci_get_ro,
  758. .enable_sdio_irq = sdhci_enable_sdio_irq,
  759. };
  760. /*****************************************************************************\
  761. * *
  762. * Tasklets *
  763. * *
  764. \*****************************************************************************/
  765. static void sdhci_tasklet_card(unsigned long param)
  766. {
  767. struct sdhci_host *host;
  768. unsigned long flags;
  769. host = (struct sdhci_host*)param;
  770. spin_lock_irqsave(&host->lock, flags);
  771. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  772. if (host->mrq) {
  773. printk(KERN_ERR "%s: Card removed during transfer!\n",
  774. mmc_hostname(host->mmc));
  775. printk(KERN_ERR "%s: Resetting controller.\n",
  776. mmc_hostname(host->mmc));
  777. sdhci_reset(host, SDHCI_RESET_CMD);
  778. sdhci_reset(host, SDHCI_RESET_DATA);
  779. host->mrq->cmd->error = -ENOMEDIUM;
  780. tasklet_schedule(&host->finish_tasklet);
  781. }
  782. }
  783. spin_unlock_irqrestore(&host->lock, flags);
  784. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  785. }
  786. static void sdhci_tasklet_finish(unsigned long param)
  787. {
  788. struct sdhci_host *host;
  789. unsigned long flags;
  790. struct mmc_request *mrq;
  791. host = (struct sdhci_host*)param;
  792. spin_lock_irqsave(&host->lock, flags);
  793. del_timer(&host->timer);
  794. mrq = host->mrq;
  795. /*
  796. * The controller needs a reset of internal state machines
  797. * upon error conditions.
  798. */
  799. if (mrq->cmd->error ||
  800. (mrq->data && (mrq->data->error ||
  801. (mrq->data->stop && mrq->data->stop->error))) ||
  802. (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
  803. /* Some controllers need this kick or reset won't work here */
  804. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  805. unsigned int clock;
  806. /* This is to force an update */
  807. clock = host->clock;
  808. host->clock = 0;
  809. sdhci_set_clock(host, clock);
  810. }
  811. /* Spec says we should do both at the same time, but Ricoh
  812. controllers do not like that. */
  813. sdhci_reset(host, SDHCI_RESET_CMD);
  814. sdhci_reset(host, SDHCI_RESET_DATA);
  815. }
  816. host->mrq = NULL;
  817. host->cmd = NULL;
  818. host->data = NULL;
  819. #ifndef CONFIG_LEDS_CLASS
  820. sdhci_deactivate_led(host);
  821. #endif
  822. mmiowb();
  823. spin_unlock_irqrestore(&host->lock, flags);
  824. mmc_request_done(host->mmc, mrq);
  825. }
  826. static void sdhci_timeout_timer(unsigned long data)
  827. {
  828. struct sdhci_host *host;
  829. unsigned long flags;
  830. host = (struct sdhci_host*)data;
  831. spin_lock_irqsave(&host->lock, flags);
  832. if (host->mrq) {
  833. printk(KERN_ERR "%s: Timeout waiting for hardware "
  834. "interrupt.\n", mmc_hostname(host->mmc));
  835. sdhci_dumpregs(host);
  836. if (host->data) {
  837. host->data->error = -ETIMEDOUT;
  838. sdhci_finish_data(host);
  839. } else {
  840. if (host->cmd)
  841. host->cmd->error = -ETIMEDOUT;
  842. else
  843. host->mrq->cmd->error = -ETIMEDOUT;
  844. tasklet_schedule(&host->finish_tasklet);
  845. }
  846. }
  847. mmiowb();
  848. spin_unlock_irqrestore(&host->lock, flags);
  849. }
  850. /*****************************************************************************\
  851. * *
  852. * Interrupt handling *
  853. * *
  854. \*****************************************************************************/
  855. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  856. {
  857. BUG_ON(intmask == 0);
  858. if (!host->cmd) {
  859. printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
  860. "though no command operation was in progress.\n",
  861. mmc_hostname(host->mmc), (unsigned)intmask);
  862. sdhci_dumpregs(host);
  863. return;
  864. }
  865. if (intmask & SDHCI_INT_TIMEOUT)
  866. host->cmd->error = -ETIMEDOUT;
  867. else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
  868. SDHCI_INT_INDEX))
  869. host->cmd->error = -EILSEQ;
  870. if (host->cmd->error)
  871. tasklet_schedule(&host->finish_tasklet);
  872. else if (intmask & SDHCI_INT_RESPONSE)
  873. sdhci_finish_command(host);
  874. }
  875. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  876. {
  877. BUG_ON(intmask == 0);
  878. if (!host->data) {
  879. /*
  880. * A data end interrupt is sent together with the response
  881. * for the stop command.
  882. */
  883. if (intmask & SDHCI_INT_DATA_END)
  884. return;
  885. printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
  886. "though no data operation was in progress.\n",
  887. mmc_hostname(host->mmc), (unsigned)intmask);
  888. sdhci_dumpregs(host);
  889. return;
  890. }
  891. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  892. host->data->error = -ETIMEDOUT;
  893. else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
  894. host->data->error = -EILSEQ;
  895. if (host->data->error)
  896. sdhci_finish_data(host);
  897. else {
  898. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  899. sdhci_transfer_pio(host);
  900. /*
  901. * We currently don't do anything fancy with DMA
  902. * boundaries, but as we can't disable the feature
  903. * we need to at least restart the transfer.
  904. */
  905. if (intmask & SDHCI_INT_DMA_END)
  906. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  907. host->ioaddr + SDHCI_DMA_ADDRESS);
  908. if (intmask & SDHCI_INT_DATA_END) {
  909. if (host->cmd) {
  910. /*
  911. * Data managed to finish before the
  912. * command completed. Make sure we do
  913. * things in the proper order.
  914. */
  915. host->data_early = 1;
  916. } else {
  917. sdhci_finish_data(host);
  918. }
  919. }
  920. }
  921. }
  922. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  923. {
  924. irqreturn_t result;
  925. struct sdhci_host* host = dev_id;
  926. u32 intmask;
  927. int cardint = 0;
  928. spin_lock(&host->lock);
  929. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  930. if (!intmask || intmask == 0xffffffff) {
  931. result = IRQ_NONE;
  932. goto out;
  933. }
  934. DBG("*** %s got interrupt: 0x%08x\n",
  935. mmc_hostname(host->mmc), intmask);
  936. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  937. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  938. host->ioaddr + SDHCI_INT_STATUS);
  939. tasklet_schedule(&host->card_tasklet);
  940. }
  941. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  942. if (intmask & SDHCI_INT_CMD_MASK) {
  943. writel(intmask & SDHCI_INT_CMD_MASK,
  944. host->ioaddr + SDHCI_INT_STATUS);
  945. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  946. }
  947. if (intmask & SDHCI_INT_DATA_MASK) {
  948. writel(intmask & SDHCI_INT_DATA_MASK,
  949. host->ioaddr + SDHCI_INT_STATUS);
  950. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  951. }
  952. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  953. intmask &= ~SDHCI_INT_ERROR;
  954. if (intmask & SDHCI_INT_BUS_POWER) {
  955. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  956. mmc_hostname(host->mmc));
  957. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  958. }
  959. intmask &= ~SDHCI_INT_BUS_POWER;
  960. if (intmask & SDHCI_INT_CARD_INT)
  961. cardint = 1;
  962. intmask &= ~SDHCI_INT_CARD_INT;
  963. if (intmask) {
  964. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  965. mmc_hostname(host->mmc), intmask);
  966. sdhci_dumpregs(host);
  967. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  968. }
  969. result = IRQ_HANDLED;
  970. mmiowb();
  971. out:
  972. spin_unlock(&host->lock);
  973. /*
  974. * We have to delay this as it calls back into the driver.
  975. */
  976. if (cardint)
  977. mmc_signal_sdio_irq(host->mmc);
  978. return result;
  979. }
  980. /*****************************************************************************\
  981. * *
  982. * Suspend/resume *
  983. * *
  984. \*****************************************************************************/
  985. #ifdef CONFIG_PM
  986. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  987. {
  988. struct sdhci_chip *chip;
  989. int i, ret;
  990. chip = pci_get_drvdata(pdev);
  991. if (!chip)
  992. return 0;
  993. DBG("Suspending...\n");
  994. for (i = 0;i < chip->num_slots;i++) {
  995. if (!chip->hosts[i])
  996. continue;
  997. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  998. if (ret) {
  999. for (i--;i >= 0;i--)
  1000. mmc_resume_host(chip->hosts[i]->mmc);
  1001. return ret;
  1002. }
  1003. }
  1004. pci_save_state(pdev);
  1005. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1006. for (i = 0;i < chip->num_slots;i++) {
  1007. if (!chip->hosts[i])
  1008. continue;
  1009. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  1010. }
  1011. pci_disable_device(pdev);
  1012. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1013. return 0;
  1014. }
  1015. static int sdhci_resume (struct pci_dev *pdev)
  1016. {
  1017. struct sdhci_chip *chip;
  1018. int i, ret;
  1019. chip = pci_get_drvdata(pdev);
  1020. if (!chip)
  1021. return 0;
  1022. DBG("Resuming...\n");
  1023. pci_set_power_state(pdev, PCI_D0);
  1024. pci_restore_state(pdev);
  1025. ret = pci_enable_device(pdev);
  1026. if (ret)
  1027. return ret;
  1028. for (i = 0;i < chip->num_slots;i++) {
  1029. if (!chip->hosts[i])
  1030. continue;
  1031. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  1032. pci_set_master(pdev);
  1033. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  1034. IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
  1035. chip->hosts[i]);
  1036. if (ret)
  1037. return ret;
  1038. sdhci_init(chip->hosts[i]);
  1039. mmiowb();
  1040. ret = mmc_resume_host(chip->hosts[i]->mmc);
  1041. if (ret)
  1042. return ret;
  1043. }
  1044. return 0;
  1045. }
  1046. #else /* CONFIG_PM */
  1047. #define sdhci_suspend NULL
  1048. #define sdhci_resume NULL
  1049. #endif /* CONFIG_PM */
  1050. /*****************************************************************************\
  1051. * *
  1052. * Device probing/removal *
  1053. * *
  1054. \*****************************************************************************/
  1055. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  1056. {
  1057. int ret;
  1058. unsigned int version;
  1059. struct sdhci_chip *chip;
  1060. struct mmc_host *mmc;
  1061. struct sdhci_host *host;
  1062. u8 first_bar;
  1063. unsigned int caps;
  1064. chip = pci_get_drvdata(pdev);
  1065. BUG_ON(!chip);
  1066. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  1067. if (ret)
  1068. return ret;
  1069. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  1070. if (first_bar > 5) {
  1071. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  1072. return -ENODEV;
  1073. }
  1074. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  1075. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  1076. return -ENODEV;
  1077. }
  1078. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  1079. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  1080. "You may experience problems.\n");
  1081. }
  1082. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  1083. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  1084. return -ENODEV;
  1085. }
  1086. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  1087. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  1088. return -ENODEV;
  1089. }
  1090. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  1091. if (!mmc)
  1092. return -ENOMEM;
  1093. host = mmc_priv(mmc);
  1094. host->mmc = mmc;
  1095. host->chip = chip;
  1096. chip->hosts[slot] = host;
  1097. host->bar = first_bar + slot;
  1098. host->addr = pci_resource_start(pdev, host->bar);
  1099. host->irq = pdev->irq;
  1100. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  1101. ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
  1102. if (ret)
  1103. goto free;
  1104. host->ioaddr = ioremap_nocache(host->addr,
  1105. pci_resource_len(pdev, host->bar));
  1106. if (!host->ioaddr) {
  1107. ret = -ENOMEM;
  1108. goto release;
  1109. }
  1110. sdhci_reset(host, SDHCI_RESET_ALL);
  1111. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  1112. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  1113. if (version > 1) {
  1114. printk(KERN_ERR "%s: Unknown controller version (%d). "
  1115. "You may experience problems.\n", mmc_hostname(mmc),
  1116. version);
  1117. }
  1118. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  1119. if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  1120. host->flags |= SDHCI_USE_DMA;
  1121. else if (!(caps & SDHCI_CAN_DO_DMA))
  1122. DBG("Controller doesn't have DMA capability\n");
  1123. else
  1124. host->flags |= SDHCI_USE_DMA;
  1125. if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  1126. (host->flags & SDHCI_USE_DMA)) {
  1127. DBG("Disabling DMA as it is marked broken\n");
  1128. host->flags &= ~SDHCI_USE_DMA;
  1129. }
  1130. if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
  1131. (host->flags & SDHCI_USE_DMA)) {
  1132. printk(KERN_WARNING "%s: Will use DMA "
  1133. "mode even though HW doesn't fully "
  1134. "claim to support it.\n", mmc_hostname(mmc));
  1135. }
  1136. if (host->flags & SDHCI_USE_DMA) {
  1137. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1138. printk(KERN_WARNING "%s: No suitable DMA available. "
  1139. "Falling back to PIO.\n", mmc_hostname(mmc));
  1140. host->flags &= ~SDHCI_USE_DMA;
  1141. }
  1142. }
  1143. if (host->flags & SDHCI_USE_DMA)
  1144. pci_set_master(pdev);
  1145. else /* XXX: Hack to get MMC layer to avoid highmem */
  1146. pdev->dma_mask = 0;
  1147. host->max_clk =
  1148. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  1149. if (host->max_clk == 0) {
  1150. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  1151. "frequency.\n", mmc_hostname(mmc));
  1152. ret = -ENODEV;
  1153. goto unmap;
  1154. }
  1155. host->max_clk *= 1000000;
  1156. host->timeout_clk =
  1157. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1158. if (host->timeout_clk == 0) {
  1159. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1160. "frequency.\n", mmc_hostname(mmc));
  1161. ret = -ENODEV;
  1162. goto unmap;
  1163. }
  1164. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1165. host->timeout_clk *= 1000;
  1166. /*
  1167. * Set host parameters.
  1168. */
  1169. mmc->ops = &sdhci_ops;
  1170. mmc->f_min = host->max_clk / 256;
  1171. mmc->f_max = host->max_clk;
  1172. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
  1173. if (caps & SDHCI_CAN_DO_HISPD)
  1174. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1175. mmc->ocr_avail = 0;
  1176. if (caps & SDHCI_CAN_VDD_330)
  1177. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1178. if (caps & SDHCI_CAN_VDD_300)
  1179. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1180. if (caps & SDHCI_CAN_VDD_180)
  1181. mmc->ocr_avail |= MMC_VDD_165_195;
  1182. if (mmc->ocr_avail == 0) {
  1183. printk(KERN_ERR "%s: Hardware doesn't report any "
  1184. "support voltages.\n", mmc_hostname(mmc));
  1185. ret = -ENODEV;
  1186. goto unmap;
  1187. }
  1188. spin_lock_init(&host->lock);
  1189. /*
  1190. * Maximum number of segments. Hardware cannot do scatter lists.
  1191. */
  1192. if (host->flags & SDHCI_USE_DMA)
  1193. mmc->max_hw_segs = 1;
  1194. else
  1195. mmc->max_hw_segs = 16;
  1196. mmc->max_phys_segs = 16;
  1197. /*
  1198. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1199. * size (512KiB).
  1200. */
  1201. mmc->max_req_size = 524288;
  1202. /*
  1203. * Maximum segment size. Could be one segment with the maximum number
  1204. * of bytes.
  1205. */
  1206. mmc->max_seg_size = mmc->max_req_size;
  1207. /*
  1208. * Maximum block size. This varies from controller to controller and
  1209. * is specified in the capabilities register.
  1210. */
  1211. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1212. if (mmc->max_blk_size >= 3) {
  1213. printk(KERN_WARNING "%s: Invalid maximum block size, "
  1214. "assuming 512 bytes\n", mmc_hostname(mmc));
  1215. mmc->max_blk_size = 512;
  1216. } else
  1217. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1218. /*
  1219. * Maximum block count.
  1220. */
  1221. mmc->max_blk_count = 65535;
  1222. /*
  1223. * Init tasklets.
  1224. */
  1225. tasklet_init(&host->card_tasklet,
  1226. sdhci_tasklet_card, (unsigned long)host);
  1227. tasklet_init(&host->finish_tasklet,
  1228. sdhci_tasklet_finish, (unsigned long)host);
  1229. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1230. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1231. mmc_hostname(mmc), host);
  1232. if (ret)
  1233. goto untasklet;
  1234. sdhci_init(host);
  1235. #ifdef CONFIG_MMC_DEBUG
  1236. sdhci_dumpregs(host);
  1237. #endif
  1238. #ifdef CONFIG_LEDS_CLASS
  1239. host->led.name = mmc_hostname(mmc);
  1240. host->led.brightness = LED_OFF;
  1241. host->led.default_trigger = mmc_hostname(mmc);
  1242. host->led.brightness_set = sdhci_led_control;
  1243. ret = led_classdev_register(&pdev->dev, &host->led);
  1244. if (ret)
  1245. goto reset;
  1246. #endif
  1247. mmiowb();
  1248. mmc_add_host(mmc);
  1249. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
  1250. mmc_hostname(mmc), host->addr, host->irq,
  1251. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1252. return 0;
  1253. #ifdef CONFIG_LEDS_CLASS
  1254. reset:
  1255. sdhci_reset(host, SDHCI_RESET_ALL);
  1256. free_irq(host->irq, host);
  1257. #endif
  1258. untasklet:
  1259. tasklet_kill(&host->card_tasklet);
  1260. tasklet_kill(&host->finish_tasklet);
  1261. unmap:
  1262. iounmap(host->ioaddr);
  1263. release:
  1264. pci_release_region(pdev, host->bar);
  1265. free:
  1266. mmc_free_host(mmc);
  1267. return ret;
  1268. }
  1269. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1270. {
  1271. struct sdhci_chip *chip;
  1272. struct mmc_host *mmc;
  1273. struct sdhci_host *host;
  1274. chip = pci_get_drvdata(pdev);
  1275. host = chip->hosts[slot];
  1276. mmc = host->mmc;
  1277. chip->hosts[slot] = NULL;
  1278. mmc_remove_host(mmc);
  1279. #ifdef CONFIG_LEDS_CLASS
  1280. led_classdev_unregister(&host->led);
  1281. #endif
  1282. sdhci_reset(host, SDHCI_RESET_ALL);
  1283. free_irq(host->irq, host);
  1284. del_timer_sync(&host->timer);
  1285. tasklet_kill(&host->card_tasklet);
  1286. tasklet_kill(&host->finish_tasklet);
  1287. iounmap(host->ioaddr);
  1288. pci_release_region(pdev, host->bar);
  1289. mmc_free_host(mmc);
  1290. }
  1291. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1292. const struct pci_device_id *ent)
  1293. {
  1294. int ret, i;
  1295. u8 slots, rev;
  1296. struct sdhci_chip *chip;
  1297. BUG_ON(pdev == NULL);
  1298. BUG_ON(ent == NULL);
  1299. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1300. printk(KERN_INFO DRIVER_NAME
  1301. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1302. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1303. (int)rev);
  1304. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1305. if (ret)
  1306. return ret;
  1307. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1308. DBG("found %d slot(s)\n", slots);
  1309. if (slots == 0)
  1310. return -ENODEV;
  1311. ret = pci_enable_device(pdev);
  1312. if (ret)
  1313. return ret;
  1314. chip = kzalloc(sizeof(struct sdhci_chip) +
  1315. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1316. if (!chip) {
  1317. ret = -ENOMEM;
  1318. goto err;
  1319. }
  1320. chip->pdev = pdev;
  1321. chip->quirks = ent->driver_data;
  1322. if (debug_quirks)
  1323. chip->quirks = debug_quirks;
  1324. chip->num_slots = slots;
  1325. pci_set_drvdata(pdev, chip);
  1326. for (i = 0;i < slots;i++) {
  1327. ret = sdhci_probe_slot(pdev, i);
  1328. if (ret) {
  1329. for (i--;i >= 0;i--)
  1330. sdhci_remove_slot(pdev, i);
  1331. goto free;
  1332. }
  1333. }
  1334. return 0;
  1335. free:
  1336. pci_set_drvdata(pdev, NULL);
  1337. kfree(chip);
  1338. err:
  1339. pci_disable_device(pdev);
  1340. return ret;
  1341. }
  1342. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1343. {
  1344. int i;
  1345. struct sdhci_chip *chip;
  1346. chip = pci_get_drvdata(pdev);
  1347. if (chip) {
  1348. for (i = 0;i < chip->num_slots;i++)
  1349. sdhci_remove_slot(pdev, i);
  1350. pci_set_drvdata(pdev, NULL);
  1351. kfree(chip);
  1352. }
  1353. pci_disable_device(pdev);
  1354. }
  1355. static struct pci_driver sdhci_driver = {
  1356. .name = DRIVER_NAME,
  1357. .id_table = pci_ids,
  1358. .probe = sdhci_probe,
  1359. .remove = __devexit_p(sdhci_remove),
  1360. .suspend = sdhci_suspend,
  1361. .resume = sdhci_resume,
  1362. };
  1363. /*****************************************************************************\
  1364. * *
  1365. * Driver init/exit *
  1366. * *
  1367. \*****************************************************************************/
  1368. static int __init sdhci_drv_init(void)
  1369. {
  1370. printk(KERN_INFO DRIVER_NAME
  1371. ": Secure Digital Host Controller Interface driver\n");
  1372. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1373. return pci_register_driver(&sdhci_driver);
  1374. }
  1375. static void __exit sdhci_drv_exit(void)
  1376. {
  1377. DBG("Exiting\n");
  1378. pci_unregister_driver(&sdhci_driver);
  1379. }
  1380. module_init(sdhci_drv_init);
  1381. module_exit(sdhci_drv_exit);
  1382. module_param(debug_quirks, uint, 0444);
  1383. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1384. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1385. MODULE_LICENSE("GPL");
  1386. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");