qlcnic.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #define _QLCNIC_LINUX_MAJOR 5
  31. #define _QLCNIC_LINUX_MINOR 0
  32. #define _QLCNIC_LINUX_SUBVERSION 18
  33. #define QLCNIC_LINUX_VERSIONID "5.0.18"
  34. #define QLCNIC_DRV_IDC_VER 0x01
  35. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  36. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  37. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  38. #define _major(v) (((v) >> 24) & 0xff)
  39. #define _minor(v) (((v) >> 16) & 0xff)
  40. #define _build(v) ((v) & 0xffff)
  41. /* version in image has weird encoding:
  42. * 7:0 - major
  43. * 15:8 - minor
  44. * 31:16 - build (little endian)
  45. */
  46. #define QLCNIC_DECODE_VERSION(v) \
  47. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  48. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  49. #define QLCNIC_NUM_FLASH_SECTORS (64)
  50. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  51. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  52. * QLCNIC_FLASH_SECTOR_SIZE)
  53. #define RCV_DESC_RINGSIZE(rds_ring) \
  54. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  55. #define RCV_BUFF_RINGSIZE(rds_ring) \
  56. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  57. #define STATUS_DESC_RINGSIZE(sds_ring) \
  58. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  59. #define TX_BUFF_RINGSIZE(tx_ring) \
  60. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  61. #define TX_DESC_RINGSIZE(tx_ring) \
  62. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  63. #define QLCNIC_P3P_A0 0x50
  64. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  65. #define FIRST_PAGE_GROUP_START 0
  66. #define FIRST_PAGE_GROUP_END 0x100000
  67. #define P3P_MAX_MTU (9600)
  68. #define P3P_MIN_MTU (68)
  69. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  70. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  71. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  72. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  73. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  74. /* Opcodes to be used with the commands */
  75. #define TX_ETHER_PKT 0x01
  76. #define TX_TCP_PKT 0x02
  77. #define TX_UDP_PKT 0x03
  78. #define TX_IP_PKT 0x04
  79. #define TX_TCP_LSO 0x05
  80. #define TX_TCP_LSO6 0x06
  81. #define TX_TCPV6_PKT 0x0b
  82. #define TX_UDPV6_PKT 0x0c
  83. /* Tx defines */
  84. #define QLCNIC_MAX_FRAGS_PER_TX 14
  85. #define MAX_TSO_HEADER_DESC 2
  86. #define MGMT_CMD_DESC_RESV 4
  87. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  88. + MGMT_CMD_DESC_RESV)
  89. #define QLCNIC_MAX_TX_TIMEOUTS 2
  90. /*
  91. * Following are the states of the Phantom. Phantom will set them and
  92. * Host will read to check if the fields are correct.
  93. */
  94. #define PHAN_INITIALIZE_FAILED 0xffff
  95. #define PHAN_INITIALIZE_COMPLETE 0xff01
  96. /* Host writes the following to notify that it has done the init-handshake */
  97. #define PHAN_INITIALIZE_ACK 0xf00f
  98. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  99. #define NUM_RCV_DESC_RINGS 3
  100. #define RCV_RING_NORMAL 0
  101. #define RCV_RING_JUMBO 1
  102. #define MIN_CMD_DESCRIPTORS 64
  103. #define MIN_RCV_DESCRIPTORS 64
  104. #define MIN_JUMBO_DESCRIPTORS 32
  105. #define MAX_CMD_DESCRIPTORS 1024
  106. #define MAX_RCV_DESCRIPTORS_1G 4096
  107. #define MAX_RCV_DESCRIPTORS_10G 8192
  108. #define MAX_RCV_DESCRIPTORS_VF 2048
  109. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  110. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  111. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  112. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  113. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  114. #define MAX_RDS_RINGS 2
  115. #define get_next_index(index, length) \
  116. (((index) + 1) & ((length) - 1))
  117. /*
  118. * Following data structures describe the descriptors that will be used.
  119. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  120. * we are doing LSO (above the 1500 size packet) only.
  121. */
  122. #define FLAGS_VLAN_TAGGED 0x10
  123. #define FLAGS_VLAN_OOB 0x40
  124. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  125. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  126. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  127. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  128. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  129. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  130. #define qlcnic_set_tx_port(_desc, _port) \
  131. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  132. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  133. ((_desc)->flags_opcode |= \
  134. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  135. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  136. ((_desc)->nfrags__length = \
  137. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  138. struct cmd_desc_type0 {
  139. u8 tcp_hdr_offset; /* For LSO only */
  140. u8 ip_hdr_offset; /* For LSO only */
  141. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  142. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  143. __le64 addr_buffer2;
  144. __le16 reference_handle;
  145. __le16 mss;
  146. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  147. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  148. __le16 conn_id; /* IPSec offoad only */
  149. __le64 addr_buffer3;
  150. __le64 addr_buffer1;
  151. __le16 buffer_length[4];
  152. __le64 addr_buffer4;
  153. u8 eth_addr[ETH_ALEN];
  154. __le16 vlan_TCI;
  155. } __attribute__ ((aligned(64)));
  156. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  157. struct rcv_desc {
  158. __le16 reference_handle;
  159. __le16 reserved;
  160. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  161. __le64 addr_buffer;
  162. } __packed;
  163. /* opcode field in status_desc */
  164. #define QLCNIC_SYN_OFFLOAD 0x03
  165. #define QLCNIC_RXPKT_DESC 0x04
  166. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  167. #define QLCNIC_RESPONSE_DESC 0x05
  168. #define QLCNIC_LRO_DESC 0x12
  169. /* for status field in status_desc */
  170. #define STATUS_CKSUM_LOOP 0
  171. #define STATUS_CKSUM_OK 2
  172. /* owner bits of status_desc */
  173. #define STATUS_OWNER_HOST (0x1ULL << 56)
  174. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  175. /* Status descriptor:
  176. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  177. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  178. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  179. */
  180. #define qlcnic_get_sts_port(sts_data) \
  181. ((sts_data) & 0x0F)
  182. #define qlcnic_get_sts_status(sts_data) \
  183. (((sts_data) >> 4) & 0x0F)
  184. #define qlcnic_get_sts_type(sts_data) \
  185. (((sts_data) >> 8) & 0x0F)
  186. #define qlcnic_get_sts_totallength(sts_data) \
  187. (((sts_data) >> 12) & 0xFFFF)
  188. #define qlcnic_get_sts_refhandle(sts_data) \
  189. (((sts_data) >> 28) & 0xFFFF)
  190. #define qlcnic_get_sts_prot(sts_data) \
  191. (((sts_data) >> 44) & 0x0F)
  192. #define qlcnic_get_sts_pkt_offset(sts_data) \
  193. (((sts_data) >> 48) & 0x1F)
  194. #define qlcnic_get_sts_desc_cnt(sts_data) \
  195. (((sts_data) >> 53) & 0x7)
  196. #define qlcnic_get_sts_opcode(sts_data) \
  197. (((sts_data) >> 58) & 0x03F)
  198. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  199. ((sts_data) & 0x0FFFF)
  200. #define qlcnic_get_lro_sts_length(sts_data) \
  201. (((sts_data) >> 16) & 0x0FFFF)
  202. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  203. (((sts_data) >> 32) & 0x0FF)
  204. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  205. (((sts_data) >> 40) & 0x0FF)
  206. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  207. (((sts_data) >> 48) & 0x1)
  208. #define qlcnic_get_lro_sts_type(sts_data) \
  209. (((sts_data) >> 49) & 0x7)
  210. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  211. (((sts_data) >> 52) & 0x1)
  212. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  213. ((sts_data) & 0x0FFFFFFFF)
  214. struct status_desc {
  215. __le64 status_desc_data[2];
  216. } __attribute__ ((aligned(16)));
  217. /* UNIFIED ROMIMAGE */
  218. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  219. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  220. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  221. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  222. /*Offsets */
  223. #define QLCNIC_UNI_CHIP_REV_OFF 10
  224. #define QLCNIC_UNI_FLAGS_OFF 11
  225. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  226. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  227. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  228. struct uni_table_desc{
  229. u32 findex;
  230. u32 num_entries;
  231. u32 entry_size;
  232. u32 reserved[5];
  233. };
  234. struct uni_data_desc{
  235. u32 findex;
  236. u32 size;
  237. u32 reserved[5];
  238. };
  239. /* Flash Defines and Structures */
  240. #define QLCNIC_FLT_LOCATION 0x3F1000
  241. #define QLCNIC_FW_IMAGE_REGION 0x74
  242. #define QLCNIC_BOOTLD_REGION 0X72
  243. struct qlcnic_flt_header {
  244. u16 version;
  245. u16 len;
  246. u16 checksum;
  247. u16 reserved;
  248. };
  249. struct qlcnic_flt_entry {
  250. u8 region;
  251. u8 reserved0;
  252. u8 attrib;
  253. u8 reserved1;
  254. u32 size;
  255. u32 start_addr;
  256. u32 end_addr;
  257. };
  258. /* Magic number to let user know flash is programmed */
  259. #define QLCNIC_BDINFO_MAGIC 0x12345678
  260. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  261. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  262. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  263. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  264. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  265. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  266. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  267. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  268. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  269. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  270. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  271. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  272. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  273. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  274. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  275. /* Flash memory map */
  276. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  277. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  278. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  279. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  280. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  281. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  282. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  283. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  284. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  285. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  286. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  287. #define QLCNIC_UNIFIED_ROMIMAGE 0
  288. #define QLCNIC_FLASH_ROMIMAGE 1
  289. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  290. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  291. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  292. extern char qlcnic_driver_name[];
  293. /* Number of status descriptors to handle per interrupt */
  294. #define MAX_STATUS_HANDLE (64)
  295. /*
  296. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  297. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  298. */
  299. struct qlcnic_skb_frag {
  300. u64 dma;
  301. u64 length;
  302. };
  303. /* Following defines are for the state of the buffers */
  304. #define QLCNIC_BUFFER_FREE 0
  305. #define QLCNIC_BUFFER_BUSY 1
  306. /*
  307. * There will be one qlcnic_buffer per skb packet. These will be
  308. * used to save the dma info for pci_unmap_page()
  309. */
  310. struct qlcnic_cmd_buffer {
  311. struct sk_buff *skb;
  312. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  313. u32 frag_count;
  314. };
  315. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  316. struct qlcnic_rx_buffer {
  317. u16 ref_handle;
  318. struct sk_buff *skb;
  319. struct list_head list;
  320. u64 dma;
  321. };
  322. /* Board types */
  323. #define QLCNIC_GBE 0x01
  324. #define QLCNIC_XGBE 0x02
  325. /*
  326. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  327. * adjusted based on configured MTU.
  328. */
  329. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  330. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  331. #define QLCNIC_INTR_DEFAULT 0x04
  332. #define QLCNIC_CONFIG_INTR_COALESCE 3
  333. struct qlcnic_nic_intr_coalesce {
  334. u8 type;
  335. u8 sts_ring_mask;
  336. u16 rx_packets;
  337. u16 rx_time_us;
  338. u16 flag;
  339. u32 timer_out;
  340. };
  341. struct qlcnic_dump_template_hdr {
  342. __le32 type;
  343. __le32 offset;
  344. __le32 size;
  345. __le32 cap_mask;
  346. __le32 num_entries;
  347. __le32 version;
  348. __le32 timestamp;
  349. __le32 checksum;
  350. __le32 drv_cap_mask;
  351. __le32 sys_info[3];
  352. __le32 saved_state[16];
  353. __le32 cap_sizes[8];
  354. __le32 rsvd[0];
  355. };
  356. struct qlcnic_fw_dump {
  357. u8 clr; /* flag to indicate if dump is cleared */
  358. u32 size; /* total size of the dump */
  359. void *data; /* dump data area */
  360. struct qlcnic_dump_template_hdr *tmpl_hdr;
  361. };
  362. /*
  363. * One hardware_context{} per adapter
  364. * contains interrupt info as well shared hardware info.
  365. */
  366. struct qlcnic_hardware_context {
  367. void __iomem *pci_base0;
  368. void __iomem *ocm_win_crb;
  369. unsigned long pci_len0;
  370. rwlock_t crb_lock;
  371. struct mutex mem_lock;
  372. u8 revision_id;
  373. u8 pci_func;
  374. u8 linkup;
  375. u16 port_type;
  376. u16 board_type;
  377. struct qlcnic_nic_intr_coalesce coal;
  378. struct qlcnic_fw_dump fw_dump;
  379. };
  380. struct qlcnic_adapter_stats {
  381. u64 xmitcalled;
  382. u64 xmitfinished;
  383. u64 rxdropped;
  384. u64 txdropped;
  385. u64 csummed;
  386. u64 rx_pkts;
  387. u64 lro_pkts;
  388. u64 rxbytes;
  389. u64 txbytes;
  390. u64 lrobytes;
  391. u64 lso_frames;
  392. u64 xmit_on;
  393. u64 xmit_off;
  394. u64 skb_alloc_failure;
  395. u64 null_rxbuf;
  396. u64 rx_dma_map_error;
  397. u64 tx_dma_map_error;
  398. };
  399. /*
  400. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  401. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  402. */
  403. struct qlcnic_host_rds_ring {
  404. void __iomem *crb_rcv_producer;
  405. struct rcv_desc *desc_head;
  406. struct qlcnic_rx_buffer *rx_buf_arr;
  407. u32 num_desc;
  408. u32 producer;
  409. u32 dma_size;
  410. u32 skb_size;
  411. u32 flags;
  412. struct list_head free_list;
  413. spinlock_t lock;
  414. dma_addr_t phys_addr;
  415. } ____cacheline_internodealigned_in_smp;
  416. struct qlcnic_host_sds_ring {
  417. u32 consumer;
  418. u32 num_desc;
  419. void __iomem *crb_sts_consumer;
  420. struct status_desc *desc_head;
  421. struct qlcnic_adapter *adapter;
  422. struct napi_struct napi;
  423. struct list_head free_list[NUM_RCV_DESC_RINGS];
  424. void __iomem *crb_intr_mask;
  425. int irq;
  426. dma_addr_t phys_addr;
  427. char name[IFNAMSIZ+4];
  428. } ____cacheline_internodealigned_in_smp;
  429. struct qlcnic_host_tx_ring {
  430. u32 producer;
  431. u32 sw_consumer;
  432. u32 num_desc;
  433. void __iomem *crb_cmd_producer;
  434. struct cmd_desc_type0 *desc_head;
  435. struct qlcnic_cmd_buffer *cmd_buf_arr;
  436. __le32 *hw_consumer;
  437. dma_addr_t phys_addr;
  438. dma_addr_t hw_cons_phys_addr;
  439. struct netdev_queue *txq;
  440. } ____cacheline_internodealigned_in_smp;
  441. /*
  442. * Receive context. There is one such structure per instance of the
  443. * receive processing. Any state information that is relevant to
  444. * the receive, and is must be in this structure. The global data may be
  445. * present elsewhere.
  446. */
  447. struct qlcnic_recv_context {
  448. struct qlcnic_host_rds_ring *rds_rings;
  449. struct qlcnic_host_sds_ring *sds_rings;
  450. u32 state;
  451. u16 context_id;
  452. u16 virt_port;
  453. };
  454. /* HW context creation */
  455. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  456. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  457. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  458. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  459. /*
  460. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  461. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  462. */
  463. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  464. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  465. #define QLCNIC_CDRP_RSP_OK 0x00000001
  466. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  467. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  468. /*
  469. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  470. * the crb QLCNIC_CDRP_CRB_OFFSET.
  471. */
  472. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  473. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  474. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  475. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  476. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  477. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  478. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  479. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  480. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  481. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  482. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  483. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  484. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  485. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  486. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  487. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  488. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  489. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  490. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  491. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  492. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  493. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  494. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  495. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  496. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  497. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  498. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  499. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  500. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  501. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  502. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  503. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  504. #define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
  505. #define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
  506. #define QLCNIC_RCODE_SUCCESS 0
  507. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  508. #define QLCNIC_RCODE_TIMEOUT 17
  509. #define QLCNIC_DESTROY_CTX_RESET 0
  510. /*
  511. * Capabilities Announced
  512. */
  513. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  514. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  515. #define QLCNIC_CAP0_LSO (1 << 6)
  516. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  517. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  518. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  519. /*
  520. * Context state
  521. */
  522. #define QLCNIC_HOST_CTX_STATE_FREED 0
  523. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  524. /*
  525. * Rx context
  526. */
  527. struct qlcnic_hostrq_sds_ring {
  528. __le64 host_phys_addr; /* Ring base addr */
  529. __le32 ring_size; /* Ring entries */
  530. __le16 msi_index;
  531. __le16 rsvd; /* Padding */
  532. } __packed;
  533. struct qlcnic_hostrq_rds_ring {
  534. __le64 host_phys_addr; /* Ring base addr */
  535. __le64 buff_size; /* Packet buffer size */
  536. __le32 ring_size; /* Ring entries */
  537. __le32 ring_kind; /* Class of ring */
  538. } __packed;
  539. struct qlcnic_hostrq_rx_ctx {
  540. __le64 host_rsp_dma_addr; /* Response dma'd here */
  541. __le32 capabilities[4]; /* Flag bit vector */
  542. __le32 host_int_crb_mode; /* Interrupt crb usage */
  543. __le32 host_rds_crb_mode; /* RDS crb usage */
  544. /* These ring offsets are relative to data[0] below */
  545. __le32 rds_ring_offset; /* Offset to RDS config */
  546. __le32 sds_ring_offset; /* Offset to SDS config */
  547. __le16 num_rds_rings; /* Count of RDS rings */
  548. __le16 num_sds_rings; /* Count of SDS rings */
  549. __le16 valid_field_offset;
  550. u8 txrx_sds_binding;
  551. u8 msix_handler;
  552. u8 reserved[128]; /* reserve space for future expansion*/
  553. /* MUST BE 64-bit aligned.
  554. The following is packed:
  555. - N hostrq_rds_rings
  556. - N hostrq_sds_rings */
  557. char data[0];
  558. } __packed;
  559. struct qlcnic_cardrsp_rds_ring{
  560. __le32 host_producer_crb; /* Crb to use */
  561. __le32 rsvd1; /* Padding */
  562. } __packed;
  563. struct qlcnic_cardrsp_sds_ring {
  564. __le32 host_consumer_crb; /* Crb to use */
  565. __le32 interrupt_crb; /* Crb to use */
  566. } __packed;
  567. struct qlcnic_cardrsp_rx_ctx {
  568. /* These ring offsets are relative to data[0] below */
  569. __le32 rds_ring_offset; /* Offset to RDS config */
  570. __le32 sds_ring_offset; /* Offset to SDS config */
  571. __le32 host_ctx_state; /* Starting State */
  572. __le32 num_fn_per_port; /* How many PCI fn share the port */
  573. __le16 num_rds_rings; /* Count of RDS rings */
  574. __le16 num_sds_rings; /* Count of SDS rings */
  575. __le16 context_id; /* Handle for context */
  576. u8 phys_port; /* Physical id of port */
  577. u8 virt_port; /* Virtual/Logical id of port */
  578. u8 reserved[128]; /* save space for future expansion */
  579. /* MUST BE 64-bit aligned.
  580. The following is packed:
  581. - N cardrsp_rds_rings
  582. - N cardrs_sds_rings */
  583. char data[0];
  584. } __packed;
  585. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  586. (sizeof(HOSTRQ_RX) + \
  587. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  588. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  589. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  590. (sizeof(CARDRSP_RX) + \
  591. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  592. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  593. /*
  594. * Tx context
  595. */
  596. struct qlcnic_hostrq_cds_ring {
  597. __le64 host_phys_addr; /* Ring base addr */
  598. __le32 ring_size; /* Ring entries */
  599. __le32 rsvd; /* Padding */
  600. } __packed;
  601. struct qlcnic_hostrq_tx_ctx {
  602. __le64 host_rsp_dma_addr; /* Response dma'd here */
  603. __le64 cmd_cons_dma_addr; /* */
  604. __le64 dummy_dma_addr; /* */
  605. __le32 capabilities[4]; /* Flag bit vector */
  606. __le32 host_int_crb_mode; /* Interrupt crb usage */
  607. __le32 rsvd1; /* Padding */
  608. __le16 rsvd2; /* Padding */
  609. __le16 interrupt_ctl;
  610. __le16 msi_index;
  611. __le16 rsvd3; /* Padding */
  612. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  613. u8 reserved[128]; /* future expansion */
  614. } __packed;
  615. struct qlcnic_cardrsp_cds_ring {
  616. __le32 host_producer_crb; /* Crb to use */
  617. __le32 interrupt_crb; /* Crb to use */
  618. } __packed;
  619. struct qlcnic_cardrsp_tx_ctx {
  620. __le32 host_ctx_state; /* Starting state */
  621. __le16 context_id; /* Handle for context */
  622. u8 phys_port; /* Physical id of port */
  623. u8 virt_port; /* Virtual/Logical id of port */
  624. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  625. u8 reserved[128]; /* future expansion */
  626. } __packed;
  627. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  628. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  629. /* CRB */
  630. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  631. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  632. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  633. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  634. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  635. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  636. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  637. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  638. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  639. /* MAC */
  640. #define MC_COUNT_P3P 38
  641. #define QLCNIC_MAC_NOOP 0
  642. #define QLCNIC_MAC_ADD 1
  643. #define QLCNIC_MAC_DEL 2
  644. #define QLCNIC_MAC_VLAN_ADD 3
  645. #define QLCNIC_MAC_VLAN_DEL 4
  646. struct qlcnic_mac_list_s {
  647. struct list_head list;
  648. uint8_t mac_addr[ETH_ALEN+2];
  649. };
  650. #define QLCNIC_HOST_REQUEST 0x13
  651. #define QLCNIC_REQUEST 0x14
  652. #define QLCNIC_MAC_EVENT 0x1
  653. #define QLCNIC_IP_UP 2
  654. #define QLCNIC_IP_DOWN 3
  655. /*
  656. * Driver --> Firmware
  657. */
  658. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  659. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  660. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  661. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  662. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  663. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  664. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  665. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  666. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  667. /*
  668. * Firmware --> Driver
  669. */
  670. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  671. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  672. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  673. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  674. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  675. /* Capabilites received */
  676. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  677. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  678. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  679. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  680. /* module types */
  681. #define LINKEVENT_MODULE_NOT_PRESENT 1
  682. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  683. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  684. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  685. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  686. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  687. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  688. #define LINKEVENT_MODULE_TWINAX 8
  689. #define LINKSPEED_10GBPS 10000
  690. #define LINKSPEED_1GBPS 1000
  691. #define LINKSPEED_100MBPS 100
  692. #define LINKSPEED_10MBPS 10
  693. #define LINKSPEED_ENCODED_10MBPS 0
  694. #define LINKSPEED_ENCODED_100MBPS 1
  695. #define LINKSPEED_ENCODED_1GBPS 2
  696. #define LINKEVENT_AUTONEG_DISABLED 0
  697. #define LINKEVENT_AUTONEG_ENABLED 1
  698. #define LINKEVENT_HALF_DUPLEX 0
  699. #define LINKEVENT_FULL_DUPLEX 1
  700. #define LINKEVENT_LINKSPEED_MBPS 0
  701. #define LINKEVENT_LINKSPEED_ENCODED 1
  702. /* firmware response header:
  703. * 63:58 - message type
  704. * 57:56 - owner
  705. * 55:53 - desc count
  706. * 52:48 - reserved
  707. * 47:40 - completion id
  708. * 39:32 - opcode
  709. * 31:16 - error code
  710. * 15:00 - reserved
  711. */
  712. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  713. ((msg_hdr >> 32) & 0xFF)
  714. struct qlcnic_fw_msg {
  715. union {
  716. struct {
  717. u64 hdr;
  718. u64 body[7];
  719. };
  720. u64 words[8];
  721. };
  722. };
  723. struct qlcnic_nic_req {
  724. __le64 qhdr;
  725. __le64 req_hdr;
  726. __le64 words[6];
  727. } __packed;
  728. struct qlcnic_mac_req {
  729. u8 op;
  730. u8 tag;
  731. u8 mac_addr[6];
  732. };
  733. struct qlcnic_vlan_req {
  734. __le16 vlan_id;
  735. __le16 rsvd[3];
  736. } __packed;
  737. struct qlcnic_ipaddr {
  738. __be32 ipv4;
  739. __be32 ipv6[4];
  740. };
  741. #define QLCNIC_MSI_ENABLED 0x02
  742. #define QLCNIC_MSIX_ENABLED 0x04
  743. #define QLCNIC_LRO_ENABLED 0x08
  744. #define QLCNIC_LRO_DISABLED 0x00
  745. #define QLCNIC_BRIDGE_ENABLED 0X10
  746. #define QLCNIC_DIAG_ENABLED 0x20
  747. #define QLCNIC_ESWITCH_ENABLED 0x40
  748. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  749. #define QLCNIC_TAGGING_ENABLED 0x100
  750. #define QLCNIC_MACSPOOF 0x200
  751. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  752. #define QLCNIC_PROMISC_DISABLED 0x800
  753. #define QLCNIC_NEED_FLR 0x1000
  754. #define QLCNIC_FW_RESET_OWNER 0x2000
  755. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  756. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  757. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  758. #define QLCNIC_MIN_NUM_RSS_RINGS 2
  759. #define QLCNIC_MSIX_TBL_SPACE 8192
  760. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  761. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  762. #define QLCNIC_NETDEV_WEIGHT 128
  763. #define QLCNIC_ADAPTER_UP_MAGIC 777
  764. #define __QLCNIC_FW_ATTACHED 0
  765. #define __QLCNIC_DEV_UP 1
  766. #define __QLCNIC_RESETTING 2
  767. #define __QLCNIC_START_FW 4
  768. #define __QLCNIC_AER 5
  769. #define __QLCNIC_DIAG_RES_ALLOC 6
  770. #define QLCNIC_INTERRUPT_TEST 1
  771. #define QLCNIC_LOOPBACK_TEST 2
  772. #define QLCNIC_LED_TEST 3
  773. #define QLCNIC_FILTER_AGE 80
  774. #define QLCNIC_READD_AGE 20
  775. #define QLCNIC_LB_MAX_FILTERS 64
  776. struct qlcnic_filter {
  777. struct hlist_node fnode;
  778. u8 faddr[ETH_ALEN];
  779. __le16 vlan_id;
  780. unsigned long ftime;
  781. };
  782. struct qlcnic_filter_hash {
  783. struct hlist_head *fhead;
  784. u8 fnum;
  785. u8 fmax;
  786. };
  787. struct qlcnic_adapter {
  788. struct qlcnic_hardware_context *ahw;
  789. struct qlcnic_recv_context *recv_ctx;
  790. struct qlcnic_host_tx_ring *tx_ring;
  791. struct net_device *netdev;
  792. struct pci_dev *pdev;
  793. unsigned long state;
  794. u32 flags;
  795. u16 num_txd;
  796. u16 num_rxd;
  797. u16 num_jumbo_rxd;
  798. u16 max_rxd;
  799. u16 max_jumbo_rxd;
  800. u8 max_rds_rings;
  801. u8 max_sds_rings;
  802. u8 msix_supported;
  803. u8 portnum;
  804. u8 physical_port;
  805. u8 reset_context;
  806. u8 mc_enabled;
  807. u8 max_mc_count;
  808. u8 fw_wait_cnt;
  809. u8 fw_fail_cnt;
  810. u8 tx_timeo_cnt;
  811. u8 need_fw_reset;
  812. u8 has_link_events;
  813. u8 fw_type;
  814. u16 tx_context_id;
  815. u16 is_up;
  816. u16 link_speed;
  817. u16 link_duplex;
  818. u16 link_autoneg;
  819. u16 module_type;
  820. u16 op_mode;
  821. u16 switch_mode;
  822. u16 max_tx_ques;
  823. u16 max_rx_ques;
  824. u16 max_mtu;
  825. u16 pvid;
  826. u32 fw_hal_version;
  827. u32 capabilities;
  828. u32 irq;
  829. u32 temp;
  830. u32 int_vec_bit;
  831. u32 heartbeat;
  832. u8 max_mac_filters;
  833. u8 dev_state;
  834. u8 diag_test;
  835. u8 diag_cnt;
  836. u8 reset_ack_timeo;
  837. u8 dev_init_timeo;
  838. u16 msg_enable;
  839. u8 mac_addr[ETH_ALEN];
  840. u64 dev_rst_time;
  841. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  842. struct qlcnic_npar_info *npars;
  843. struct qlcnic_eswitch *eswitch;
  844. struct qlcnic_nic_template *nic_ops;
  845. struct qlcnic_adapter_stats stats;
  846. struct list_head mac_list;
  847. void __iomem *tgt_mask_reg;
  848. void __iomem *tgt_status_reg;
  849. void __iomem *crb_int_state_reg;
  850. void __iomem *isr_int_vec;
  851. struct msix_entry *msix_entries;
  852. struct delayed_work fw_work;
  853. struct qlcnic_filter_hash fhash;
  854. spinlock_t tx_clean_lock;
  855. spinlock_t mac_learn_lock;
  856. __le32 file_prd_off; /*File fw product offset*/
  857. u32 fw_version;
  858. const struct firmware *fw;
  859. };
  860. struct qlcnic_info {
  861. __le16 pci_func;
  862. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  863. __le16 phys_port;
  864. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  865. __le32 capabilities;
  866. u8 max_mac_filters;
  867. u8 reserved1;
  868. __le16 max_mtu;
  869. __le16 max_tx_ques;
  870. __le16 max_rx_ques;
  871. __le16 min_tx_bw;
  872. __le16 max_tx_bw;
  873. u8 reserved2[104];
  874. } __packed;
  875. struct qlcnic_pci_info {
  876. __le16 id; /* pci function id */
  877. __le16 active; /* 1 = Enabled */
  878. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  879. __le16 default_port; /* default port number */
  880. __le16 tx_min_bw; /* Multiple of 100mbpc */
  881. __le16 tx_max_bw;
  882. __le16 reserved1[2];
  883. u8 mac[ETH_ALEN];
  884. u8 reserved2[106];
  885. } __packed;
  886. struct qlcnic_npar_info {
  887. u16 pvid;
  888. u16 min_bw;
  889. u16 max_bw;
  890. u8 phy_port;
  891. u8 type;
  892. u8 active;
  893. u8 enable_pm;
  894. u8 dest_npar;
  895. u8 discard_tagged;
  896. u8 mac_override;
  897. u8 mac_anti_spoof;
  898. u8 promisc_mode;
  899. u8 offload_flags;
  900. };
  901. struct qlcnic_eswitch {
  902. u8 port;
  903. u8 active_vports;
  904. u8 active_vlans;
  905. u8 active_ucast_filters;
  906. u8 max_ucast_filters;
  907. u8 max_active_vlans;
  908. u32 flags;
  909. #define QLCNIC_SWITCH_ENABLE BIT_1
  910. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  911. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  912. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  913. };
  914. /* Return codes for Error handling */
  915. #define QL_STATUS_INVALID_PARAM -1
  916. #define MAX_BW 100 /* % of link speed */
  917. #define MAX_VLAN_ID 4095
  918. #define MIN_VLAN_ID 2
  919. #define DEFAULT_MAC_LEARN 1
  920. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  921. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  922. struct qlcnic_pci_func_cfg {
  923. u16 func_type;
  924. u16 min_bw;
  925. u16 max_bw;
  926. u16 port_num;
  927. u8 pci_func;
  928. u8 func_state;
  929. u8 def_mac_addr[6];
  930. };
  931. struct qlcnic_npar_func_cfg {
  932. u32 fw_capab;
  933. u16 port_num;
  934. u16 min_bw;
  935. u16 max_bw;
  936. u16 max_tx_queues;
  937. u16 max_rx_queues;
  938. u8 pci_func;
  939. u8 op_mode;
  940. };
  941. struct qlcnic_pm_func_cfg {
  942. u8 pci_func;
  943. u8 action;
  944. u8 dest_npar;
  945. u8 reserved[5];
  946. };
  947. struct qlcnic_esw_func_cfg {
  948. u16 vlan_id;
  949. u8 op_mode;
  950. u8 op_type;
  951. u8 pci_func;
  952. u8 host_vlan_tag;
  953. u8 promisc_mode;
  954. u8 discard_tagged;
  955. u8 mac_override;
  956. u8 mac_anti_spoof;
  957. u8 offload_flags;
  958. u8 reserved[5];
  959. };
  960. #define QLCNIC_STATS_VERSION 1
  961. #define QLCNIC_STATS_PORT 1
  962. #define QLCNIC_STATS_ESWITCH 2
  963. #define QLCNIC_QUERY_RX_COUNTER 0
  964. #define QLCNIC_QUERY_TX_COUNTER 1
  965. #define QLCNIC_ESW_STATS_NOT_AVAIL 0xffffffffffffffffULL
  966. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  967. do { \
  968. if (((VAL1) == QLCNIC_ESW_STATS_NOT_AVAIL) && \
  969. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  970. (VAL1) = (VAL2); \
  971. else if (((VAL1) != QLCNIC_ESW_STATS_NOT_AVAIL) && \
  972. ((VAL2) != QLCNIC_ESW_STATS_NOT_AVAIL)) \
  973. (VAL1) += (VAL2); \
  974. } while (0)
  975. struct __qlcnic_esw_statistics {
  976. __le16 context_id;
  977. __le16 version;
  978. __le16 size;
  979. __le16 unused;
  980. __le64 unicast_frames;
  981. __le64 multicast_frames;
  982. __le64 broadcast_frames;
  983. __le64 dropped_frames;
  984. __le64 errors;
  985. __le64 local_frames;
  986. __le64 numbytes;
  987. __le64 rsvd[3];
  988. } __packed;
  989. struct qlcnic_esw_statistics {
  990. struct __qlcnic_esw_statistics rx;
  991. struct __qlcnic_esw_statistics tx;
  992. };
  993. struct qlcnic_common_entry_hdr {
  994. __le32 type;
  995. __le32 offset;
  996. __le32 cap_size;
  997. u8 mask;
  998. u8 rsvd[2];
  999. u8 flags;
  1000. } __packed;
  1001. struct __crb {
  1002. __le32 addr;
  1003. u8 stride;
  1004. u8 rsvd1[3];
  1005. __le32 data_size;
  1006. __le32 no_ops;
  1007. __le32 rsvd2[4];
  1008. } __packed;
  1009. struct __ctrl {
  1010. __le32 addr;
  1011. u8 stride;
  1012. u8 index_a;
  1013. __le16 timeout;
  1014. __le32 data_size;
  1015. __le32 no_ops;
  1016. u8 opcode;
  1017. u8 index_v;
  1018. u8 shl_val;
  1019. u8 shr_val;
  1020. __le32 val1;
  1021. __le32 val2;
  1022. __le32 val3;
  1023. } __packed;
  1024. struct __cache {
  1025. __le32 addr;
  1026. u8 stride;
  1027. u8 rsvd;
  1028. __le16 init_tag_val;
  1029. __le32 size;
  1030. __le32 no_ops;
  1031. __le32 ctrl_addr;
  1032. __le32 ctrl_val;
  1033. __le32 read_addr;
  1034. u8 read_addr_stride;
  1035. u8 read_addr_num;
  1036. u8 rsvd1[2];
  1037. } __packed;
  1038. struct __ocm {
  1039. u8 rsvd[8];
  1040. __le32 size;
  1041. __le32 no_ops;
  1042. u8 rsvd1[8];
  1043. __le32 read_addr;
  1044. __le32 read_addr_stride;
  1045. } __packed;
  1046. struct __mem {
  1047. u8 rsvd[24];
  1048. __le32 addr;
  1049. __le32 size;
  1050. } __packed;
  1051. struct __mux {
  1052. __le32 addr;
  1053. u8 rsvd[4];
  1054. __le32 size;
  1055. __le32 no_ops;
  1056. __le32 val;
  1057. __le32 val_stride;
  1058. __le32 read_addr;
  1059. u8 rsvd2[4];
  1060. } __packed;
  1061. struct __queue {
  1062. __le32 sel_addr;
  1063. __le16 stride;
  1064. u8 rsvd[2];
  1065. __le32 size;
  1066. __le32 no_ops;
  1067. u8 rsvd2[8];
  1068. __le32 read_addr;
  1069. u8 read_addr_stride;
  1070. u8 read_addr_cnt;
  1071. u8 rsvd3[2];
  1072. } __packed;
  1073. struct qlcnic_dump_entry {
  1074. struct qlcnic_common_entry_hdr hdr;
  1075. union {
  1076. struct __crb crb;
  1077. struct __cache cache;
  1078. struct __ocm ocm;
  1079. struct __mem mem;
  1080. struct __mux mux;
  1081. struct __queue que;
  1082. struct __ctrl ctrl;
  1083. } region;
  1084. } __packed;
  1085. enum op_codes {
  1086. QLCNIC_DUMP_NOP = 0,
  1087. QLCNIC_DUMP_READ_CRB = 1,
  1088. QLCNIC_DUMP_READ_MUX = 2,
  1089. QLCNIC_DUMP_QUEUE = 3,
  1090. QLCNIC_DUMP_BRD_CONFIG = 4,
  1091. QLCNIC_DUMP_READ_OCM = 6,
  1092. QLCNIC_DUMP_PEG_REG = 7,
  1093. QLCNIC_DUMP_L1_DTAG = 8,
  1094. QLCNIC_DUMP_L1_ITAG = 9,
  1095. QLCNIC_DUMP_L1_DATA = 11,
  1096. QLCNIC_DUMP_L1_INST = 12,
  1097. QLCNIC_DUMP_L2_DTAG = 21,
  1098. QLCNIC_DUMP_L2_ITAG = 22,
  1099. QLCNIC_DUMP_L2_DATA = 23,
  1100. QLCNIC_DUMP_L2_INST = 24,
  1101. QLCNIC_DUMP_READ_ROM = 71,
  1102. QLCNIC_DUMP_READ_MEM = 72,
  1103. QLCNIC_DUMP_READ_CTRL = 98,
  1104. QLCNIC_DUMP_TLHDR = 99,
  1105. QLCNIC_DUMP_RDEND = 255
  1106. };
  1107. #define QLCNIC_DUMP_WCRB BIT_0
  1108. #define QLCNIC_DUMP_RWCRB BIT_1
  1109. #define QLCNIC_DUMP_ANDCRB BIT_2
  1110. #define QLCNIC_DUMP_ORCRB BIT_3
  1111. #define QLCNIC_DUMP_POLLCRB BIT_4
  1112. #define QLCNIC_DUMP_RD_SAVE BIT_5
  1113. #define QLCNIC_DUMP_WRT_SAVED BIT_6
  1114. #define QLCNIC_DUMP_MOD_SAVE_ST BIT_7
  1115. #define QLCNIC_DUMP_SKIP BIT_7
  1116. #define QLCNIC_DUMP_MASK_MIN 3
  1117. #define QLCNIC_DUMP_MASK_DEF 0x0f
  1118. #define QLCNIC_DUMP_MASK_MAX 0xff
  1119. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1120. struct qlcnic_dump_operations {
  1121. enum op_codes opcode;
  1122. u32 (*handler)(struct qlcnic_adapter *,
  1123. struct qlcnic_dump_entry *, u32 *);
  1124. };
  1125. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1126. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1127. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  1128. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  1129. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1130. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1131. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1132. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1133. #define ADDR_IN_RANGE(addr, low, high) \
  1134. (((addr) < (high)) && ((addr) >= (low)))
  1135. #define QLCRD32(adapter, off) \
  1136. (qlcnic_hw_read_wx_2M(adapter, off))
  1137. #define QLCWR32(adapter, off, val) \
  1138. (qlcnic_hw_write_wx_2M(adapter, off, val))
  1139. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1140. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1141. #define qlcnic_rom_lock(a) \
  1142. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1143. #define qlcnic_rom_unlock(a) \
  1144. qlcnic_pcie_sem_unlock((a), 2)
  1145. #define qlcnic_phy_lock(a) \
  1146. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1147. #define qlcnic_phy_unlock(a) \
  1148. qlcnic_pcie_sem_unlock((a), 3)
  1149. #define qlcnic_api_lock(a) \
  1150. qlcnic_pcie_sem_lock((a), 5, 0)
  1151. #define qlcnic_api_unlock(a) \
  1152. qlcnic_pcie_sem_unlock((a), 5)
  1153. #define qlcnic_sw_lock(a) \
  1154. qlcnic_pcie_sem_lock((a), 6, 0)
  1155. #define qlcnic_sw_unlock(a) \
  1156. qlcnic_pcie_sem_unlock((a), 6)
  1157. #define crb_win_lock(a) \
  1158. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1159. #define crb_win_unlock(a) \
  1160. qlcnic_pcie_sem_unlock((a), 7)
  1161. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1162. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1163. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1164. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1165. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1166. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1167. /* Functions from qlcnic_init.c */
  1168. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1169. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1170. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1171. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1172. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1173. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1174. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1175. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1176. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1177. u8 *bytes, size_t size);
  1178. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1179. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1180. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1181. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1182. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1183. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1184. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1185. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1186. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1187. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1188. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1189. void qlcnic_watchdog_task(struct work_struct *work);
  1190. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1191. struct qlcnic_host_rds_ring *rds_ring);
  1192. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1193. void qlcnic_set_multi(struct net_device *netdev);
  1194. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1195. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1196. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1197. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1198. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1199. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1200. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1201. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1202. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1203. u32 qlcnic_fix_features(struct net_device *netdev, u32 features);
  1204. int qlcnic_set_features(struct net_device *netdev, u32 features);
  1205. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1206. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1207. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1208. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1209. struct qlcnic_host_tx_ring *tx_ring);
  1210. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1211. /* Functions from qlcnic_main.c */
  1212. int qlcnic_reset_context(struct qlcnic_adapter *);
  1213. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1214. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  1215. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1216. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1217. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1218. int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
  1219. int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
  1220. void qlcnic_dev_request_reset(struct qlcnic_adapter *);
  1221. /* Management functions */
  1222. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1223. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1224. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1225. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1226. /* eSwitch management functions */
  1227. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1228. struct qlcnic_esw_func_cfg *);
  1229. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1230. struct qlcnic_esw_func_cfg *);
  1231. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1232. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1233. struct __qlcnic_esw_statistics *);
  1234. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1235. struct __qlcnic_esw_statistics *);
  1236. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1237. extern int qlcnic_config_tso;
  1238. /*
  1239. * QLOGIC Board information
  1240. */
  1241. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1242. struct qlcnic_brdinfo {
  1243. unsigned short vendor;
  1244. unsigned short device;
  1245. unsigned short sub_vendor;
  1246. unsigned short sub_device;
  1247. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1248. };
  1249. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1250. {0x1077, 0x8020, 0x1077, 0x203,
  1251. "8200 Series Single Port 10GbE Converged Network Adapter "
  1252. "(TCP/IP Networking)"},
  1253. {0x1077, 0x8020, 0x1077, 0x207,
  1254. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1255. "(TCP/IP Networking)"},
  1256. {0x1077, 0x8020, 0x1077, 0x20b,
  1257. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1258. {0x1077, 0x8020, 0x1077, 0x20c,
  1259. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1260. {0x1077, 0x8020, 0x1077, 0x20f,
  1261. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1262. {0x1077, 0x8020, 0x103c, 0x3733,
  1263. "NC523SFP 10Gb 2-port Server Adapter"},
  1264. {0x1077, 0x8020, 0x103c, 0x3346,
  1265. "CN1000Q Dual Port Converged Network Adapter"},
  1266. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1267. };
  1268. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1269. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1270. {
  1271. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1272. return tx_ring->sw_consumer - tx_ring->producer;
  1273. else
  1274. return tx_ring->sw_consumer + tx_ring->num_desc -
  1275. tx_ring->producer;
  1276. }
  1277. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1278. struct qlcnic_nic_template {
  1279. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1280. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1281. int (*start_firmware) (struct qlcnic_adapter *);
  1282. };
  1283. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1284. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1285. printk(KERN_INFO "%s: %s: " _fmt, \
  1286. dev_name(&adapter->pdev->dev), \
  1287. __func__, ##_args); \
  1288. } while (0)
  1289. #endif /* __QLCNIC_H_ */