emulate.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. * Copyright 2011 Freescale Semiconductor, Inc.
  17. *
  18. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  19. */
  20. #include <linux/jiffies.h>
  21. #include <linux/hrtimer.h>
  22. #include <linux/types.h>
  23. #include <linux/string.h>
  24. #include <linux/kvm_host.h>
  25. #include <asm/reg.h>
  26. #include <asm/time.h>
  27. #include <asm/byteorder.h>
  28. #include <asm/kvm_ppc.h>
  29. #include <asm/disassemble.h>
  30. #include "timing.h"
  31. #include "trace.h"
  32. #define OP_TRAP 3
  33. #define OP_TRAP_64 2
  34. #define OP_31_XOP_LWZX 23
  35. #define OP_31_XOP_LBZX 87
  36. #define OP_31_XOP_STWX 151
  37. #define OP_31_XOP_STBX 215
  38. #define OP_31_XOP_LBZUX 119
  39. #define OP_31_XOP_STBUX 247
  40. #define OP_31_XOP_LHZX 279
  41. #define OP_31_XOP_LHZUX 311
  42. #define OP_31_XOP_MFSPR 339
  43. #define OP_31_XOP_LHAX 343
  44. #define OP_31_XOP_STHX 407
  45. #define OP_31_XOP_STHUX 439
  46. #define OP_31_XOP_MTSPR 467
  47. #define OP_31_XOP_DCBI 470
  48. #define OP_31_XOP_LWBRX 534
  49. #define OP_31_XOP_TLBSYNC 566
  50. #define OP_31_XOP_STWBRX 662
  51. #define OP_31_XOP_LHBRX 790
  52. #define OP_31_XOP_STHBRX 918
  53. #define OP_LWZ 32
  54. #define OP_LWZU 33
  55. #define OP_LBZ 34
  56. #define OP_LBZU 35
  57. #define OP_STW 36
  58. #define OP_STWU 37
  59. #define OP_STB 38
  60. #define OP_STBU 39
  61. #define OP_LHZ 40
  62. #define OP_LHZU 41
  63. #define OP_LHA 42
  64. #define OP_LHAU 43
  65. #define OP_STH 44
  66. #define OP_STHU 45
  67. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  68. {
  69. unsigned long dec_nsec;
  70. unsigned long long dec_time;
  71. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  72. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  73. #ifdef CONFIG_PPC_BOOK3S
  74. /* mtdec lowers the interrupt line when positive. */
  75. kvmppc_core_dequeue_dec(vcpu);
  76. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  77. if (vcpu->arch.dec & 0x80000000) {
  78. kvmppc_core_queue_dec(vcpu);
  79. return;
  80. }
  81. #endif
  82. #ifdef CONFIG_BOOKE
  83. /* On BOOKE, DEC = 0 is as good as decrementer not enabled */
  84. if (vcpu->arch.dec == 0)
  85. return;
  86. #endif
  87. /*
  88. * The decrementer ticks at the same rate as the timebase, so
  89. * that's how we convert the guest DEC value to the number of
  90. * host ticks.
  91. */
  92. dec_time = vcpu->arch.dec;
  93. dec_time *= 1000;
  94. do_div(dec_time, tb_ticks_per_usec);
  95. dec_nsec = do_div(dec_time, NSEC_PER_SEC);
  96. hrtimer_start(&vcpu->arch.dec_timer,
  97. ktime_set(dec_time, dec_nsec), HRTIMER_MODE_REL);
  98. vcpu->arch.dec_jiffies = get_tb();
  99. }
  100. u32 kvmppc_get_dec(struct kvm_vcpu *vcpu, u64 tb)
  101. {
  102. u64 jd = tb - vcpu->arch.dec_jiffies;
  103. #ifdef CONFIG_BOOKE
  104. if (vcpu->arch.dec < jd)
  105. return 0;
  106. #endif
  107. return vcpu->arch.dec - jd;
  108. }
  109. /* XXX to do:
  110. * lhax
  111. * lhaux
  112. * lswx
  113. * lswi
  114. * stswx
  115. * stswi
  116. * lha
  117. * lhau
  118. * lmw
  119. * stmw
  120. *
  121. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  122. */
  123. /* XXX Should probably auto-generate instruction decoding for a particular core
  124. * from opcode tables in the future. */
  125. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  126. {
  127. u32 inst = kvmppc_get_last_inst(vcpu);
  128. int ra;
  129. int rb;
  130. int rs;
  131. int rt;
  132. int sprn;
  133. enum emulation_result emulated = EMULATE_DONE;
  134. int advance = 1;
  135. /* this default type might be overwritten by subcategories */
  136. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  137. pr_debug("Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  138. switch (get_op(inst)) {
  139. case OP_TRAP:
  140. #ifdef CONFIG_PPC_BOOK3S
  141. case OP_TRAP_64:
  142. kvmppc_core_queue_program(vcpu, SRR1_PROGTRAP);
  143. #else
  144. kvmppc_core_queue_program(vcpu,
  145. vcpu->arch.shared->esr | ESR_PTR);
  146. #endif
  147. advance = 0;
  148. break;
  149. case 31:
  150. switch (get_xop(inst)) {
  151. case OP_31_XOP_LWZX:
  152. rt = get_rt(inst);
  153. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  154. break;
  155. case OP_31_XOP_LBZX:
  156. rt = get_rt(inst);
  157. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  158. break;
  159. case OP_31_XOP_LBZUX:
  160. rt = get_rt(inst);
  161. ra = get_ra(inst);
  162. rb = get_rb(inst);
  163. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  164. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  165. break;
  166. case OP_31_XOP_STWX:
  167. rs = get_rs(inst);
  168. emulated = kvmppc_handle_store(run, vcpu,
  169. kvmppc_get_gpr(vcpu, rs),
  170. 4, 1);
  171. break;
  172. case OP_31_XOP_STBX:
  173. rs = get_rs(inst);
  174. emulated = kvmppc_handle_store(run, vcpu,
  175. kvmppc_get_gpr(vcpu, rs),
  176. 1, 1);
  177. break;
  178. case OP_31_XOP_STBUX:
  179. rs = get_rs(inst);
  180. ra = get_ra(inst);
  181. rb = get_rb(inst);
  182. emulated = kvmppc_handle_store(run, vcpu,
  183. kvmppc_get_gpr(vcpu, rs),
  184. 1, 1);
  185. kvmppc_set_gpr(vcpu, rs, vcpu->arch.vaddr_accessed);
  186. break;
  187. case OP_31_XOP_LHAX:
  188. rt = get_rt(inst);
  189. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  190. break;
  191. case OP_31_XOP_LHZX:
  192. rt = get_rt(inst);
  193. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  194. break;
  195. case OP_31_XOP_LHZUX:
  196. rt = get_rt(inst);
  197. ra = get_ra(inst);
  198. rb = get_rb(inst);
  199. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  200. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  201. break;
  202. case OP_31_XOP_MFSPR:
  203. sprn = get_sprn(inst);
  204. rt = get_rt(inst);
  205. switch (sprn) {
  206. case SPRN_SRR0:
  207. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr0);
  208. break;
  209. case SPRN_SRR1:
  210. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr1);
  211. break;
  212. case SPRN_PVR:
  213. kvmppc_set_gpr(vcpu, rt, vcpu->arch.pvr); break;
  214. case SPRN_PIR:
  215. kvmppc_set_gpr(vcpu, rt, vcpu->vcpu_id); break;
  216. case SPRN_MSSSR0:
  217. kvmppc_set_gpr(vcpu, rt, 0); break;
  218. /* Note: mftb and TBRL/TBWL are user-accessible, so
  219. * the guest can always access the real TB anyways.
  220. * In fact, we probably will never see these traps. */
  221. case SPRN_TBWL:
  222. kvmppc_set_gpr(vcpu, rt, get_tb() >> 32); break;
  223. case SPRN_TBWU:
  224. kvmppc_set_gpr(vcpu, rt, get_tb()); break;
  225. case SPRN_SPRG0:
  226. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg0);
  227. break;
  228. case SPRN_SPRG1:
  229. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg1);
  230. break;
  231. case SPRN_SPRG2:
  232. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg2);
  233. break;
  234. case SPRN_SPRG3:
  235. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg3);
  236. break;
  237. /* Note: SPRG4-7 are user-readable, so we don't get
  238. * a trap. */
  239. case SPRN_DEC:
  240. {
  241. kvmppc_set_gpr(vcpu, rt,
  242. kvmppc_get_dec(vcpu, get_tb()));
  243. break;
  244. }
  245. default:
  246. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  247. if (emulated == EMULATE_FAIL) {
  248. printk("mfspr: unknown spr %x\n", sprn);
  249. kvmppc_set_gpr(vcpu, rt, 0);
  250. }
  251. break;
  252. }
  253. kvmppc_set_exit_type(vcpu, EMULATED_MFSPR_EXITS);
  254. break;
  255. case OP_31_XOP_STHX:
  256. rs = get_rs(inst);
  257. ra = get_ra(inst);
  258. rb = get_rb(inst);
  259. emulated = kvmppc_handle_store(run, vcpu,
  260. kvmppc_get_gpr(vcpu, rs),
  261. 2, 1);
  262. break;
  263. case OP_31_XOP_STHUX:
  264. rs = get_rs(inst);
  265. ra = get_ra(inst);
  266. rb = get_rb(inst);
  267. emulated = kvmppc_handle_store(run, vcpu,
  268. kvmppc_get_gpr(vcpu, rs),
  269. 2, 1);
  270. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  271. break;
  272. case OP_31_XOP_MTSPR:
  273. sprn = get_sprn(inst);
  274. rs = get_rs(inst);
  275. switch (sprn) {
  276. case SPRN_SRR0:
  277. vcpu->arch.shared->srr0 = kvmppc_get_gpr(vcpu, rs);
  278. break;
  279. case SPRN_SRR1:
  280. vcpu->arch.shared->srr1 = kvmppc_get_gpr(vcpu, rs);
  281. break;
  282. /* XXX We need to context-switch the timebase for
  283. * watchdog and FIT. */
  284. case SPRN_TBWL: break;
  285. case SPRN_TBWU: break;
  286. case SPRN_MSSSR0: break;
  287. case SPRN_DEC:
  288. vcpu->arch.dec = kvmppc_get_gpr(vcpu, rs);
  289. kvmppc_emulate_dec(vcpu);
  290. break;
  291. case SPRN_SPRG0:
  292. vcpu->arch.shared->sprg0 = kvmppc_get_gpr(vcpu, rs);
  293. break;
  294. case SPRN_SPRG1:
  295. vcpu->arch.shared->sprg1 = kvmppc_get_gpr(vcpu, rs);
  296. break;
  297. case SPRN_SPRG2:
  298. vcpu->arch.shared->sprg2 = kvmppc_get_gpr(vcpu, rs);
  299. break;
  300. case SPRN_SPRG3:
  301. vcpu->arch.shared->sprg3 = kvmppc_get_gpr(vcpu, rs);
  302. break;
  303. default:
  304. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  305. if (emulated == EMULATE_FAIL)
  306. printk("mtspr: unknown spr %x\n", sprn);
  307. break;
  308. }
  309. kvmppc_set_exit_type(vcpu, EMULATED_MTSPR_EXITS);
  310. break;
  311. case OP_31_XOP_DCBI:
  312. /* Do nothing. The guest is performing dcbi because
  313. * hardware DMA is not snooped by the dcache, but
  314. * emulated DMA either goes through the dcache as
  315. * normal writes, or the host kernel has handled dcache
  316. * coherence. */
  317. break;
  318. case OP_31_XOP_LWBRX:
  319. rt = get_rt(inst);
  320. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  321. break;
  322. case OP_31_XOP_TLBSYNC:
  323. break;
  324. case OP_31_XOP_STWBRX:
  325. rs = get_rs(inst);
  326. ra = get_ra(inst);
  327. rb = get_rb(inst);
  328. emulated = kvmppc_handle_store(run, vcpu,
  329. kvmppc_get_gpr(vcpu, rs),
  330. 4, 0);
  331. break;
  332. case OP_31_XOP_LHBRX:
  333. rt = get_rt(inst);
  334. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  335. break;
  336. case OP_31_XOP_STHBRX:
  337. rs = get_rs(inst);
  338. ra = get_ra(inst);
  339. rb = get_rb(inst);
  340. emulated = kvmppc_handle_store(run, vcpu,
  341. kvmppc_get_gpr(vcpu, rs),
  342. 2, 0);
  343. break;
  344. default:
  345. /* Attempt core-specific emulation below. */
  346. emulated = EMULATE_FAIL;
  347. }
  348. break;
  349. case OP_LWZ:
  350. rt = get_rt(inst);
  351. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  352. break;
  353. case OP_LWZU:
  354. ra = get_ra(inst);
  355. rt = get_rt(inst);
  356. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  357. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  358. break;
  359. case OP_LBZ:
  360. rt = get_rt(inst);
  361. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  362. break;
  363. case OP_LBZU:
  364. ra = get_ra(inst);
  365. rt = get_rt(inst);
  366. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  367. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  368. break;
  369. case OP_STW:
  370. rs = get_rs(inst);
  371. emulated = kvmppc_handle_store(run, vcpu,
  372. kvmppc_get_gpr(vcpu, rs),
  373. 4, 1);
  374. break;
  375. case OP_STWU:
  376. ra = get_ra(inst);
  377. rs = get_rs(inst);
  378. emulated = kvmppc_handle_store(run, vcpu,
  379. kvmppc_get_gpr(vcpu, rs),
  380. 4, 1);
  381. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  382. break;
  383. case OP_STB:
  384. rs = get_rs(inst);
  385. emulated = kvmppc_handle_store(run, vcpu,
  386. kvmppc_get_gpr(vcpu, rs),
  387. 1, 1);
  388. break;
  389. case OP_STBU:
  390. ra = get_ra(inst);
  391. rs = get_rs(inst);
  392. emulated = kvmppc_handle_store(run, vcpu,
  393. kvmppc_get_gpr(vcpu, rs),
  394. 1, 1);
  395. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  396. break;
  397. case OP_LHZ:
  398. rt = get_rt(inst);
  399. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  400. break;
  401. case OP_LHZU:
  402. ra = get_ra(inst);
  403. rt = get_rt(inst);
  404. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  405. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  406. break;
  407. case OP_LHA:
  408. rt = get_rt(inst);
  409. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  410. break;
  411. case OP_LHAU:
  412. ra = get_ra(inst);
  413. rt = get_rt(inst);
  414. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  415. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  416. break;
  417. case OP_STH:
  418. rs = get_rs(inst);
  419. emulated = kvmppc_handle_store(run, vcpu,
  420. kvmppc_get_gpr(vcpu, rs),
  421. 2, 1);
  422. break;
  423. case OP_STHU:
  424. ra = get_ra(inst);
  425. rs = get_rs(inst);
  426. emulated = kvmppc_handle_store(run, vcpu,
  427. kvmppc_get_gpr(vcpu, rs),
  428. 2, 1);
  429. kvmppc_set_gpr(vcpu, ra, vcpu->arch.vaddr_accessed);
  430. break;
  431. default:
  432. emulated = EMULATE_FAIL;
  433. }
  434. if (emulated == EMULATE_FAIL) {
  435. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  436. if (emulated == EMULATE_AGAIN) {
  437. advance = 0;
  438. } else if (emulated == EMULATE_FAIL) {
  439. advance = 0;
  440. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  441. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  442. kvmppc_core_queue_program(vcpu, 0);
  443. }
  444. }
  445. trace_kvm_ppc_instr(inst, kvmppc_get_pc(vcpu), emulated);
  446. /* Advance past emulated instruction. */
  447. if (advance)
  448. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
  449. return emulated;
  450. }