evergreen_blit_kms.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_blit_shaders.h"
  32. #include "cayman_blit_shaders.h"
  33. #define DI_PT_RECTLIST 0x11
  34. #define DI_INDEX_SIZE_16_BIT 0x0
  35. #define DI_SRC_SEL_AUTO_INDEX 0x2
  36. #define FMT_8 0x1
  37. #define FMT_5_6_5 0x8
  38. #define FMT_8_8_8_8 0x1a
  39. #define COLOR_8 0x1
  40. #define COLOR_5_6_5 0x8
  41. #define COLOR_8_8_8_8 0x1a
  42. #define RECT_UNIT_H 32
  43. #define RECT_UNIT_W (RADEON_GPU_PAGE_SIZE / 4 / RECT_UNIT_H)
  44. #define MAX_RECT_DIM 16384
  45. /* emits 17 */
  46. static void
  47. set_render_target(struct radeon_device *rdev, int format,
  48. int w, int h, u64 gpu_addr)
  49. {
  50. u32 cb_color_info;
  51. int pitch, slice;
  52. h = ALIGN(h, 8);
  53. if (h < 8)
  54. h = 8;
  55. cb_color_info = CB_FORMAT(format) |
  56. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  57. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  58. pitch = (w / 8) - 1;
  59. slice = ((w * h) / 64) - 1;
  60. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
  61. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
  62. radeon_ring_write(rdev, gpu_addr >> 8);
  63. radeon_ring_write(rdev, pitch);
  64. radeon_ring_write(rdev, slice);
  65. radeon_ring_write(rdev, 0);
  66. radeon_ring_write(rdev, cb_color_info);
  67. radeon_ring_write(rdev, 0);
  68. radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, 0);
  71. radeon_ring_write(rdev, 0);
  72. radeon_ring_write(rdev, 0);
  73. radeon_ring_write(rdev, 0);
  74. radeon_ring_write(rdev, 0);
  75. radeon_ring_write(rdev, 0);
  76. radeon_ring_write(rdev, 0);
  77. }
  78. /* emits 5dw */
  79. static void
  80. cp_set_surface_sync(struct radeon_device *rdev,
  81. u32 sync_type, u32 size,
  82. u64 mc_addr)
  83. {
  84. u32 cp_coher_size;
  85. if (size == 0xffffffff)
  86. cp_coher_size = 0xffffffff;
  87. else
  88. cp_coher_size = ((size + 255) >> 8);
  89. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  90. radeon_ring_write(rdev, sync_type);
  91. radeon_ring_write(rdev, cp_coher_size);
  92. radeon_ring_write(rdev, mc_addr >> 8);
  93. radeon_ring_write(rdev, 10); /* poll interval */
  94. }
  95. /* emits 11dw + 1 surface sync = 16dw */
  96. static void
  97. set_shaders(struct radeon_device *rdev)
  98. {
  99. u64 gpu_addr;
  100. /* VS */
  101. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  102. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
  103. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  104. radeon_ring_write(rdev, gpu_addr >> 8);
  105. radeon_ring_write(rdev, 2);
  106. radeon_ring_write(rdev, 0);
  107. /* PS */
  108. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  109. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
  110. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  111. radeon_ring_write(rdev, gpu_addr >> 8);
  112. radeon_ring_write(rdev, 1);
  113. radeon_ring_write(rdev, 0);
  114. radeon_ring_write(rdev, 2);
  115. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  116. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  117. }
  118. /* emits 10 + 1 sync (5) = 15 */
  119. static void
  120. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  121. {
  122. u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
  123. /* high addr, stride */
  124. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  125. SQ_VTXC_STRIDE(16);
  126. #ifdef __BIG_ENDIAN
  127. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  128. #endif
  129. /* xyzw swizzles */
  130. sq_vtx_constant_word3 = SQ_VTCX_SEL_X(SQ_SEL_X) |
  131. SQ_VTCX_SEL_Y(SQ_SEL_Y) |
  132. SQ_VTCX_SEL_Z(SQ_SEL_Z) |
  133. SQ_VTCX_SEL_W(SQ_SEL_W);
  134. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  135. radeon_ring_write(rdev, 0x580);
  136. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  137. radeon_ring_write(rdev, 48 - 1); /* size */
  138. radeon_ring_write(rdev, sq_vtx_constant_word2);
  139. radeon_ring_write(rdev, sq_vtx_constant_word3);
  140. radeon_ring_write(rdev, 0);
  141. radeon_ring_write(rdev, 0);
  142. radeon_ring_write(rdev, 0);
  143. radeon_ring_write(rdev, S__SQ_CONSTANT_TYPE(SQ_TEX_VTX_VALID_BUFFER));
  144. if ((rdev->family == CHIP_CEDAR) ||
  145. (rdev->family == CHIP_PALM) ||
  146. (rdev->family == CHIP_SUMO) ||
  147. (rdev->family == CHIP_SUMO2) ||
  148. (rdev->family == CHIP_CAICOS))
  149. cp_set_surface_sync(rdev,
  150. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  151. else
  152. cp_set_surface_sync(rdev,
  153. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  154. }
  155. /* emits 10 */
  156. static void
  157. set_tex_resource(struct radeon_device *rdev,
  158. int format, int w, int h, int pitch,
  159. u64 gpu_addr)
  160. {
  161. u32 sq_tex_resource_word0, sq_tex_resource_word1;
  162. u32 sq_tex_resource_word4, sq_tex_resource_word7;
  163. if (h < 1)
  164. h = 1;
  165. sq_tex_resource_word0 = TEX_DIM(SQ_TEX_DIM_2D);
  166. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
  167. ((w - 1) << 18));
  168. sq_tex_resource_word1 = ((h - 1) << 0) |
  169. TEX_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  170. /* xyzw swizzles */
  171. sq_tex_resource_word4 = TEX_DST_SEL_X(SQ_SEL_X) |
  172. TEX_DST_SEL_Y(SQ_SEL_Y) |
  173. TEX_DST_SEL_Z(SQ_SEL_Z) |
  174. TEX_DST_SEL_W(SQ_SEL_W);
  175. sq_tex_resource_word7 = format |
  176. S__SQ_CONSTANT_TYPE(SQ_TEX_VTX_VALID_TEXTURE);
  177. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  178. radeon_ring_write(rdev, 0);
  179. radeon_ring_write(rdev, sq_tex_resource_word0);
  180. radeon_ring_write(rdev, sq_tex_resource_word1);
  181. radeon_ring_write(rdev, gpu_addr >> 8);
  182. radeon_ring_write(rdev, gpu_addr >> 8);
  183. radeon_ring_write(rdev, sq_tex_resource_word4);
  184. radeon_ring_write(rdev, 0);
  185. radeon_ring_write(rdev, 0);
  186. radeon_ring_write(rdev, sq_tex_resource_word7);
  187. }
  188. /* emits 12 */
  189. static void
  190. set_scissors(struct radeon_device *rdev, int x1, int y1,
  191. int x2, int y2)
  192. {
  193. /* workaround some hw bugs */
  194. if (x2 == 0)
  195. x1 = 1;
  196. if (y2 == 0)
  197. y1 = 1;
  198. if (rdev->family == CHIP_CAYMAN) {
  199. if ((x2 == 1) && (y2 == 1))
  200. x2 = 2;
  201. }
  202. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  203. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  204. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  205. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  206. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  207. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  208. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  209. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  210. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  211. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  212. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  213. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  214. }
  215. /* emits 10 */
  216. static void
  217. draw_auto(struct radeon_device *rdev)
  218. {
  219. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  220. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
  221. radeon_ring_write(rdev, DI_PT_RECTLIST);
  222. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  223. radeon_ring_write(rdev,
  224. #ifdef __BIG_ENDIAN
  225. (2 << 2) |
  226. #endif
  227. DI_INDEX_SIZE_16_BIT);
  228. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  229. radeon_ring_write(rdev, 1);
  230. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  231. radeon_ring_write(rdev, 3);
  232. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  233. }
  234. /* emits 39 */
  235. static void
  236. set_default_state(struct radeon_device *rdev)
  237. {
  238. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
  239. u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
  240. u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
  241. int num_ps_gprs, num_vs_gprs, num_temp_gprs;
  242. int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
  243. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  244. int num_hs_threads, num_ls_threads;
  245. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  246. int num_hs_stack_entries, num_ls_stack_entries;
  247. u64 gpu_addr;
  248. int dwords;
  249. /* set clear context state */
  250. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  251. radeon_ring_write(rdev, 0);
  252. if (rdev->family < CHIP_CAYMAN) {
  253. switch (rdev->family) {
  254. case CHIP_CEDAR:
  255. default:
  256. num_ps_gprs = 93;
  257. num_vs_gprs = 46;
  258. num_temp_gprs = 4;
  259. num_gs_gprs = 31;
  260. num_es_gprs = 31;
  261. num_hs_gprs = 23;
  262. num_ls_gprs = 23;
  263. num_ps_threads = 96;
  264. num_vs_threads = 16;
  265. num_gs_threads = 16;
  266. num_es_threads = 16;
  267. num_hs_threads = 16;
  268. num_ls_threads = 16;
  269. num_ps_stack_entries = 42;
  270. num_vs_stack_entries = 42;
  271. num_gs_stack_entries = 42;
  272. num_es_stack_entries = 42;
  273. num_hs_stack_entries = 42;
  274. num_ls_stack_entries = 42;
  275. break;
  276. case CHIP_REDWOOD:
  277. num_ps_gprs = 93;
  278. num_vs_gprs = 46;
  279. num_temp_gprs = 4;
  280. num_gs_gprs = 31;
  281. num_es_gprs = 31;
  282. num_hs_gprs = 23;
  283. num_ls_gprs = 23;
  284. num_ps_threads = 128;
  285. num_vs_threads = 20;
  286. num_gs_threads = 20;
  287. num_es_threads = 20;
  288. num_hs_threads = 20;
  289. num_ls_threads = 20;
  290. num_ps_stack_entries = 42;
  291. num_vs_stack_entries = 42;
  292. num_gs_stack_entries = 42;
  293. num_es_stack_entries = 42;
  294. num_hs_stack_entries = 42;
  295. num_ls_stack_entries = 42;
  296. break;
  297. case CHIP_JUNIPER:
  298. num_ps_gprs = 93;
  299. num_vs_gprs = 46;
  300. num_temp_gprs = 4;
  301. num_gs_gprs = 31;
  302. num_es_gprs = 31;
  303. num_hs_gprs = 23;
  304. num_ls_gprs = 23;
  305. num_ps_threads = 128;
  306. num_vs_threads = 20;
  307. num_gs_threads = 20;
  308. num_es_threads = 20;
  309. num_hs_threads = 20;
  310. num_ls_threads = 20;
  311. num_ps_stack_entries = 85;
  312. num_vs_stack_entries = 85;
  313. num_gs_stack_entries = 85;
  314. num_es_stack_entries = 85;
  315. num_hs_stack_entries = 85;
  316. num_ls_stack_entries = 85;
  317. break;
  318. case CHIP_CYPRESS:
  319. case CHIP_HEMLOCK:
  320. num_ps_gprs = 93;
  321. num_vs_gprs = 46;
  322. num_temp_gprs = 4;
  323. num_gs_gprs = 31;
  324. num_es_gprs = 31;
  325. num_hs_gprs = 23;
  326. num_ls_gprs = 23;
  327. num_ps_threads = 128;
  328. num_vs_threads = 20;
  329. num_gs_threads = 20;
  330. num_es_threads = 20;
  331. num_hs_threads = 20;
  332. num_ls_threads = 20;
  333. num_ps_stack_entries = 85;
  334. num_vs_stack_entries = 85;
  335. num_gs_stack_entries = 85;
  336. num_es_stack_entries = 85;
  337. num_hs_stack_entries = 85;
  338. num_ls_stack_entries = 85;
  339. break;
  340. case CHIP_PALM:
  341. num_ps_gprs = 93;
  342. num_vs_gprs = 46;
  343. num_temp_gprs = 4;
  344. num_gs_gprs = 31;
  345. num_es_gprs = 31;
  346. num_hs_gprs = 23;
  347. num_ls_gprs = 23;
  348. num_ps_threads = 96;
  349. num_vs_threads = 16;
  350. num_gs_threads = 16;
  351. num_es_threads = 16;
  352. num_hs_threads = 16;
  353. num_ls_threads = 16;
  354. num_ps_stack_entries = 42;
  355. num_vs_stack_entries = 42;
  356. num_gs_stack_entries = 42;
  357. num_es_stack_entries = 42;
  358. num_hs_stack_entries = 42;
  359. num_ls_stack_entries = 42;
  360. break;
  361. case CHIP_SUMO:
  362. num_ps_gprs = 93;
  363. num_vs_gprs = 46;
  364. num_temp_gprs = 4;
  365. num_gs_gprs = 31;
  366. num_es_gprs = 31;
  367. num_hs_gprs = 23;
  368. num_ls_gprs = 23;
  369. num_ps_threads = 96;
  370. num_vs_threads = 25;
  371. num_gs_threads = 25;
  372. num_es_threads = 25;
  373. num_hs_threads = 25;
  374. num_ls_threads = 25;
  375. num_ps_stack_entries = 42;
  376. num_vs_stack_entries = 42;
  377. num_gs_stack_entries = 42;
  378. num_es_stack_entries = 42;
  379. num_hs_stack_entries = 42;
  380. num_ls_stack_entries = 42;
  381. break;
  382. case CHIP_SUMO2:
  383. num_ps_gprs = 93;
  384. num_vs_gprs = 46;
  385. num_temp_gprs = 4;
  386. num_gs_gprs = 31;
  387. num_es_gprs = 31;
  388. num_hs_gprs = 23;
  389. num_ls_gprs = 23;
  390. num_ps_threads = 96;
  391. num_vs_threads = 25;
  392. num_gs_threads = 25;
  393. num_es_threads = 25;
  394. num_hs_threads = 25;
  395. num_ls_threads = 25;
  396. num_ps_stack_entries = 85;
  397. num_vs_stack_entries = 85;
  398. num_gs_stack_entries = 85;
  399. num_es_stack_entries = 85;
  400. num_hs_stack_entries = 85;
  401. num_ls_stack_entries = 85;
  402. break;
  403. case CHIP_BARTS:
  404. num_ps_gprs = 93;
  405. num_vs_gprs = 46;
  406. num_temp_gprs = 4;
  407. num_gs_gprs = 31;
  408. num_es_gprs = 31;
  409. num_hs_gprs = 23;
  410. num_ls_gprs = 23;
  411. num_ps_threads = 128;
  412. num_vs_threads = 20;
  413. num_gs_threads = 20;
  414. num_es_threads = 20;
  415. num_hs_threads = 20;
  416. num_ls_threads = 20;
  417. num_ps_stack_entries = 85;
  418. num_vs_stack_entries = 85;
  419. num_gs_stack_entries = 85;
  420. num_es_stack_entries = 85;
  421. num_hs_stack_entries = 85;
  422. num_ls_stack_entries = 85;
  423. break;
  424. case CHIP_TURKS:
  425. num_ps_gprs = 93;
  426. num_vs_gprs = 46;
  427. num_temp_gprs = 4;
  428. num_gs_gprs = 31;
  429. num_es_gprs = 31;
  430. num_hs_gprs = 23;
  431. num_ls_gprs = 23;
  432. num_ps_threads = 128;
  433. num_vs_threads = 20;
  434. num_gs_threads = 20;
  435. num_es_threads = 20;
  436. num_hs_threads = 20;
  437. num_ls_threads = 20;
  438. num_ps_stack_entries = 42;
  439. num_vs_stack_entries = 42;
  440. num_gs_stack_entries = 42;
  441. num_es_stack_entries = 42;
  442. num_hs_stack_entries = 42;
  443. num_ls_stack_entries = 42;
  444. break;
  445. case CHIP_CAICOS:
  446. num_ps_gprs = 93;
  447. num_vs_gprs = 46;
  448. num_temp_gprs = 4;
  449. num_gs_gprs = 31;
  450. num_es_gprs = 31;
  451. num_hs_gprs = 23;
  452. num_ls_gprs = 23;
  453. num_ps_threads = 128;
  454. num_vs_threads = 10;
  455. num_gs_threads = 10;
  456. num_es_threads = 10;
  457. num_hs_threads = 10;
  458. num_ls_threads = 10;
  459. num_ps_stack_entries = 42;
  460. num_vs_stack_entries = 42;
  461. num_gs_stack_entries = 42;
  462. num_es_stack_entries = 42;
  463. num_hs_stack_entries = 42;
  464. num_ls_stack_entries = 42;
  465. break;
  466. }
  467. if ((rdev->family == CHIP_CEDAR) ||
  468. (rdev->family == CHIP_PALM) ||
  469. (rdev->family == CHIP_SUMO) ||
  470. (rdev->family == CHIP_SUMO2) ||
  471. (rdev->family == CHIP_CAICOS))
  472. sq_config = 0;
  473. else
  474. sq_config = VC_ENABLE;
  475. sq_config |= (EXPORT_SRC_C |
  476. CS_PRIO(0) |
  477. LS_PRIO(0) |
  478. HS_PRIO(0) |
  479. PS_PRIO(0) |
  480. VS_PRIO(1) |
  481. GS_PRIO(2) |
  482. ES_PRIO(3));
  483. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  484. NUM_VS_GPRS(num_vs_gprs) |
  485. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  486. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  487. NUM_ES_GPRS(num_es_gprs));
  488. sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
  489. NUM_LS_GPRS(num_ls_gprs));
  490. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  491. NUM_VS_THREADS(num_vs_threads) |
  492. NUM_GS_THREADS(num_gs_threads) |
  493. NUM_ES_THREADS(num_es_threads));
  494. sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
  495. NUM_LS_THREADS(num_ls_threads));
  496. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  497. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  498. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  499. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  500. sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
  501. NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
  502. /* disable dyn gprs */
  503. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  504. radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
  505. radeon_ring_write(rdev, 0);
  506. /* setup LDS */
  507. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  508. radeon_ring_write(rdev, (SQ_LDS_RESOURCE_MGMT - PACKET3_SET_CONFIG_REG_START) >> 2);
  509. radeon_ring_write(rdev, 0x10001000);
  510. /* SQ config */
  511. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
  512. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
  513. radeon_ring_write(rdev, sq_config);
  514. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  515. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  516. radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
  517. radeon_ring_write(rdev, 0);
  518. radeon_ring_write(rdev, 0);
  519. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  520. radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
  521. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  522. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  523. radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
  524. }
  525. /* CONTEXT_CONTROL */
  526. radeon_ring_write(rdev, 0xc0012800);
  527. radeon_ring_write(rdev, 0x80000000);
  528. radeon_ring_write(rdev, 0x80000000);
  529. /* SQ_VTX_BASE_VTX_LOC */
  530. radeon_ring_write(rdev, 0xc0026f00);
  531. radeon_ring_write(rdev, 0x00000000);
  532. radeon_ring_write(rdev, 0x00000000);
  533. radeon_ring_write(rdev, 0x00000000);
  534. /* SET_SAMPLER */
  535. radeon_ring_write(rdev, 0xc0036e00);
  536. radeon_ring_write(rdev, 0x00000000);
  537. radeon_ring_write(rdev, 0x00000012);
  538. radeon_ring_write(rdev, 0x00000000);
  539. radeon_ring_write(rdev, 0x00000000);
  540. /* set to DX10/11 mode */
  541. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  542. radeon_ring_write(rdev, 1);
  543. /* emit an IB pointing at default state */
  544. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  545. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  546. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  547. radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
  548. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  549. radeon_ring_write(rdev, dwords);
  550. }
  551. static uint32_t i2f(uint32_t input)
  552. {
  553. u32 result, i, exponent, fraction;
  554. if ((input & 0x3fff) == 0)
  555. result = 0; /* 0 is a special case */
  556. else {
  557. exponent = 140; /* exponent biased by 127; */
  558. fraction = (input & 0x3fff) << 10; /* cheat and only
  559. handle numbers below 2^^15 */
  560. for (i = 0; i < 14; i++) {
  561. if (fraction & 0x800000)
  562. break;
  563. else {
  564. fraction = fraction << 1; /* keep
  565. shifting left until top bit = 1 */
  566. exponent = exponent - 1;
  567. }
  568. }
  569. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  570. off top bit; assumed 1 */
  571. }
  572. return result;
  573. }
  574. int evergreen_blit_init(struct radeon_device *rdev)
  575. {
  576. u32 obj_size;
  577. int i, r, dwords;
  578. void *ptr;
  579. u32 packet2s[16];
  580. int num_packet2s = 0;
  581. /* pin copy shader into vram if already initialized */
  582. if (rdev->r600_blit.shader_obj)
  583. goto done;
  584. mutex_init(&rdev->r600_blit.mutex);
  585. rdev->r600_blit.state_offset = 0;
  586. if (rdev->family < CHIP_CAYMAN)
  587. rdev->r600_blit.state_len = evergreen_default_size;
  588. else
  589. rdev->r600_blit.state_len = cayman_default_size;
  590. dwords = rdev->r600_blit.state_len;
  591. while (dwords & 0xf) {
  592. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  593. dwords++;
  594. }
  595. obj_size = dwords * 4;
  596. obj_size = ALIGN(obj_size, 256);
  597. rdev->r600_blit.vs_offset = obj_size;
  598. if (rdev->family < CHIP_CAYMAN)
  599. obj_size += evergreen_vs_size * 4;
  600. else
  601. obj_size += cayman_vs_size * 4;
  602. obj_size = ALIGN(obj_size, 256);
  603. rdev->r600_blit.ps_offset = obj_size;
  604. if (rdev->family < CHIP_CAYMAN)
  605. obj_size += evergreen_ps_size * 4;
  606. else
  607. obj_size += cayman_ps_size * 4;
  608. obj_size = ALIGN(obj_size, 256);
  609. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  610. &rdev->r600_blit.shader_obj);
  611. if (r) {
  612. DRM_ERROR("evergreen failed to allocate shader\n");
  613. return r;
  614. }
  615. DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
  616. obj_size,
  617. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  618. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  619. if (unlikely(r != 0))
  620. return r;
  621. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  622. if (r) {
  623. DRM_ERROR("failed to map blit object %d\n", r);
  624. return r;
  625. }
  626. if (rdev->family < CHIP_CAYMAN) {
  627. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  628. evergreen_default_state, rdev->r600_blit.state_len * 4);
  629. if (num_packet2s)
  630. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  631. packet2s, num_packet2s * 4);
  632. for (i = 0; i < evergreen_vs_size; i++)
  633. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(evergreen_vs[i]);
  634. for (i = 0; i < evergreen_ps_size; i++)
  635. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(evergreen_ps[i]);
  636. } else {
  637. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  638. cayman_default_state, rdev->r600_blit.state_len * 4);
  639. if (num_packet2s)
  640. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  641. packet2s, num_packet2s * 4);
  642. for (i = 0; i < cayman_vs_size; i++)
  643. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(cayman_vs[i]);
  644. for (i = 0; i < cayman_ps_size; i++)
  645. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(cayman_ps[i]);
  646. }
  647. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  648. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  649. done:
  650. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  651. if (unlikely(r != 0))
  652. return r;
  653. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  654. &rdev->r600_blit.shader_gpu_addr);
  655. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  656. if (r) {
  657. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  658. return r;
  659. }
  660. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  661. return 0;
  662. }
  663. void evergreen_blit_fini(struct radeon_device *rdev)
  664. {
  665. int r;
  666. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  667. if (rdev->r600_blit.shader_obj == NULL)
  668. return;
  669. /* If we can't reserve the bo, unref should be enough to destroy
  670. * it when it becomes idle.
  671. */
  672. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  673. if (!r) {
  674. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  675. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  676. }
  677. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  678. }
  679. static int evergreen_vb_ib_get(struct radeon_device *rdev)
  680. {
  681. int r;
  682. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  683. if (r) {
  684. DRM_ERROR("failed to get IB for vertex buffer\n");
  685. return r;
  686. }
  687. rdev->r600_blit.vb_total = 64*1024;
  688. rdev->r600_blit.vb_used = 0;
  689. return 0;
  690. }
  691. static void evergreen_vb_ib_put(struct radeon_device *rdev)
  692. {
  693. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  694. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  695. }
  696. /* maps the rectangle to the buffer so that satisfies the following properties:
  697. * - dimensions are less or equal to the hardware limit (MAX_RECT_DIM)
  698. * - rectangle consists of integer number of pages
  699. * - height is an integer multiple of RECT_UNIT_H
  700. * - width is an integer multiple of RECT_UNIT_W
  701. * - (the above three conditions also guarantee tile-aligned size)
  702. * - it is as square as possible (sides ratio never greater than 2:1)
  703. * - uses maximum number of pages that fit the above constraints
  704. *
  705. * input: buffer size, pointers to width/height variables
  706. * return: number of pages that were successfully mapped to the rectangle
  707. * width/height of the rectangle
  708. */
  709. static unsigned evergreen_blit_create_rect(unsigned num_pages, int *width, int *height)
  710. {
  711. unsigned max_pages;
  712. unsigned pages = num_pages;
  713. int w, h;
  714. if (num_pages == 0) {
  715. /* not supposed to be called with no pages, but just in case */
  716. h = 0;
  717. w = 0;
  718. pages = 0;
  719. WARN_ON(1);
  720. } else {
  721. int rect_order = 2;
  722. h = RECT_UNIT_H;
  723. while (num_pages / rect_order) {
  724. h *= 2;
  725. rect_order *= 4;
  726. if (h >= MAX_RECT_DIM) {
  727. h = MAX_RECT_DIM;
  728. break;
  729. }
  730. }
  731. max_pages = (MAX_RECT_DIM * h) / (RECT_UNIT_W * RECT_UNIT_H);
  732. if (pages > max_pages)
  733. pages = max_pages;
  734. w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
  735. w = (w / RECT_UNIT_W) * RECT_UNIT_W;
  736. pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
  737. BUG_ON(pages == 0);
  738. }
  739. DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
  740. /* return width and height only of the caller wants it */
  741. if (height)
  742. *height = h;
  743. if (width)
  744. *width = w;
  745. return pages;
  746. }
  747. int evergreen_blit_prepare_copy(struct radeon_device *rdev, unsigned num_pages)
  748. {
  749. int r;
  750. int ring_size;
  751. /* loops of emits + fence emit possible */
  752. int dwords_per_loop = 74, num_loops = 0;
  753. r = evergreen_vb_ib_get(rdev);
  754. if (r)
  755. return r;
  756. /* num loops */
  757. while (num_pages) {
  758. num_pages -= evergreen_blit_create_rect(num_pages, NULL, NULL);
  759. num_loops++;
  760. }
  761. /* calculate number of loops correctly */
  762. ring_size = num_loops * dwords_per_loop;
  763. /* set default + shaders */
  764. ring_size += 55; /* shaders + def state */
  765. ring_size += 10; /* fence emit for VB IB */
  766. ring_size += 5; /* done copy */
  767. ring_size += 10; /* fence emit for done copy */
  768. r = radeon_ring_lock(rdev, ring_size);
  769. if (r)
  770. return r;
  771. set_default_state(rdev); /* 36 */
  772. set_shaders(rdev); /* 16 */
  773. return 0;
  774. }
  775. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  776. {
  777. int r;
  778. if (rdev->r600_blit.vb_ib)
  779. evergreen_vb_ib_put(rdev);
  780. if (fence)
  781. r = radeon_fence_emit(rdev, fence);
  782. radeon_ring_unlock_commit(rdev);
  783. }
  784. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  785. u64 src_gpu_addr, u64 dst_gpu_addr,
  786. unsigned num_pages)
  787. {
  788. u64 vb_gpu_addr;
  789. u32 *vb;
  790. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  791. num_pages, rdev->r600_blit.vb_used);
  792. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  793. while (num_pages) {
  794. int w, h;
  795. unsigned size_in_bytes;
  796. unsigned pages_per_loop = evergreen_blit_create_rect(num_pages, &w, &h);
  797. size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
  798. DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
  799. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  800. WARN_ON(1);
  801. }
  802. vb[0] = 0;
  803. vb[1] = 0;
  804. vb[2] = 0;
  805. vb[3] = 0;
  806. vb[4] = 0;
  807. vb[5] = i2f(h);
  808. vb[6] = 0;
  809. vb[7] = i2f(h);
  810. vb[8] = i2f(w);
  811. vb[9] = i2f(h);
  812. vb[10] = i2f(w);
  813. vb[11] = i2f(h);
  814. /* src 10 */
  815. set_tex_resource(rdev, FMT_8_8_8_8, w, h, w, src_gpu_addr);
  816. /* 5 */
  817. cp_set_surface_sync(rdev,
  818. PACKET3_TC_ACTION_ENA, size_in_bytes, src_gpu_addr);
  819. /* dst 17 */
  820. set_render_target(rdev, COLOR_8_8_8_8, w, h, dst_gpu_addr);
  821. /* scissors 12 */
  822. set_scissors(rdev, 0, 0, w, h);
  823. /* Vertex buffer setup 15 */
  824. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  825. set_vtx_resource(rdev, vb_gpu_addr);
  826. /* draw 10 */
  827. draw_auto(rdev);
  828. /* 5 */
  829. cp_set_surface_sync(rdev,
  830. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  831. size_in_bytes, dst_gpu_addr);
  832. /* 74 ring dwords per loop */
  833. vb += 12;
  834. rdev->r600_blit.vb_used += 4*12;
  835. src_gpu_addr += size_in_bytes;
  836. dst_gpu_addr += size_in_bytes;
  837. num_pages -= pages_per_loop;
  838. }
  839. }