exynos_dp_reg.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include "exynos_dp_core.h"
  17. #include "exynos_dp_reg.h"
  18. #define COMMON_INT_MASK_1 (0)
  19. #define COMMON_INT_MASK_2 (0)
  20. #define COMMON_INT_MASK_3 (0)
  21. #define COMMON_INT_MASK_4 (0)
  22. #define INT_STA_MASK (0)
  23. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  24. {
  25. u32 reg;
  26. if (enable) {
  27. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  28. reg |= HDCP_VIDEO_MUTE;
  29. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  30. } else {
  31. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  32. reg &= ~HDCP_VIDEO_MUTE;
  33. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  34. }
  35. }
  36. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  37. {
  38. u32 reg;
  39. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  40. reg &= ~VIDEO_EN;
  41. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  42. }
  43. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  44. {
  45. u32 reg;
  46. if (enable)
  47. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  48. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  49. else
  50. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  51. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  52. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  53. }
  54. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  55. {
  56. u32 reg;
  57. reg = TX_TERMINAL_CTRL_50_OHM;
  58. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  59. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  60. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  61. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  62. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  63. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  64. TX_CUR1_2X | TX_CUR_16_MA;
  65. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  66. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  67. CH1_AMP_400_MV | CH0_AMP_400_MV;
  68. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  69. }
  70. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  71. {
  72. /* Set interrupt pin assertion polarity as high */
  73. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  74. /* Clear pending regisers */
  75. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  76. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  77. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  78. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  79. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  80. /* 0:mask,1: unmask */
  81. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  85. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  86. }
  87. void exynos_dp_reset(struct exynos_dp_device *dp)
  88. {
  89. u32 reg;
  90. exynos_dp_stop_video(dp);
  91. exynos_dp_enable_video_mute(dp, 0);
  92. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  93. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  94. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  95. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  96. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  97. SERDES_FIFO_FUNC_EN_N |
  98. LS_CLK_DOMAIN_FUNC_EN_N;
  99. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  100. usleep_range(20, 30);
  101. exynos_dp_lane_swap(dp, 0);
  102. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  103. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  105. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  107. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  108. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  109. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  110. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  111. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  112. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  113. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  114. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  115. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  116. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  117. }
  118. void exynos_dp_swreset(struct exynos_dp_device *dp)
  119. {
  120. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  121. }
  122. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  123. {
  124. u32 reg;
  125. /* 0: mask, 1: unmask */
  126. reg = COMMON_INT_MASK_1;
  127. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  128. reg = COMMON_INT_MASK_2;
  129. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  130. reg = COMMON_INT_MASK_3;
  131. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  132. reg = COMMON_INT_MASK_4;
  133. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  134. reg = INT_STA_MASK;
  135. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  136. }
  137. enum pll_status exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  138. {
  139. u32 reg;
  140. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  141. if (reg & PLL_LOCK)
  142. return PLL_LOCKED;
  143. else
  144. return PLL_UNLOCKED;
  145. }
  146. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  147. {
  148. u32 reg;
  149. if (enable) {
  150. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  151. reg |= DP_PLL_PD;
  152. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  153. } else {
  154. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  155. reg &= ~DP_PLL_PD;
  156. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  157. }
  158. }
  159. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  160. enum analog_power_block block,
  161. bool enable)
  162. {
  163. u32 reg;
  164. switch (block) {
  165. case AUX_BLOCK:
  166. if (enable) {
  167. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  168. reg |= AUX_PD;
  169. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  170. } else {
  171. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  172. reg &= ~AUX_PD;
  173. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  174. }
  175. break;
  176. case CH0_BLOCK:
  177. if (enable) {
  178. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  179. reg |= CH0_PD;
  180. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  181. } else {
  182. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  183. reg &= ~CH0_PD;
  184. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  185. }
  186. break;
  187. case CH1_BLOCK:
  188. if (enable) {
  189. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  190. reg |= CH1_PD;
  191. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  192. } else {
  193. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  194. reg &= ~CH1_PD;
  195. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  196. }
  197. break;
  198. case CH2_BLOCK:
  199. if (enable) {
  200. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  201. reg |= CH2_PD;
  202. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  203. } else {
  204. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  205. reg &= ~CH2_PD;
  206. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  207. }
  208. break;
  209. case CH3_BLOCK:
  210. if (enable) {
  211. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  212. reg |= CH3_PD;
  213. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  214. } else {
  215. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  216. reg &= ~CH3_PD;
  217. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  218. }
  219. break;
  220. case ANALOG_TOTAL:
  221. if (enable) {
  222. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  223. reg |= DP_PHY_PD;
  224. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  225. } else {
  226. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  227. reg &= ~DP_PHY_PD;
  228. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  229. }
  230. break;
  231. case POWER_ALL:
  232. if (enable) {
  233. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  234. CH1_PD | CH0_PD;
  235. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  236. } else {
  237. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  238. }
  239. break;
  240. default:
  241. break;
  242. }
  243. }
  244. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  245. {
  246. u32 reg;
  247. int timeout_loop = 0;
  248. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  249. reg = PLL_LOCK_CHG;
  250. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  251. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  252. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  253. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  254. /* Power up PLL */
  255. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  256. exynos_dp_set_pll_power_down(dp, 0);
  257. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  258. timeout_loop++;
  259. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  260. dev_err(dp->dev, "failed to get pll lock status\n");
  261. return;
  262. }
  263. usleep_range(10, 20);
  264. }
  265. }
  266. /* Enable Serdes FIFO function and Link symbol clock domain module */
  267. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  268. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  269. | AUX_FUNC_EN_N);
  270. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  271. }
  272. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  273. {
  274. u32 reg;
  275. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  276. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  277. reg = INT_HPD;
  278. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  279. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  280. reg &= ~(F_HPD | HPD_CTRL);
  281. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  282. }
  283. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  284. {
  285. u32 reg;
  286. /* Disable AUX channel module */
  287. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  288. reg |= AUX_FUNC_EN_N;
  289. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  290. }
  291. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  292. {
  293. u32 reg;
  294. /* Clear inerrupts related to AUX channel */
  295. reg = RPLY_RECEIV | AUX_ERR;
  296. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  297. exynos_dp_reset_aux(dp);
  298. /* Disable AUX transaction H/W retry */
  299. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  300. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  301. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  302. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  303. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  304. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  305. /* Enable AUX channel module */
  306. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  307. reg &= ~AUX_FUNC_EN_N;
  308. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  309. }
  310. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  311. {
  312. u32 reg;
  313. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  314. if (reg & HPD_STATUS)
  315. return 0;
  316. return -EINVAL;
  317. }
  318. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  319. {
  320. u32 reg;
  321. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  322. reg &= ~SW_FUNC_EN_N;
  323. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  324. }
  325. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  326. {
  327. int reg;
  328. int retval = 0;
  329. int timeout_loop = 0;
  330. /* Enable AUX CH operation */
  331. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  332. reg |= AUX_EN;
  333. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  334. /* Is AUX CH command reply received? */
  335. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  336. while (!(reg & RPLY_RECEIV)) {
  337. timeout_loop++;
  338. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  339. dev_err(dp->dev, "AUX CH command reply failed!\n");
  340. return -ETIMEDOUT;
  341. }
  342. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  343. usleep_range(10, 11);
  344. }
  345. /* Clear interrupt source for AUX CH command reply */
  346. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  347. /* Clear interrupt source for AUX CH access error */
  348. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  349. if (reg & AUX_ERR) {
  350. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  351. return -EREMOTEIO;
  352. }
  353. /* Check AUX CH error access status */
  354. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  355. if ((reg & AUX_STATUS_MASK) != 0) {
  356. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  357. reg & AUX_STATUS_MASK);
  358. return -EREMOTEIO;
  359. }
  360. return retval;
  361. }
  362. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  363. unsigned int reg_addr,
  364. unsigned char data)
  365. {
  366. u32 reg;
  367. int i;
  368. int retval;
  369. for (i = 0; i < 3; i++) {
  370. /* Clear AUX CH data buffer */
  371. reg = BUF_CLR;
  372. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  373. /* Select DPCD device address */
  374. reg = AUX_ADDR_7_0(reg_addr);
  375. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  376. reg = AUX_ADDR_15_8(reg_addr);
  377. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  378. reg = AUX_ADDR_19_16(reg_addr);
  379. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  380. /* Write data buffer */
  381. reg = (unsigned int)data;
  382. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  383. /*
  384. * Set DisplayPort transaction and write 1 byte
  385. * If bit 3 is 1, DisplayPort transaction.
  386. * If Bit 3 is 0, I2C transaction.
  387. */
  388. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  389. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  390. /* Start AUX transaction */
  391. retval = exynos_dp_start_aux_transaction(dp);
  392. if (retval == 0)
  393. break;
  394. else
  395. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  396. __func__);
  397. }
  398. return retval;
  399. }
  400. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  401. unsigned int reg_addr,
  402. unsigned char *data)
  403. {
  404. u32 reg;
  405. int i;
  406. int retval;
  407. for (i = 0; i < 10; i++) {
  408. /* Clear AUX CH data buffer */
  409. reg = BUF_CLR;
  410. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  411. /* Select DPCD device address */
  412. reg = AUX_ADDR_7_0(reg_addr);
  413. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  414. reg = AUX_ADDR_15_8(reg_addr);
  415. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  416. reg = AUX_ADDR_19_16(reg_addr);
  417. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  418. /*
  419. * Set DisplayPort transaction and read 1 byte
  420. * If bit 3 is 1, DisplayPort transaction.
  421. * If Bit 3 is 0, I2C transaction.
  422. */
  423. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  424. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  425. /* Start AUX transaction */
  426. retval = exynos_dp_start_aux_transaction(dp);
  427. if (retval == 0)
  428. break;
  429. else
  430. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  431. __func__);
  432. }
  433. /* Read data buffer */
  434. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  435. *data = (unsigned char)(reg & 0xff);
  436. return retval;
  437. }
  438. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  439. unsigned int reg_addr,
  440. unsigned int count,
  441. unsigned char data[])
  442. {
  443. u32 reg;
  444. unsigned int start_offset;
  445. unsigned int cur_data_count;
  446. unsigned int cur_data_idx;
  447. int i;
  448. int retval = 0;
  449. /* Clear AUX CH data buffer */
  450. reg = BUF_CLR;
  451. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  452. start_offset = 0;
  453. while (start_offset < count) {
  454. /* Buffer size of AUX CH is 16 * 4bytes */
  455. if ((count - start_offset) > 16)
  456. cur_data_count = 16;
  457. else
  458. cur_data_count = count - start_offset;
  459. for (i = 0; i < 10; i++) {
  460. /* Select DPCD device address */
  461. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  462. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  463. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  464. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  465. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  466. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  467. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  468. cur_data_idx++) {
  469. reg = data[start_offset + cur_data_idx];
  470. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  471. + 4 * cur_data_idx);
  472. }
  473. /*
  474. * Set DisplayPort transaction and write
  475. * If bit 3 is 1, DisplayPort transaction.
  476. * If Bit 3 is 0, I2C transaction.
  477. */
  478. reg = AUX_LENGTH(cur_data_count) |
  479. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  480. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  481. /* Start AUX transaction */
  482. retval = exynos_dp_start_aux_transaction(dp);
  483. if (retval == 0)
  484. break;
  485. else
  486. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  487. __func__);
  488. }
  489. start_offset += cur_data_count;
  490. }
  491. return retval;
  492. }
  493. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  494. unsigned int reg_addr,
  495. unsigned int count,
  496. unsigned char data[])
  497. {
  498. u32 reg;
  499. unsigned int start_offset;
  500. unsigned int cur_data_count;
  501. unsigned int cur_data_idx;
  502. int i;
  503. int retval = 0;
  504. /* Clear AUX CH data buffer */
  505. reg = BUF_CLR;
  506. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  507. start_offset = 0;
  508. while (start_offset < count) {
  509. /* Buffer size of AUX CH is 16 * 4bytes */
  510. if ((count - start_offset) > 16)
  511. cur_data_count = 16;
  512. else
  513. cur_data_count = count - start_offset;
  514. /* AUX CH Request Transaction process */
  515. for (i = 0; i < 10; i++) {
  516. /* Select DPCD device address */
  517. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  518. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  519. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  520. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  521. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  522. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  523. /*
  524. * Set DisplayPort transaction and read
  525. * If bit 3 is 1, DisplayPort transaction.
  526. * If Bit 3 is 0, I2C transaction.
  527. */
  528. reg = AUX_LENGTH(cur_data_count) |
  529. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  530. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  531. /* Start AUX transaction */
  532. retval = exynos_dp_start_aux_transaction(dp);
  533. if (retval == 0)
  534. break;
  535. else
  536. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  537. __func__);
  538. }
  539. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  540. cur_data_idx++) {
  541. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  542. + 4 * cur_data_idx);
  543. data[start_offset + cur_data_idx] =
  544. (unsigned char)reg;
  545. }
  546. start_offset += cur_data_count;
  547. }
  548. return retval;
  549. }
  550. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  551. unsigned int device_addr,
  552. unsigned int reg_addr)
  553. {
  554. u32 reg;
  555. int retval;
  556. /* Set EDID device address */
  557. reg = device_addr;
  558. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  559. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  560. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  561. /* Set offset from base address of EDID device */
  562. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  563. /*
  564. * Set I2C transaction and write address
  565. * If bit 3 is 1, DisplayPort transaction.
  566. * If Bit 3 is 0, I2C transaction.
  567. */
  568. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  569. AUX_TX_COMM_WRITE;
  570. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  571. /* Start AUX transaction */
  572. retval = exynos_dp_start_aux_transaction(dp);
  573. if (retval != 0)
  574. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  575. return retval;
  576. }
  577. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  578. unsigned int device_addr,
  579. unsigned int reg_addr,
  580. unsigned int *data)
  581. {
  582. u32 reg;
  583. int i;
  584. int retval;
  585. for (i = 0; i < 10; i++) {
  586. /* Clear AUX CH data buffer */
  587. reg = BUF_CLR;
  588. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  589. /* Select EDID device */
  590. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  591. if (retval != 0) {
  592. dev_err(dp->dev, "Select EDID device fail!\n");
  593. continue;
  594. }
  595. /*
  596. * Set I2C transaction and read data
  597. * If bit 3 is 1, DisplayPort transaction.
  598. * If Bit 3 is 0, I2C transaction.
  599. */
  600. reg = AUX_TX_COMM_I2C_TRANSACTION |
  601. AUX_TX_COMM_READ;
  602. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  603. /* Start AUX transaction */
  604. retval = exynos_dp_start_aux_transaction(dp);
  605. if (retval == 0)
  606. break;
  607. else
  608. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  609. __func__);
  610. }
  611. /* Read data */
  612. if (retval == 0)
  613. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  614. return retval;
  615. }
  616. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  617. unsigned int device_addr,
  618. unsigned int reg_addr,
  619. unsigned int count,
  620. unsigned char edid[])
  621. {
  622. u32 reg;
  623. unsigned int i, j;
  624. unsigned int cur_data_idx;
  625. unsigned int defer = 0;
  626. int retval = 0;
  627. for (i = 0; i < count; i += 16) {
  628. for (j = 0; j < 100; j++) {
  629. /* Clear AUX CH data buffer */
  630. reg = BUF_CLR;
  631. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  632. /* Set normal AUX CH command */
  633. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  634. reg &= ~ADDR_ONLY;
  635. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  636. /*
  637. * If Rx sends defer, Tx sends only reads
  638. * request without sending address
  639. */
  640. if (!defer)
  641. retval = exynos_dp_select_i2c_device(dp,
  642. device_addr, reg_addr + i);
  643. else
  644. defer = 0;
  645. if (retval == 0) {
  646. /*
  647. * Set I2C transaction and write data
  648. * If bit 3 is 1, DisplayPort transaction.
  649. * If Bit 3 is 0, I2C transaction.
  650. */
  651. reg = AUX_LENGTH(16) |
  652. AUX_TX_COMM_I2C_TRANSACTION |
  653. AUX_TX_COMM_READ;
  654. writel(reg, dp->reg_base +
  655. EXYNOS_DP_AUX_CH_CTL_1);
  656. /* Start AUX transaction */
  657. retval = exynos_dp_start_aux_transaction(dp);
  658. if (retval == 0)
  659. break;
  660. else
  661. dev_dbg(dp->dev,
  662. "%s: Aux Transaction fail!\n",
  663. __func__);
  664. }
  665. /* Check if Rx sends defer */
  666. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  667. if (reg == AUX_RX_COMM_AUX_DEFER ||
  668. reg == AUX_RX_COMM_I2C_DEFER) {
  669. dev_err(dp->dev, "Defer: %d\n\n", reg);
  670. defer = 1;
  671. }
  672. }
  673. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  674. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  675. + 4 * cur_data_idx);
  676. edid[i + cur_data_idx] = (unsigned char)reg;
  677. }
  678. }
  679. return retval;
  680. }
  681. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  682. {
  683. u32 reg;
  684. reg = bwtype;
  685. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  686. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  687. }
  688. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  689. {
  690. u32 reg;
  691. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  692. *bwtype = reg;
  693. }
  694. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  695. {
  696. u32 reg;
  697. reg = count;
  698. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  699. }
  700. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  701. {
  702. u32 reg;
  703. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  704. *count = reg;
  705. }
  706. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  707. {
  708. u32 reg;
  709. if (enable) {
  710. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  711. reg |= ENHANCED;
  712. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  713. } else {
  714. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  715. reg &= ~ENHANCED;
  716. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  717. }
  718. }
  719. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  720. enum pattern_set pattern)
  721. {
  722. u32 reg;
  723. switch (pattern) {
  724. case PRBS7:
  725. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  726. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  727. break;
  728. case D10_2:
  729. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  730. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  731. break;
  732. case TRAINING_PTN1:
  733. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  734. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  735. break;
  736. case TRAINING_PTN2:
  737. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  738. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  739. break;
  740. case DP_NONE:
  741. reg = SCRAMBLING_ENABLE |
  742. LINK_QUAL_PATTERN_SET_DISABLE |
  743. SW_TRAINING_PATTERN_SET_NORMAL;
  744. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  745. break;
  746. default:
  747. break;
  748. }
  749. }
  750. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  751. {
  752. u32 reg;
  753. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  754. reg &= ~PRE_EMPHASIS_SET_MASK;
  755. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  756. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  757. }
  758. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  759. {
  760. u32 reg;
  761. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  762. reg &= ~PRE_EMPHASIS_SET_MASK;
  763. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  764. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  765. }
  766. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  767. {
  768. u32 reg;
  769. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  770. reg &= ~PRE_EMPHASIS_SET_MASK;
  771. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  772. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  773. }
  774. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  775. {
  776. u32 reg;
  777. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  778. reg &= ~PRE_EMPHASIS_SET_MASK;
  779. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  780. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  781. }
  782. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  783. u32 training_lane)
  784. {
  785. u32 reg;
  786. reg = training_lane;
  787. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  788. }
  789. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  790. u32 training_lane)
  791. {
  792. u32 reg;
  793. reg = training_lane;
  794. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  795. }
  796. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  797. u32 training_lane)
  798. {
  799. u32 reg;
  800. reg = training_lane;
  801. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  802. }
  803. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  804. u32 training_lane)
  805. {
  806. u32 reg;
  807. reg = training_lane;
  808. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  809. }
  810. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  811. {
  812. u32 reg;
  813. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  814. return reg;
  815. }
  816. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  817. {
  818. u32 reg;
  819. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  820. return reg;
  821. }
  822. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  823. {
  824. u32 reg;
  825. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  826. return reg;
  827. }
  828. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  829. {
  830. u32 reg;
  831. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  832. return reg;
  833. }
  834. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  835. {
  836. u32 reg;
  837. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  838. reg |= MACRO_RST;
  839. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  840. /* 10 us is the minimum reset time. */
  841. usleep_range(10, 20);
  842. reg &= ~MACRO_RST;
  843. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  844. }
  845. void exynos_dp_init_video(struct exynos_dp_device *dp)
  846. {
  847. u32 reg;
  848. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  849. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  850. reg = 0x0;
  851. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  852. reg = CHA_CRI(4) | CHA_CTRL;
  853. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  854. reg = 0x0;
  855. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  856. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  857. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  858. }
  859. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  860. u32 color_depth,
  861. u32 color_space,
  862. u32 dynamic_range,
  863. u32 ycbcr_coeff)
  864. {
  865. u32 reg;
  866. /* Configure the input color depth, color space, dynamic range */
  867. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  868. (color_depth << IN_BPC_SHIFT) |
  869. (color_space << IN_COLOR_F_SHIFT);
  870. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  871. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  872. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  873. reg &= ~IN_YC_COEFFI_MASK;
  874. if (ycbcr_coeff)
  875. reg |= IN_YC_COEFFI_ITU709;
  876. else
  877. reg |= IN_YC_COEFFI_ITU601;
  878. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  879. }
  880. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  881. {
  882. u32 reg;
  883. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  884. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  885. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  886. if (!(reg & DET_STA)) {
  887. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  888. return -EINVAL;
  889. }
  890. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  891. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  892. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  893. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  894. if (reg & CHA_STA) {
  895. dev_dbg(dp->dev, "Input stream clk is changing\n");
  896. return -EINVAL;
  897. }
  898. return 0;
  899. }
  900. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  901. enum clock_recovery_m_value_type type,
  902. u32 m_value,
  903. u32 n_value)
  904. {
  905. u32 reg;
  906. if (type == REGISTER_M) {
  907. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  908. reg |= FIX_M_VID;
  909. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  910. reg = m_value & 0xff;
  911. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  912. reg = (m_value >> 8) & 0xff;
  913. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  914. reg = (m_value >> 16) & 0xff;
  915. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  916. reg = n_value & 0xff;
  917. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  918. reg = (n_value >> 8) & 0xff;
  919. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  920. reg = (n_value >> 16) & 0xff;
  921. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  922. } else {
  923. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  924. reg &= ~FIX_M_VID;
  925. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  926. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  927. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  928. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  929. }
  930. }
  931. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  932. {
  933. u32 reg;
  934. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  935. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  936. reg &= ~FORMAT_SEL;
  937. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  938. } else {
  939. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  940. reg |= FORMAT_SEL;
  941. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  942. }
  943. }
  944. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  945. {
  946. u32 reg;
  947. if (enable) {
  948. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  949. reg &= ~VIDEO_MODE_MASK;
  950. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  951. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  952. } else {
  953. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  954. reg &= ~VIDEO_MODE_MASK;
  955. reg |= VIDEO_MODE_SLAVE_MODE;
  956. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  957. }
  958. }
  959. void exynos_dp_start_video(struct exynos_dp_device *dp)
  960. {
  961. u32 reg;
  962. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  963. reg |= VIDEO_EN;
  964. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  965. }
  966. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  967. {
  968. u32 reg;
  969. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  970. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  971. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  972. if (!(reg & STRM_VALID)) {
  973. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  974. return -EINVAL;
  975. }
  976. return 0;
  977. }
  978. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  979. struct video_info *video_info)
  980. {
  981. u32 reg;
  982. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  983. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  984. reg |= MASTER_VID_FUNC_EN_N;
  985. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  986. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  987. reg &= ~INTERACE_SCAN_CFG;
  988. reg |= (video_info->interlaced << 2);
  989. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  990. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  991. reg &= ~VSYNC_POLARITY_CFG;
  992. reg |= (video_info->v_sync_polarity << 1);
  993. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  994. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  995. reg &= ~HSYNC_POLARITY_CFG;
  996. reg |= (video_info->h_sync_polarity << 0);
  997. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  998. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  999. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  1000. }
  1001. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  1002. {
  1003. u32 reg;
  1004. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1005. reg &= ~SCRAMBLING_DISABLE;
  1006. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1007. }
  1008. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  1009. {
  1010. u32 reg;
  1011. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1012. reg |= SCRAMBLING_DISABLE;
  1013. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1014. }