rtl8180_dev.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/eeprom_93cx6.h>
  22. #include <net/mac80211.h>
  23. #include "rtl8180.h"
  24. #include "rtl8180_rtl8225.h"
  25. #include "rtl8180_sa2400.h"
  26. #include "rtl8180_max2820.h"
  27. #include "rtl8180_grf5101.h"
  28. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  29. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  30. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  31. MODULE_LICENSE("GPL");
  32. static DEFINE_PCI_DEVICE_TABLE(rtl8180_table) = {
  33. /* rtl8185 */
  34. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  35. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  36. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  37. /* rtl8180 */
  38. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  39. { PCI_DEVICE(0x1799, 0x6001) },
  40. { PCI_DEVICE(0x1799, 0x6020) },
  41. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  42. { }
  43. };
  44. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  45. static const struct ieee80211_rate rtl818x_rates[] = {
  46. { .bitrate = 10, .hw_value = 0, },
  47. { .bitrate = 20, .hw_value = 1, },
  48. { .bitrate = 55, .hw_value = 2, },
  49. { .bitrate = 110, .hw_value = 3, },
  50. { .bitrate = 60, .hw_value = 4, },
  51. { .bitrate = 90, .hw_value = 5, },
  52. { .bitrate = 120, .hw_value = 6, },
  53. { .bitrate = 180, .hw_value = 7, },
  54. { .bitrate = 240, .hw_value = 8, },
  55. { .bitrate = 360, .hw_value = 9, },
  56. { .bitrate = 480, .hw_value = 10, },
  57. { .bitrate = 540, .hw_value = 11, },
  58. };
  59. static const struct ieee80211_channel rtl818x_channels[] = {
  60. { .center_freq = 2412 },
  61. { .center_freq = 2417 },
  62. { .center_freq = 2422 },
  63. { .center_freq = 2427 },
  64. { .center_freq = 2432 },
  65. { .center_freq = 2437 },
  66. { .center_freq = 2442 },
  67. { .center_freq = 2447 },
  68. { .center_freq = 2452 },
  69. { .center_freq = 2457 },
  70. { .center_freq = 2462 },
  71. { .center_freq = 2467 },
  72. { .center_freq = 2472 },
  73. { .center_freq = 2484 },
  74. };
  75. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  76. {
  77. struct rtl8180_priv *priv = dev->priv;
  78. int i = 10;
  79. u32 buf;
  80. buf = (data << 8) | addr;
  81. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  82. while (i--) {
  83. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  84. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  85. return;
  86. }
  87. }
  88. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  89. {
  90. struct rtl8180_priv *priv = dev->priv;
  91. unsigned int count = 32;
  92. u8 signal, agc, sq;
  93. while (count--) {
  94. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  95. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  96. u32 flags = le32_to_cpu(entry->flags);
  97. if (flags & RTL818X_RX_DESC_FLAG_OWN)
  98. return;
  99. if (unlikely(flags & (RTL818X_RX_DESC_FLAG_DMA_FAIL |
  100. RTL818X_RX_DESC_FLAG_FOF |
  101. RTL818X_RX_DESC_FLAG_RX_ERR)))
  102. goto done;
  103. else {
  104. u32 flags2 = le32_to_cpu(entry->flags2);
  105. struct ieee80211_rx_status rx_status = {0};
  106. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  107. if (unlikely(!new_skb))
  108. goto done;
  109. pci_unmap_single(priv->pdev,
  110. *((dma_addr_t *)skb->cb),
  111. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  112. skb_put(skb, flags & 0xFFF);
  113. rx_status.antenna = (flags2 >> 15) & 1;
  114. rx_status.rate_idx = (flags >> 20) & 0xF;
  115. agc = (flags2 >> 17) & 0x7F;
  116. if (priv->r8185) {
  117. if (rx_status.rate_idx > 3)
  118. signal = 90 - clamp_t(u8, agc, 25, 90);
  119. else
  120. signal = 95 - clamp_t(u8, agc, 30, 95);
  121. } else {
  122. sq = flags2 & 0xff;
  123. signal = priv->rf->calc_rssi(agc, sq);
  124. }
  125. rx_status.signal = signal;
  126. rx_status.freq = dev->conf.channel->center_freq;
  127. rx_status.band = dev->conf.channel->band;
  128. rx_status.mactime = le64_to_cpu(entry->tsft);
  129. rx_status.flag |= RX_FLAG_TSFT;
  130. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  131. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  132. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  133. ieee80211_rx_irqsafe(dev, skb);
  134. skb = new_skb;
  135. priv->rx_buf[priv->rx_idx] = skb;
  136. *((dma_addr_t *) skb->cb) =
  137. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  138. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  139. }
  140. done:
  141. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  142. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  143. MAX_RX_SIZE);
  144. if (priv->rx_idx == 31)
  145. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  146. priv->rx_idx = (priv->rx_idx + 1) % 32;
  147. }
  148. }
  149. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  150. {
  151. struct rtl8180_priv *priv = dev->priv;
  152. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  153. while (skb_queue_len(&ring->queue)) {
  154. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  155. struct sk_buff *skb;
  156. struct ieee80211_tx_info *info;
  157. u32 flags = le32_to_cpu(entry->flags);
  158. if (flags & RTL818X_TX_DESC_FLAG_OWN)
  159. return;
  160. ring->idx = (ring->idx + 1) % ring->entries;
  161. skb = __skb_dequeue(&ring->queue);
  162. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  163. skb->len, PCI_DMA_TODEVICE);
  164. info = IEEE80211_SKB_CB(skb);
  165. ieee80211_tx_info_clear_status(info);
  166. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
  167. (flags & RTL818X_TX_DESC_FLAG_TX_OK))
  168. info->flags |= IEEE80211_TX_STAT_ACK;
  169. info->status.rates[0].count = (flags & 0xFF) + 1;
  170. info->status.rates[1].idx = -1;
  171. ieee80211_tx_status_irqsafe(dev, skb);
  172. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  173. ieee80211_wake_queue(dev, prio);
  174. }
  175. }
  176. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  177. {
  178. struct ieee80211_hw *dev = dev_id;
  179. struct rtl8180_priv *priv = dev->priv;
  180. u16 reg;
  181. spin_lock(&priv->lock);
  182. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  183. if (unlikely(reg == 0xFFFF)) {
  184. spin_unlock(&priv->lock);
  185. return IRQ_HANDLED;
  186. }
  187. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  188. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  189. rtl8180_handle_tx(dev, 3);
  190. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  191. rtl8180_handle_tx(dev, 2);
  192. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  193. rtl8180_handle_tx(dev, 1);
  194. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  195. rtl8180_handle_tx(dev, 0);
  196. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  197. rtl8180_handle_rx(dev);
  198. spin_unlock(&priv->lock);
  199. return IRQ_HANDLED;
  200. }
  201. static int rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  202. {
  203. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  204. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  205. struct rtl8180_priv *priv = dev->priv;
  206. struct rtl8180_tx_ring *ring;
  207. struct rtl8180_tx_desc *entry;
  208. unsigned long flags;
  209. unsigned int idx, prio;
  210. dma_addr_t mapping;
  211. u32 tx_flags;
  212. u8 rc_flags;
  213. u16 plcp_len = 0;
  214. __le16 rts_duration = 0;
  215. prio = skb_get_queue_mapping(skb);
  216. ring = &priv->tx_ring[prio];
  217. mapping = pci_map_single(priv->pdev, skb->data,
  218. skb->len, PCI_DMA_TODEVICE);
  219. tx_flags = RTL818X_TX_DESC_FLAG_OWN | RTL818X_TX_DESC_FLAG_FS |
  220. RTL818X_TX_DESC_FLAG_LS |
  221. (ieee80211_get_tx_rate(dev, info)->hw_value << 24) |
  222. skb->len;
  223. if (priv->r8185)
  224. tx_flags |= RTL818X_TX_DESC_FLAG_DMA |
  225. RTL818X_TX_DESC_FLAG_NO_ENC;
  226. rc_flags = info->control.rates[0].flags;
  227. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  228. tx_flags |= RTL818X_TX_DESC_FLAG_RTS;
  229. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  230. } else if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  231. tx_flags |= RTL818X_TX_DESC_FLAG_CTS;
  232. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  233. }
  234. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  235. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  236. info);
  237. if (!priv->r8185) {
  238. unsigned int remainder;
  239. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  240. (ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  241. remainder = (16 * (skb->len + 4)) %
  242. ((ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  243. if (remainder <= 6)
  244. plcp_len |= 1 << 15;
  245. }
  246. spin_lock_irqsave(&priv->lock, flags);
  247. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  248. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  249. priv->seqno += 0x10;
  250. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  251. hdr->seq_ctrl |= cpu_to_le16(priv->seqno);
  252. }
  253. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  254. entry = &ring->desc[idx];
  255. entry->rts_duration = rts_duration;
  256. entry->plcp_len = cpu_to_le16(plcp_len);
  257. entry->tx_buf = cpu_to_le32(mapping);
  258. entry->frame_len = cpu_to_le32(skb->len);
  259. entry->flags2 = info->control.rates[1].idx >= 0 ?
  260. ieee80211_get_alt_retry_rate(dev, info, 0)->bitrate << 4 : 0;
  261. entry->retry_limit = info->control.rates[0].count;
  262. entry->flags = cpu_to_le32(tx_flags);
  263. __skb_queue_tail(&ring->queue, skb);
  264. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  265. ieee80211_stop_queue(dev, prio);
  266. spin_unlock_irqrestore(&priv->lock, flags);
  267. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  268. return 0;
  269. }
  270. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  271. {
  272. u8 reg;
  273. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  274. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  275. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  276. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  277. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  278. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  279. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  280. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  281. }
  282. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  283. {
  284. struct rtl8180_priv *priv = dev->priv;
  285. u16 reg;
  286. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  287. rtl818x_ioread8(priv, &priv->map->CMD);
  288. msleep(10);
  289. /* reset */
  290. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  291. rtl818x_ioread8(priv, &priv->map->CMD);
  292. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  293. reg &= (1 << 1);
  294. reg |= RTL818X_CMD_RESET;
  295. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  296. rtl818x_ioread8(priv, &priv->map->CMD);
  297. msleep(200);
  298. /* check success of reset */
  299. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  300. wiphy_err(dev->wiphy, "reset timeout!\n");
  301. return -ETIMEDOUT;
  302. }
  303. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  304. rtl818x_ioread8(priv, &priv->map->CMD);
  305. msleep(200);
  306. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  307. /* For cardbus */
  308. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  309. reg |= 1 << 1;
  310. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  311. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  312. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  313. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  314. }
  315. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  316. if (!priv->r8185)
  317. rtl8180_set_anaparam(priv, priv->anaparam);
  318. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  319. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  320. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  321. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  322. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  323. /* TODO: necessary? specs indicate not */
  324. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  325. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  326. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  327. if (priv->r8185) {
  328. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  329. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  330. }
  331. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  332. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  333. /* TODO: turn off hw wep on rtl8180 */
  334. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  335. if (priv->r8185) {
  336. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  337. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  338. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  339. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  340. /* TODO: set ClkRun enable? necessary? */
  341. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  342. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  343. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  344. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  345. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  346. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  347. } else {
  348. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  349. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  350. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  351. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  352. }
  353. priv->rf->init(dev);
  354. if (priv->r8185)
  355. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  356. return 0;
  357. }
  358. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  359. {
  360. struct rtl8180_priv *priv = dev->priv;
  361. struct rtl8180_rx_desc *entry;
  362. int i;
  363. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  364. sizeof(*priv->rx_ring) * 32,
  365. &priv->rx_ring_dma);
  366. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  367. wiphy_err(dev->wiphy, "cannot allocate rx ring\n");
  368. return -ENOMEM;
  369. }
  370. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  371. priv->rx_idx = 0;
  372. for (i = 0; i < 32; i++) {
  373. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  374. dma_addr_t *mapping;
  375. entry = &priv->rx_ring[i];
  376. if (!skb)
  377. return 0;
  378. priv->rx_buf[i] = skb;
  379. mapping = (dma_addr_t *)skb->cb;
  380. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  381. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  382. entry->rx_buf = cpu_to_le32(*mapping);
  383. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  384. MAX_RX_SIZE);
  385. }
  386. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  387. return 0;
  388. }
  389. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  390. {
  391. struct rtl8180_priv *priv = dev->priv;
  392. int i;
  393. for (i = 0; i < 32; i++) {
  394. struct sk_buff *skb = priv->rx_buf[i];
  395. if (!skb)
  396. continue;
  397. pci_unmap_single(priv->pdev,
  398. *((dma_addr_t *)skb->cb),
  399. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  400. kfree_skb(skb);
  401. }
  402. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  403. priv->rx_ring, priv->rx_ring_dma);
  404. priv->rx_ring = NULL;
  405. }
  406. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  407. unsigned int prio, unsigned int entries)
  408. {
  409. struct rtl8180_priv *priv = dev->priv;
  410. struct rtl8180_tx_desc *ring;
  411. dma_addr_t dma;
  412. int i;
  413. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  414. if (!ring || (unsigned long)ring & 0xFF) {
  415. wiphy_err(dev->wiphy, "cannot allocate tx ring (prio = %d)\n",
  416. prio);
  417. return -ENOMEM;
  418. }
  419. memset(ring, 0, sizeof(*ring)*entries);
  420. priv->tx_ring[prio].desc = ring;
  421. priv->tx_ring[prio].dma = dma;
  422. priv->tx_ring[prio].idx = 0;
  423. priv->tx_ring[prio].entries = entries;
  424. skb_queue_head_init(&priv->tx_ring[prio].queue);
  425. for (i = 0; i < entries; i++)
  426. ring[i].next_tx_desc =
  427. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  428. return 0;
  429. }
  430. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  431. {
  432. struct rtl8180_priv *priv = dev->priv;
  433. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  434. while (skb_queue_len(&ring->queue)) {
  435. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  436. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  437. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  438. skb->len, PCI_DMA_TODEVICE);
  439. kfree_skb(skb);
  440. ring->idx = (ring->idx + 1) % ring->entries;
  441. }
  442. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  443. ring->desc, ring->dma);
  444. ring->desc = NULL;
  445. }
  446. static int rtl8180_start(struct ieee80211_hw *dev)
  447. {
  448. struct rtl8180_priv *priv = dev->priv;
  449. int ret, i;
  450. u32 reg;
  451. ret = rtl8180_init_rx_ring(dev);
  452. if (ret)
  453. return ret;
  454. for (i = 0; i < 4; i++)
  455. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  456. goto err_free_rings;
  457. ret = rtl8180_init_hw(dev);
  458. if (ret)
  459. goto err_free_rings;
  460. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  461. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  462. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  463. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  464. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  465. ret = request_irq(priv->pdev->irq, rtl8180_interrupt,
  466. IRQF_SHARED, KBUILD_MODNAME, dev);
  467. if (ret) {
  468. wiphy_err(dev->wiphy, "failed to register irq handler\n");
  469. goto err_free_rings;
  470. }
  471. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  472. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  473. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  474. reg = RTL818X_RX_CONF_ONLYERLPKT |
  475. RTL818X_RX_CONF_RX_AUTORESETPHY |
  476. RTL818X_RX_CONF_MGMT |
  477. RTL818X_RX_CONF_DATA |
  478. (7 << 8 /* MAX RX DMA */) |
  479. RTL818X_RX_CONF_BROADCAST |
  480. RTL818X_RX_CONF_NICMAC;
  481. if (priv->r8185)
  482. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  483. else {
  484. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  485. ? RTL818X_RX_CONF_CSDM1 : 0;
  486. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  487. ? RTL818X_RX_CONF_CSDM2 : 0;
  488. }
  489. priv->rx_conf = reg;
  490. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  491. if (priv->r8185) {
  492. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  493. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  494. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  495. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  496. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  497. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  498. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  499. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  500. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  501. /* disable early TX */
  502. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  503. }
  504. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  505. reg |= (6 << 21 /* MAX TX DMA */) |
  506. RTL818X_TX_CONF_NO_ICV;
  507. if (priv->r8185)
  508. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  509. else
  510. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  511. /* different meaning, same value on both rtl8185 and rtl8180 */
  512. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  513. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  514. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  515. reg |= RTL818X_CMD_RX_ENABLE;
  516. reg |= RTL818X_CMD_TX_ENABLE;
  517. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  518. return 0;
  519. err_free_rings:
  520. rtl8180_free_rx_ring(dev);
  521. for (i = 0; i < 4; i++)
  522. if (priv->tx_ring[i].desc)
  523. rtl8180_free_tx_ring(dev, i);
  524. return ret;
  525. }
  526. static void rtl8180_stop(struct ieee80211_hw *dev)
  527. {
  528. struct rtl8180_priv *priv = dev->priv;
  529. u8 reg;
  530. int i;
  531. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  532. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  533. reg &= ~RTL818X_CMD_TX_ENABLE;
  534. reg &= ~RTL818X_CMD_RX_ENABLE;
  535. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  536. priv->rf->stop(dev);
  537. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  538. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  539. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  540. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  541. free_irq(priv->pdev->irq, dev);
  542. rtl8180_free_rx_ring(dev);
  543. for (i = 0; i < 4; i++)
  544. rtl8180_free_tx_ring(dev, i);
  545. }
  546. static u64 rtl8180_get_tsf(struct ieee80211_hw *dev)
  547. {
  548. struct rtl8180_priv *priv = dev->priv;
  549. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  550. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  551. }
  552. static void rtl8180_beacon_work(struct work_struct *work)
  553. {
  554. struct rtl8180_vif *vif_priv =
  555. container_of(work, struct rtl8180_vif, beacon_work.work);
  556. struct ieee80211_vif *vif =
  557. container_of((void *)vif_priv, struct ieee80211_vif, drv_priv);
  558. struct ieee80211_hw *dev = vif_priv->dev;
  559. struct ieee80211_mgmt *mgmt;
  560. struct sk_buff *skb;
  561. int err = 0;
  562. /* don't overflow the tx ring */
  563. if (ieee80211_queue_stopped(dev, 0))
  564. goto resched;
  565. /* grab a fresh beacon */
  566. skb = ieee80211_beacon_get(dev, vif);
  567. /*
  568. * update beacon timestamp w/ TSF value
  569. * TODO: make hardware update beacon timestamp
  570. */
  571. mgmt = (struct ieee80211_mgmt *)skb->data;
  572. mgmt->u.beacon.timestamp = cpu_to_le64(rtl8180_get_tsf(dev));
  573. /* TODO: use actual beacon queue */
  574. skb_set_queue_mapping(skb, 0);
  575. err = rtl8180_tx(dev, skb);
  576. WARN_ON(err);
  577. resched:
  578. /*
  579. * schedule next beacon
  580. * TODO: use hardware support for beacon timing
  581. */
  582. schedule_delayed_work(&vif_priv->beacon_work,
  583. usecs_to_jiffies(1024 * vif->bss_conf.beacon_int));
  584. }
  585. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  586. struct ieee80211_vif *vif)
  587. {
  588. struct rtl8180_priv *priv = dev->priv;
  589. struct rtl8180_vif *vif_priv;
  590. /*
  591. * We only support one active interface at a time.
  592. */
  593. if (priv->vif)
  594. return -EBUSY;
  595. switch (vif->type) {
  596. case NL80211_IFTYPE_STATION:
  597. case NL80211_IFTYPE_ADHOC:
  598. break;
  599. default:
  600. return -EOPNOTSUPP;
  601. }
  602. priv->vif = vif;
  603. /* Initialize driver private area */
  604. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  605. vif_priv->dev = dev;
  606. INIT_DELAYED_WORK(&vif_priv->beacon_work, rtl8180_beacon_work);
  607. vif_priv->enable_beacon = false;
  608. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  609. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  610. le32_to_cpu(*(__le32 *)vif->addr));
  611. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  612. le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  613. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  614. return 0;
  615. }
  616. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  617. struct ieee80211_vif *vif)
  618. {
  619. struct rtl8180_priv *priv = dev->priv;
  620. priv->vif = NULL;
  621. }
  622. static int rtl8180_config(struct ieee80211_hw *dev, u32 changed)
  623. {
  624. struct rtl8180_priv *priv = dev->priv;
  625. struct ieee80211_conf *conf = &dev->conf;
  626. priv->rf->set_chan(dev, conf);
  627. return 0;
  628. }
  629. static void rtl8180_bss_info_changed(struct ieee80211_hw *dev,
  630. struct ieee80211_vif *vif,
  631. struct ieee80211_bss_conf *info,
  632. u32 changed)
  633. {
  634. struct rtl8180_priv *priv = dev->priv;
  635. struct rtl8180_vif *vif_priv;
  636. int i;
  637. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  638. if (changed & BSS_CHANGED_BSSID) {
  639. for (i = 0; i < ETH_ALEN; i++)
  640. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  641. info->bssid[i]);
  642. if (is_valid_ether_addr(info->bssid))
  643. rtl818x_iowrite8(priv, &priv->map->MSR,
  644. RTL818X_MSR_INFRA);
  645. else
  646. rtl818x_iowrite8(priv, &priv->map->MSR,
  647. RTL818X_MSR_NO_LINK);
  648. }
  649. if (changed & BSS_CHANGED_ERP_SLOT && priv->rf->conf_erp)
  650. priv->rf->conf_erp(dev, info);
  651. if (changed & BSS_CHANGED_BEACON_ENABLED)
  652. vif_priv->enable_beacon = info->enable_beacon;
  653. if (changed & (BSS_CHANGED_BEACON_ENABLED | BSS_CHANGED_BEACON)) {
  654. cancel_delayed_work_sync(&vif_priv->beacon_work);
  655. if (vif_priv->enable_beacon)
  656. schedule_work(&vif_priv->beacon_work.work);
  657. }
  658. }
  659. static u64 rtl8180_prepare_multicast(struct ieee80211_hw *dev,
  660. struct netdev_hw_addr_list *mc_list)
  661. {
  662. return netdev_hw_addr_list_count(mc_list);
  663. }
  664. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  665. unsigned int changed_flags,
  666. unsigned int *total_flags,
  667. u64 multicast)
  668. {
  669. struct rtl8180_priv *priv = dev->priv;
  670. if (changed_flags & FIF_FCSFAIL)
  671. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  672. if (changed_flags & FIF_CONTROL)
  673. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  674. if (changed_flags & FIF_OTHER_BSS)
  675. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  676. if (*total_flags & FIF_ALLMULTI || multicast > 0)
  677. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  678. else
  679. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  680. *total_flags = 0;
  681. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  682. *total_flags |= FIF_FCSFAIL;
  683. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  684. *total_flags |= FIF_CONTROL;
  685. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  686. *total_flags |= FIF_OTHER_BSS;
  687. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  688. *total_flags |= FIF_ALLMULTI;
  689. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  690. }
  691. static const struct ieee80211_ops rtl8180_ops = {
  692. .tx = rtl8180_tx,
  693. .start = rtl8180_start,
  694. .stop = rtl8180_stop,
  695. .add_interface = rtl8180_add_interface,
  696. .remove_interface = rtl8180_remove_interface,
  697. .config = rtl8180_config,
  698. .bss_info_changed = rtl8180_bss_info_changed,
  699. .prepare_multicast = rtl8180_prepare_multicast,
  700. .configure_filter = rtl8180_configure_filter,
  701. .get_tsf = rtl8180_get_tsf,
  702. };
  703. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  704. {
  705. struct ieee80211_hw *dev = eeprom->data;
  706. struct rtl8180_priv *priv = dev->priv;
  707. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  708. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  709. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  710. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  711. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  712. }
  713. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  714. {
  715. struct ieee80211_hw *dev = eeprom->data;
  716. struct rtl8180_priv *priv = dev->priv;
  717. u8 reg = 2 << 6;
  718. if (eeprom->reg_data_in)
  719. reg |= RTL818X_EEPROM_CMD_WRITE;
  720. if (eeprom->reg_data_out)
  721. reg |= RTL818X_EEPROM_CMD_READ;
  722. if (eeprom->reg_data_clock)
  723. reg |= RTL818X_EEPROM_CMD_CK;
  724. if (eeprom->reg_chip_select)
  725. reg |= RTL818X_EEPROM_CMD_CS;
  726. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  727. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  728. udelay(10);
  729. }
  730. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  731. const struct pci_device_id *id)
  732. {
  733. struct ieee80211_hw *dev;
  734. struct rtl8180_priv *priv;
  735. unsigned long mem_addr, mem_len;
  736. unsigned int io_addr, io_len;
  737. int err, i;
  738. struct eeprom_93cx6 eeprom;
  739. const char *chip_name, *rf_name = NULL;
  740. u32 reg;
  741. u16 eeprom_val;
  742. u8 mac_addr[ETH_ALEN];
  743. err = pci_enable_device(pdev);
  744. if (err) {
  745. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  746. pci_name(pdev));
  747. return err;
  748. }
  749. err = pci_request_regions(pdev, KBUILD_MODNAME);
  750. if (err) {
  751. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  752. pci_name(pdev));
  753. return err;
  754. }
  755. io_addr = pci_resource_start(pdev, 0);
  756. io_len = pci_resource_len(pdev, 0);
  757. mem_addr = pci_resource_start(pdev, 1);
  758. mem_len = pci_resource_len(pdev, 1);
  759. if (mem_len < sizeof(struct rtl818x_csr) ||
  760. io_len < sizeof(struct rtl818x_csr)) {
  761. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  762. pci_name(pdev));
  763. err = -ENOMEM;
  764. goto err_free_reg;
  765. }
  766. if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) ||
  767. (err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  768. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  769. pci_name(pdev));
  770. goto err_free_reg;
  771. }
  772. pci_set_master(pdev);
  773. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  774. if (!dev) {
  775. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  776. pci_name(pdev));
  777. err = -ENOMEM;
  778. goto err_free_reg;
  779. }
  780. priv = dev->priv;
  781. priv->pdev = pdev;
  782. dev->max_rates = 2;
  783. SET_IEEE80211_DEV(dev, &pdev->dev);
  784. pci_set_drvdata(pdev, dev);
  785. priv->map = pci_iomap(pdev, 1, mem_len);
  786. if (!priv->map)
  787. priv->map = pci_iomap(pdev, 0, io_len);
  788. if (!priv->map) {
  789. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  790. pci_name(pdev));
  791. goto err_free_dev;
  792. }
  793. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  794. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  795. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  796. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  797. priv->band.band = IEEE80211_BAND_2GHZ;
  798. priv->band.channels = priv->channels;
  799. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  800. priv->band.bitrates = priv->rates;
  801. priv->band.n_bitrates = 4;
  802. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  803. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  804. IEEE80211_HW_RX_INCLUDES_FCS |
  805. IEEE80211_HW_SIGNAL_UNSPEC;
  806. dev->vif_data_size = sizeof(struct rtl8180_vif);
  807. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION) |
  808. BIT(NL80211_IFTYPE_ADHOC);
  809. dev->queues = 1;
  810. dev->max_signal = 65;
  811. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  812. reg &= RTL818X_TX_CONF_HWVER_MASK;
  813. switch (reg) {
  814. case RTL818X_TX_CONF_R8180_ABCD:
  815. chip_name = "RTL8180";
  816. break;
  817. case RTL818X_TX_CONF_R8180_F:
  818. chip_name = "RTL8180vF";
  819. break;
  820. case RTL818X_TX_CONF_R8185_ABC:
  821. chip_name = "RTL8185";
  822. break;
  823. case RTL818X_TX_CONF_R8185_D:
  824. chip_name = "RTL8185vD";
  825. break;
  826. default:
  827. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  828. pci_name(pdev), reg >> 25);
  829. goto err_iounmap;
  830. }
  831. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  832. if (priv->r8185) {
  833. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  834. pci_try_set_mwi(pdev);
  835. }
  836. eeprom.data = dev;
  837. eeprom.register_read = rtl8180_eeprom_register_read;
  838. eeprom.register_write = rtl8180_eeprom_register_write;
  839. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  840. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  841. else
  842. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  843. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  844. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  845. udelay(10);
  846. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  847. eeprom_val &= 0xFF;
  848. switch (eeprom_val) {
  849. case 1: rf_name = "Intersil";
  850. break;
  851. case 2: rf_name = "RFMD";
  852. break;
  853. case 3: priv->rf = &sa2400_rf_ops;
  854. break;
  855. case 4: priv->rf = &max2820_rf_ops;
  856. break;
  857. case 5: priv->rf = &grf5101_rf_ops;
  858. break;
  859. case 9: priv->rf = rtl8180_detect_rf(dev);
  860. break;
  861. case 10:
  862. rf_name = "RTL8255";
  863. break;
  864. default:
  865. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  866. pci_name(pdev), eeprom_val);
  867. goto err_iounmap;
  868. }
  869. if (!priv->rf) {
  870. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  871. pci_name(pdev), rf_name);
  872. goto err_iounmap;
  873. }
  874. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  875. priv->csthreshold = eeprom_val >> 8;
  876. if (!priv->r8185) {
  877. __le32 anaparam;
  878. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  879. priv->anaparam = le32_to_cpu(anaparam);
  880. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  881. }
  882. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)mac_addr, 3);
  883. if (!is_valid_ether_addr(mac_addr)) {
  884. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  885. " randomly generated MAC addr\n", pci_name(pdev));
  886. random_ether_addr(mac_addr);
  887. }
  888. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  889. /* CCK TX power */
  890. for (i = 0; i < 14; i += 2) {
  891. u16 txpwr;
  892. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  893. priv->channels[i].hw_value = txpwr & 0xFF;
  894. priv->channels[i + 1].hw_value = txpwr >> 8;
  895. }
  896. /* OFDM TX power */
  897. if (priv->r8185) {
  898. for (i = 0; i < 14; i += 2) {
  899. u16 txpwr;
  900. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  901. priv->channels[i].hw_value |= (txpwr & 0xFF) << 8;
  902. priv->channels[i + 1].hw_value |= txpwr & 0xFF00;
  903. }
  904. }
  905. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  906. spin_lock_init(&priv->lock);
  907. err = ieee80211_register_hw(dev);
  908. if (err) {
  909. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  910. pci_name(pdev));
  911. goto err_iounmap;
  912. }
  913. wiphy_info(dev->wiphy, "hwaddr %pm, %s + %s\n",
  914. mac_addr, chip_name, priv->rf->name);
  915. return 0;
  916. err_iounmap:
  917. iounmap(priv->map);
  918. err_free_dev:
  919. pci_set_drvdata(pdev, NULL);
  920. ieee80211_free_hw(dev);
  921. err_free_reg:
  922. pci_release_regions(pdev);
  923. pci_disable_device(pdev);
  924. return err;
  925. }
  926. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  927. {
  928. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  929. struct rtl8180_priv *priv;
  930. if (!dev)
  931. return;
  932. ieee80211_unregister_hw(dev);
  933. priv = dev->priv;
  934. pci_iounmap(pdev, priv->map);
  935. pci_release_regions(pdev);
  936. pci_disable_device(pdev);
  937. ieee80211_free_hw(dev);
  938. }
  939. #ifdef CONFIG_PM
  940. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  941. {
  942. pci_save_state(pdev);
  943. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  944. return 0;
  945. }
  946. static int rtl8180_resume(struct pci_dev *pdev)
  947. {
  948. pci_set_power_state(pdev, PCI_D0);
  949. pci_restore_state(pdev);
  950. return 0;
  951. }
  952. #endif /* CONFIG_PM */
  953. static struct pci_driver rtl8180_driver = {
  954. .name = KBUILD_MODNAME,
  955. .id_table = rtl8180_table,
  956. .probe = rtl8180_probe,
  957. .remove = __devexit_p(rtl8180_remove),
  958. #ifdef CONFIG_PM
  959. .suspend = rtl8180_suspend,
  960. .resume = rtl8180_resume,
  961. #endif /* CONFIG_PM */
  962. };
  963. static int __init rtl8180_init(void)
  964. {
  965. return pci_register_driver(&rtl8180_driver);
  966. }
  967. static void __exit rtl8180_exit(void)
  968. {
  969. pci_unregister_driver(&rtl8180_driver);
  970. }
  971. module_init(rtl8180_init);
  972. module_exit(rtl8180_exit);