iwl-agn.c 129 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/slab.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/delay.h>
  37. #include <linux/sched.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/netdevice.h>
  40. #include <linux/wireless.h>
  41. #include <linux/firmware.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/if_arp.h>
  44. #include <net/mac80211.h>
  45. #include <asm/div64.h>
  46. #define DRV_NAME "iwlagn"
  47. #include "iwl-eeprom.h"
  48. #include "iwl-dev.h"
  49. #include "iwl-core.h"
  50. #include "iwl-io.h"
  51. #include "iwl-helpers.h"
  52. #include "iwl-sta.h"
  53. #include "iwl-calib.h"
  54. #include "iwl-agn.h"
  55. /******************************************************************************
  56. *
  57. * module boiler plate
  58. *
  59. ******************************************************************************/
  60. /*
  61. * module name, copyright, version, etc.
  62. */
  63. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  64. #ifdef CONFIG_IWLWIFI_DEBUG
  65. #define VD "d"
  66. #else
  67. #define VD
  68. #endif
  69. #define DRV_VERSION IWLWIFI_VERSION VD
  70. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  71. MODULE_VERSION(DRV_VERSION);
  72. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  73. MODULE_LICENSE("GPL");
  74. MODULE_ALIAS("iwl4965");
  75. /**
  76. * iwl_commit_rxon - commit staging_rxon to hardware
  77. *
  78. * The RXON command in staging_rxon is committed to the hardware and
  79. * the active_rxon structure is updated with the new data. This
  80. * function correctly transitions out of the RXON_ASSOC_MSK state if
  81. * a HW tune is required based on the RXON structure changes.
  82. */
  83. int iwl_commit_rxon(struct iwl_priv *priv)
  84. {
  85. /* cast away the const for active_rxon in this function */
  86. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  87. int ret;
  88. bool new_assoc =
  89. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  90. if (!iwl_is_alive(priv))
  91. return -EBUSY;
  92. /* always get timestamp with Rx frame */
  93. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  94. ret = iwl_check_rxon_cmd(priv);
  95. if (ret) {
  96. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  97. return -EINVAL;
  98. }
  99. /*
  100. * receive commit_rxon request
  101. * abort any previous channel switch if still in process
  102. */
  103. if (priv->switch_rxon.switch_in_progress &&
  104. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  105. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  106. le16_to_cpu(priv->switch_rxon.channel));
  107. iwl_chswitch_done(priv, false);
  108. }
  109. /* If we don't need to send a full RXON, we can use
  110. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  111. * and other flags for the current radio configuration. */
  112. if (!iwl_full_rxon_required(priv)) {
  113. ret = iwl_send_rxon_assoc(priv);
  114. if (ret) {
  115. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  116. return ret;
  117. }
  118. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  119. iwl_print_rx_config_cmd(priv);
  120. return 0;
  121. }
  122. /* If we are currently associated and the new config requires
  123. * an RXON_ASSOC and the new config wants the associated mask enabled,
  124. * we must clear the associated from the active configuration
  125. * before we apply the new config */
  126. if (iwl_is_associated(priv) && new_assoc) {
  127. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  128. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  129. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  130. sizeof(struct iwl_rxon_cmd),
  131. &priv->active_rxon);
  132. /* If the mask clearing failed then we set
  133. * active_rxon back to what it was previously */
  134. if (ret) {
  135. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  136. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  137. return ret;
  138. }
  139. iwl_clear_ucode_stations(priv);
  140. iwl_restore_stations(priv);
  141. ret = iwl_restore_default_wep_keys(priv);
  142. if (ret) {
  143. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  144. return ret;
  145. }
  146. }
  147. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  148. "* with%s RXON_FILTER_ASSOC_MSK\n"
  149. "* channel = %d\n"
  150. "* bssid = %pM\n",
  151. (new_assoc ? "" : "out"),
  152. le16_to_cpu(priv->staging_rxon.channel),
  153. priv->staging_rxon.bssid_addr);
  154. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  155. /* Apply the new configuration
  156. * RXON unassoc clears the station table in uCode so restoration of
  157. * stations is needed after it (the RXON command) completes
  158. */
  159. if (!new_assoc) {
  160. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  161. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  162. if (ret) {
  163. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  164. return ret;
  165. }
  166. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  167. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  168. iwl_clear_ucode_stations(priv);
  169. iwl_restore_stations(priv);
  170. ret = iwl_restore_default_wep_keys(priv);
  171. if (ret) {
  172. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  173. return ret;
  174. }
  175. }
  176. priv->start_calib = 0;
  177. if (new_assoc) {
  178. /*
  179. * allow CTS-to-self if possible for new association.
  180. * this is relevant only for 5000 series and up,
  181. * but will not damage 4965
  182. */
  183. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  184. /* Apply the new configuration
  185. * RXON assoc doesn't clear the station table in uCode,
  186. */
  187. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  188. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  189. if (ret) {
  190. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  191. return ret;
  192. }
  193. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  194. }
  195. iwl_print_rx_config_cmd(priv);
  196. iwl_init_sensitivity(priv);
  197. /* If we issue a new RXON command which required a tune then we must
  198. * send a new TXPOWER command or we won't be able to Tx any frames */
  199. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  200. if (ret) {
  201. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  202. return ret;
  203. }
  204. return 0;
  205. }
  206. void iwl_update_chain_flags(struct iwl_priv *priv)
  207. {
  208. if (priv->cfg->ops->hcmd->set_rxon_chain)
  209. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  210. iwlcore_commit_rxon(priv);
  211. }
  212. static void iwl_clear_free_frames(struct iwl_priv *priv)
  213. {
  214. struct list_head *element;
  215. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  216. priv->frames_count);
  217. while (!list_empty(&priv->free_frames)) {
  218. element = priv->free_frames.next;
  219. list_del(element);
  220. kfree(list_entry(element, struct iwl_frame, list));
  221. priv->frames_count--;
  222. }
  223. if (priv->frames_count) {
  224. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  225. priv->frames_count);
  226. priv->frames_count = 0;
  227. }
  228. }
  229. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  230. {
  231. struct iwl_frame *frame;
  232. struct list_head *element;
  233. if (list_empty(&priv->free_frames)) {
  234. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  235. if (!frame) {
  236. IWL_ERR(priv, "Could not allocate frame!\n");
  237. return NULL;
  238. }
  239. priv->frames_count++;
  240. return frame;
  241. }
  242. element = priv->free_frames.next;
  243. list_del(element);
  244. return list_entry(element, struct iwl_frame, list);
  245. }
  246. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  247. {
  248. memset(frame, 0, sizeof(*frame));
  249. list_add(&frame->list, &priv->free_frames);
  250. }
  251. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  252. struct ieee80211_hdr *hdr,
  253. int left)
  254. {
  255. if (!priv->ibss_beacon)
  256. return 0;
  257. if (priv->ibss_beacon->len > left)
  258. return 0;
  259. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  260. return priv->ibss_beacon->len;
  261. }
  262. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  263. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  264. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  265. u8 *beacon, u32 frame_size)
  266. {
  267. u16 tim_idx;
  268. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  269. /*
  270. * The index is relative to frame start but we start looking at the
  271. * variable-length part of the beacon.
  272. */
  273. tim_idx = mgmt->u.beacon.variable - beacon;
  274. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  275. while ((tim_idx < (frame_size - 2)) &&
  276. (beacon[tim_idx] != WLAN_EID_TIM))
  277. tim_idx += beacon[tim_idx+1] + 2;
  278. /* If TIM field was found, set variables */
  279. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  280. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  281. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  282. } else
  283. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  284. }
  285. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  286. struct iwl_frame *frame)
  287. {
  288. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  289. u32 frame_size;
  290. u32 rate_flags;
  291. u32 rate;
  292. /*
  293. * We have to set up the TX command, the TX Beacon command, and the
  294. * beacon contents.
  295. */
  296. /* Initialize memory */
  297. tx_beacon_cmd = &frame->u.beacon;
  298. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  299. /* Set up TX beacon contents */
  300. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  301. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  302. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  303. return 0;
  304. /* Set up TX command fields */
  305. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  306. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  307. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  308. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  309. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  310. /* Set up TX beacon command fields */
  311. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  312. frame_size);
  313. /* Set up packet rate and flags */
  314. rate = iwl_rate_get_lowest_plcp(priv);
  315. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  316. priv->hw_params.valid_tx_ant);
  317. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  318. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  319. rate_flags |= RATE_MCS_CCK_MSK;
  320. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  321. rate_flags);
  322. return sizeof(*tx_beacon_cmd) + frame_size;
  323. }
  324. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  325. {
  326. struct iwl_frame *frame;
  327. unsigned int frame_size;
  328. int rc;
  329. frame = iwl_get_free_frame(priv);
  330. if (!frame) {
  331. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  332. "command.\n");
  333. return -ENOMEM;
  334. }
  335. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  336. if (!frame_size) {
  337. IWL_ERR(priv, "Error configuring the beacon command\n");
  338. iwl_free_frame(priv, frame);
  339. return -EINVAL;
  340. }
  341. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  342. &frame->u.cmd[0]);
  343. iwl_free_frame(priv, frame);
  344. return rc;
  345. }
  346. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  347. {
  348. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  349. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  350. if (sizeof(dma_addr_t) > sizeof(u32))
  351. addr |=
  352. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  353. return addr;
  354. }
  355. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  356. {
  357. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  358. return le16_to_cpu(tb->hi_n_len) >> 4;
  359. }
  360. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  361. dma_addr_t addr, u16 len)
  362. {
  363. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  364. u16 hi_n_len = len << 4;
  365. put_unaligned_le32(addr, &tb->lo);
  366. if (sizeof(dma_addr_t) > sizeof(u32))
  367. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  368. tb->hi_n_len = cpu_to_le16(hi_n_len);
  369. tfd->num_tbs = idx + 1;
  370. }
  371. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  372. {
  373. return tfd->num_tbs & 0x1f;
  374. }
  375. /**
  376. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  377. * @priv - driver private data
  378. * @txq - tx queue
  379. *
  380. * Does NOT advance any TFD circular buffer read/write indexes
  381. * Does NOT free the TFD itself (which is within circular buffer)
  382. */
  383. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  384. {
  385. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  386. struct iwl_tfd *tfd;
  387. struct pci_dev *dev = priv->pci_dev;
  388. int index = txq->q.read_ptr;
  389. int i;
  390. int num_tbs;
  391. tfd = &tfd_tmp[index];
  392. /* Sanity check on number of chunks */
  393. num_tbs = iwl_tfd_get_num_tbs(tfd);
  394. if (num_tbs >= IWL_NUM_OF_TBS) {
  395. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  396. /* @todo issue fatal error, it is quite serious situation */
  397. return;
  398. }
  399. /* Unmap tx_cmd */
  400. if (num_tbs)
  401. pci_unmap_single(dev,
  402. dma_unmap_addr(&txq->meta[index], mapping),
  403. dma_unmap_len(&txq->meta[index], len),
  404. PCI_DMA_BIDIRECTIONAL);
  405. /* Unmap chunks, if any. */
  406. for (i = 1; i < num_tbs; i++)
  407. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  408. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  409. /* free SKB */
  410. if (txq->txb) {
  411. struct sk_buff *skb;
  412. skb = txq->txb[txq->q.read_ptr].skb;
  413. /* can be called from irqs-disabled context */
  414. if (skb) {
  415. dev_kfree_skb_any(skb);
  416. txq->txb[txq->q.read_ptr].skb = NULL;
  417. }
  418. }
  419. }
  420. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  421. struct iwl_tx_queue *txq,
  422. dma_addr_t addr, u16 len,
  423. u8 reset, u8 pad)
  424. {
  425. struct iwl_queue *q;
  426. struct iwl_tfd *tfd, *tfd_tmp;
  427. u32 num_tbs;
  428. q = &txq->q;
  429. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  430. tfd = &tfd_tmp[q->write_ptr];
  431. if (reset)
  432. memset(tfd, 0, sizeof(*tfd));
  433. num_tbs = iwl_tfd_get_num_tbs(tfd);
  434. /* Each TFD can point to a maximum 20 Tx buffers */
  435. if (num_tbs >= IWL_NUM_OF_TBS) {
  436. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  437. IWL_NUM_OF_TBS);
  438. return -EINVAL;
  439. }
  440. BUG_ON(addr & ~DMA_BIT_MASK(36));
  441. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  442. IWL_ERR(priv, "Unaligned address = %llx\n",
  443. (unsigned long long)addr);
  444. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  445. return 0;
  446. }
  447. /*
  448. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  449. * given Tx queue, and enable the DMA channel used for that queue.
  450. *
  451. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  452. * channels supported in hardware.
  453. */
  454. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  455. struct iwl_tx_queue *txq)
  456. {
  457. int txq_id = txq->q.id;
  458. /* Circular buffer (TFD queue in DRAM) physical base address */
  459. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  460. txq->q.dma_addr >> 8);
  461. return 0;
  462. }
  463. /******************************************************************************
  464. *
  465. * Generic RX handler implementations
  466. *
  467. ******************************************************************************/
  468. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  469. struct iwl_rx_mem_buffer *rxb)
  470. {
  471. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  472. struct iwl_alive_resp *palive;
  473. struct delayed_work *pwork;
  474. palive = &pkt->u.alive_frame;
  475. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  476. "0x%01X 0x%01X\n",
  477. palive->is_valid, palive->ver_type,
  478. palive->ver_subtype);
  479. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  480. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  481. memcpy(&priv->card_alive_init,
  482. &pkt->u.alive_frame,
  483. sizeof(struct iwl_init_alive_resp));
  484. pwork = &priv->init_alive_start;
  485. } else {
  486. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  487. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  488. sizeof(struct iwl_alive_resp));
  489. pwork = &priv->alive_start;
  490. }
  491. /* We delay the ALIVE response by 5ms to
  492. * give the HW RF Kill time to activate... */
  493. if (palive->is_valid == UCODE_VALID_OK)
  494. queue_delayed_work(priv->workqueue, pwork,
  495. msecs_to_jiffies(5));
  496. else
  497. IWL_WARN(priv, "uCode did not respond OK.\n");
  498. }
  499. static void iwl_bg_beacon_update(struct work_struct *work)
  500. {
  501. struct iwl_priv *priv =
  502. container_of(work, struct iwl_priv, beacon_update);
  503. struct sk_buff *beacon;
  504. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  505. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  506. if (!beacon) {
  507. IWL_ERR(priv, "update beacon failed\n");
  508. return;
  509. }
  510. mutex_lock(&priv->mutex);
  511. /* new beacon skb is allocated every time; dispose previous.*/
  512. if (priv->ibss_beacon)
  513. dev_kfree_skb(priv->ibss_beacon);
  514. priv->ibss_beacon = beacon;
  515. mutex_unlock(&priv->mutex);
  516. iwl_send_beacon_cmd(priv);
  517. }
  518. /**
  519. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  520. *
  521. * This callback is provided in order to send a statistics request.
  522. *
  523. * This timer function is continually reset to execute within
  524. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  525. * was received. We need to ensure we receive the statistics in order
  526. * to update the temperature used for calibrating the TXPOWER.
  527. */
  528. static void iwl_bg_statistics_periodic(unsigned long data)
  529. {
  530. struct iwl_priv *priv = (struct iwl_priv *)data;
  531. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  532. return;
  533. /* dont send host command if rf-kill is on */
  534. if (!iwl_is_ready_rf(priv))
  535. return;
  536. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  537. }
  538. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  539. u32 start_idx, u32 num_events,
  540. u32 mode)
  541. {
  542. u32 i;
  543. u32 ptr; /* SRAM byte address of log data */
  544. u32 ev, time, data; /* event log data */
  545. unsigned long reg_flags;
  546. if (mode == 0)
  547. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  548. else
  549. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  550. /* Make sure device is powered up for SRAM reads */
  551. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  552. if (iwl_grab_nic_access(priv)) {
  553. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  554. return;
  555. }
  556. /* Set starting address; reads will auto-increment */
  557. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  558. rmb();
  559. /*
  560. * "time" is actually "data" for mode 0 (no timestamp).
  561. * place event id # at far right for easier visual parsing.
  562. */
  563. for (i = 0; i < num_events; i++) {
  564. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  565. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  566. if (mode == 0) {
  567. trace_iwlwifi_dev_ucode_cont_event(priv,
  568. 0, time, ev);
  569. } else {
  570. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  571. trace_iwlwifi_dev_ucode_cont_event(priv,
  572. time, data, ev);
  573. }
  574. }
  575. /* Allow device to power down */
  576. iwl_release_nic_access(priv);
  577. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  578. }
  579. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  580. {
  581. u32 capacity; /* event log capacity in # entries */
  582. u32 base; /* SRAM byte address of event log header */
  583. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  584. u32 num_wraps; /* # times uCode wrapped to top of log */
  585. u32 next_entry; /* index of next entry to be written by uCode */
  586. if (priv->ucode_type == UCODE_INIT)
  587. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  588. else
  589. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  590. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  591. capacity = iwl_read_targ_mem(priv, base);
  592. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  593. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  594. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  595. } else
  596. return;
  597. if (num_wraps == priv->event_log.num_wraps) {
  598. iwl_print_cont_event_trace(priv,
  599. base, priv->event_log.next_entry,
  600. next_entry - priv->event_log.next_entry,
  601. mode);
  602. priv->event_log.non_wraps_count++;
  603. } else {
  604. if ((num_wraps - priv->event_log.num_wraps) > 1)
  605. priv->event_log.wraps_more_count++;
  606. else
  607. priv->event_log.wraps_once_count++;
  608. trace_iwlwifi_dev_ucode_wrap_event(priv,
  609. num_wraps - priv->event_log.num_wraps,
  610. next_entry, priv->event_log.next_entry);
  611. if (next_entry < priv->event_log.next_entry) {
  612. iwl_print_cont_event_trace(priv, base,
  613. priv->event_log.next_entry,
  614. capacity - priv->event_log.next_entry,
  615. mode);
  616. iwl_print_cont_event_trace(priv, base, 0,
  617. next_entry, mode);
  618. } else {
  619. iwl_print_cont_event_trace(priv, base,
  620. next_entry, capacity - next_entry,
  621. mode);
  622. iwl_print_cont_event_trace(priv, base, 0,
  623. next_entry, mode);
  624. }
  625. }
  626. priv->event_log.num_wraps = num_wraps;
  627. priv->event_log.next_entry = next_entry;
  628. }
  629. /**
  630. * iwl_bg_ucode_trace - Timer callback to log ucode event
  631. *
  632. * The timer is continually set to execute every
  633. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  634. * this function is to perform continuous uCode event logging operation
  635. * if enabled
  636. */
  637. static void iwl_bg_ucode_trace(unsigned long data)
  638. {
  639. struct iwl_priv *priv = (struct iwl_priv *)data;
  640. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  641. return;
  642. if (priv->event_log.ucode_trace) {
  643. iwl_continuous_event_trace(priv);
  644. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  645. mod_timer(&priv->ucode_trace,
  646. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  647. }
  648. }
  649. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  650. struct iwl_rx_mem_buffer *rxb)
  651. {
  652. #ifdef CONFIG_IWLWIFI_DEBUG
  653. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  654. struct iwl4965_beacon_notif *beacon =
  655. (struct iwl4965_beacon_notif *)pkt->u.raw;
  656. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  657. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  658. "tsf %d %d rate %d\n",
  659. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  660. beacon->beacon_notify_hdr.failure_frame,
  661. le32_to_cpu(beacon->ibss_mgr_status),
  662. le32_to_cpu(beacon->high_tsf),
  663. le32_to_cpu(beacon->low_tsf), rate);
  664. #endif
  665. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  666. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  667. queue_work(priv->workqueue, &priv->beacon_update);
  668. }
  669. /* Handle notification from uCode that card's power state is changing
  670. * due to software, hardware, or critical temperature RFKILL */
  671. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  672. struct iwl_rx_mem_buffer *rxb)
  673. {
  674. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  675. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  676. unsigned long status = priv->status;
  677. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  678. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  679. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  680. (flags & CT_CARD_DISABLED) ?
  681. "Reached" : "Not reached");
  682. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  683. CT_CARD_DISABLED)) {
  684. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  685. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  686. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  687. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  688. if (!(flags & RXON_CARD_DISABLED)) {
  689. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  690. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  691. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  692. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  693. }
  694. if (flags & CT_CARD_DISABLED)
  695. iwl_tt_enter_ct_kill(priv);
  696. }
  697. if (!(flags & CT_CARD_DISABLED))
  698. iwl_tt_exit_ct_kill(priv);
  699. if (flags & HW_CARD_DISABLED)
  700. set_bit(STATUS_RF_KILL_HW, &priv->status);
  701. else
  702. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  703. if (!(flags & RXON_CARD_DISABLED))
  704. iwl_scan_cancel(priv);
  705. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  706. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  707. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  708. test_bit(STATUS_RF_KILL_HW, &priv->status));
  709. else
  710. wake_up_interruptible(&priv->wait_command_queue);
  711. }
  712. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  713. {
  714. if (src == IWL_PWR_SRC_VAUX) {
  715. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  716. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  717. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  718. ~APMG_PS_CTRL_MSK_PWR_SRC);
  719. } else {
  720. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  721. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  722. ~APMG_PS_CTRL_MSK_PWR_SRC);
  723. }
  724. return 0;
  725. }
  726. static void iwl_bg_tx_flush(struct work_struct *work)
  727. {
  728. struct iwl_priv *priv =
  729. container_of(work, struct iwl_priv, tx_flush);
  730. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  731. return;
  732. /* do nothing if rf-kill is on */
  733. if (!iwl_is_ready_rf(priv))
  734. return;
  735. if (priv->cfg->ops->lib->txfifo_flush) {
  736. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  737. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  738. }
  739. }
  740. /**
  741. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  742. *
  743. * Setup the RX handlers for each of the reply types sent from the uCode
  744. * to the host.
  745. *
  746. * This function chains into the hardware specific files for them to setup
  747. * any hardware specific handlers as well.
  748. */
  749. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  750. {
  751. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  752. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  753. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  754. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  755. iwl_rx_spectrum_measure_notif;
  756. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  757. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  758. iwl_rx_pm_debug_statistics_notif;
  759. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  760. /*
  761. * The same handler is used for both the REPLY to a discrete
  762. * statistics request from the host as well as for the periodic
  763. * statistics notifications (after received beacons) from the uCode.
  764. */
  765. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  766. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  767. iwl_setup_rx_scan_handlers(priv);
  768. /* status change handler */
  769. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  770. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  771. iwl_rx_missed_beacon_notif;
  772. /* Rx handlers */
  773. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  774. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  775. /* block ack */
  776. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  777. /* Set up hardware specific Rx handlers */
  778. priv->cfg->ops->lib->rx_handler_setup(priv);
  779. }
  780. /**
  781. * iwl_rx_handle - Main entry function for receiving responses from uCode
  782. *
  783. * Uses the priv->rx_handlers callback function array to invoke
  784. * the appropriate handlers, including command responses,
  785. * frame-received notifications, and other notifications.
  786. */
  787. void iwl_rx_handle(struct iwl_priv *priv)
  788. {
  789. struct iwl_rx_mem_buffer *rxb;
  790. struct iwl_rx_packet *pkt;
  791. struct iwl_rx_queue *rxq = &priv->rxq;
  792. u32 r, i;
  793. int reclaim;
  794. unsigned long flags;
  795. u8 fill_rx = 0;
  796. u32 count = 8;
  797. int total_empty;
  798. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  799. * buffer that the driver may process (last buffer filled by ucode). */
  800. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  801. i = rxq->read;
  802. /* Rx interrupt, but nothing sent from uCode */
  803. if (i == r)
  804. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  805. /* calculate total frames need to be restock after handling RX */
  806. total_empty = r - rxq->write_actual;
  807. if (total_empty < 0)
  808. total_empty += RX_QUEUE_SIZE;
  809. if (total_empty > (RX_QUEUE_SIZE / 2))
  810. fill_rx = 1;
  811. while (i != r) {
  812. int len;
  813. rxb = rxq->queue[i];
  814. /* If an RXB doesn't have a Rx queue slot associated with it,
  815. * then a bug has been introduced in the queue refilling
  816. * routines -- catch it here */
  817. BUG_ON(rxb == NULL);
  818. rxq->queue[i] = NULL;
  819. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  820. PAGE_SIZE << priv->hw_params.rx_page_order,
  821. PCI_DMA_FROMDEVICE);
  822. pkt = rxb_addr(rxb);
  823. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  824. len += sizeof(u32); /* account for status word */
  825. trace_iwlwifi_dev_rx(priv, pkt, len);
  826. /* Reclaim a command buffer only if this packet is a response
  827. * to a (driver-originated) command.
  828. * If the packet (e.g. Rx frame) originated from uCode,
  829. * there is no command buffer to reclaim.
  830. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  831. * but apparently a few don't get set; catch them here. */
  832. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  833. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  834. (pkt->hdr.cmd != REPLY_RX) &&
  835. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  836. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  837. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  838. (pkt->hdr.cmd != REPLY_TX);
  839. /* Based on type of command response or notification,
  840. * handle those that need handling via function in
  841. * rx_handlers table. See iwl_setup_rx_handlers() */
  842. if (priv->rx_handlers[pkt->hdr.cmd]) {
  843. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  844. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  845. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  846. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  847. } else {
  848. /* No handling needed */
  849. IWL_DEBUG_RX(priv,
  850. "r %d i %d No handler needed for %s, 0x%02x\n",
  851. r, i, get_cmd_string(pkt->hdr.cmd),
  852. pkt->hdr.cmd);
  853. }
  854. /*
  855. * XXX: After here, we should always check rxb->page
  856. * against NULL before touching it or its virtual
  857. * memory (pkt). Because some rx_handler might have
  858. * already taken or freed the pages.
  859. */
  860. if (reclaim) {
  861. /* Invoke any callbacks, transfer the buffer to caller,
  862. * and fire off the (possibly) blocking iwl_send_cmd()
  863. * as we reclaim the driver command queue */
  864. if (rxb->page)
  865. iwl_tx_cmd_complete(priv, rxb);
  866. else
  867. IWL_WARN(priv, "Claim null rxb?\n");
  868. }
  869. /* Reuse the page if possible. For notification packets and
  870. * SKBs that fail to Rx correctly, add them back into the
  871. * rx_free list for reuse later. */
  872. spin_lock_irqsave(&rxq->lock, flags);
  873. if (rxb->page != NULL) {
  874. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  875. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  876. PCI_DMA_FROMDEVICE);
  877. list_add_tail(&rxb->list, &rxq->rx_free);
  878. rxq->free_count++;
  879. } else
  880. list_add_tail(&rxb->list, &rxq->rx_used);
  881. spin_unlock_irqrestore(&rxq->lock, flags);
  882. i = (i + 1) & RX_QUEUE_MASK;
  883. /* If there are a lot of unused frames,
  884. * restock the Rx queue so ucode wont assert. */
  885. if (fill_rx) {
  886. count++;
  887. if (count >= 8) {
  888. rxq->read = i;
  889. iwlagn_rx_replenish_now(priv);
  890. count = 0;
  891. }
  892. }
  893. }
  894. /* Backtrack one entry */
  895. rxq->read = i;
  896. if (fill_rx)
  897. iwlagn_rx_replenish_now(priv);
  898. else
  899. iwlagn_rx_queue_restock(priv);
  900. }
  901. /* call this function to flush any scheduled tasklet */
  902. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  903. {
  904. /* wait to make sure we flush pending tasklet*/
  905. synchronize_irq(priv->pci_dev->irq);
  906. tasklet_kill(&priv->irq_tasklet);
  907. }
  908. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  909. {
  910. u32 inta, handled = 0;
  911. u32 inta_fh;
  912. unsigned long flags;
  913. u32 i;
  914. #ifdef CONFIG_IWLWIFI_DEBUG
  915. u32 inta_mask;
  916. #endif
  917. spin_lock_irqsave(&priv->lock, flags);
  918. /* Ack/clear/reset pending uCode interrupts.
  919. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  920. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  921. inta = iwl_read32(priv, CSR_INT);
  922. iwl_write32(priv, CSR_INT, inta);
  923. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  924. * Any new interrupts that happen after this, either while we're
  925. * in this tasklet, or later, will show up in next ISR/tasklet. */
  926. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  927. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  928. #ifdef CONFIG_IWLWIFI_DEBUG
  929. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  930. /* just for debug */
  931. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  932. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  933. inta, inta_mask, inta_fh);
  934. }
  935. #endif
  936. spin_unlock_irqrestore(&priv->lock, flags);
  937. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  938. * atomic, make sure that inta covers all the interrupts that
  939. * we've discovered, even if FH interrupt came in just after
  940. * reading CSR_INT. */
  941. if (inta_fh & CSR49_FH_INT_RX_MASK)
  942. inta |= CSR_INT_BIT_FH_RX;
  943. if (inta_fh & CSR49_FH_INT_TX_MASK)
  944. inta |= CSR_INT_BIT_FH_TX;
  945. /* Now service all interrupt bits discovered above. */
  946. if (inta & CSR_INT_BIT_HW_ERR) {
  947. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  948. /* Tell the device to stop sending interrupts */
  949. iwl_disable_interrupts(priv);
  950. priv->isr_stats.hw++;
  951. iwl_irq_handle_error(priv);
  952. handled |= CSR_INT_BIT_HW_ERR;
  953. return;
  954. }
  955. #ifdef CONFIG_IWLWIFI_DEBUG
  956. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  957. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  958. if (inta & CSR_INT_BIT_SCD) {
  959. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  960. "the frame/frames.\n");
  961. priv->isr_stats.sch++;
  962. }
  963. /* Alive notification via Rx interrupt will do the real work */
  964. if (inta & CSR_INT_BIT_ALIVE) {
  965. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  966. priv->isr_stats.alive++;
  967. }
  968. }
  969. #endif
  970. /* Safely ignore these bits for debug checks below */
  971. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  972. /* HW RF KILL switch toggled */
  973. if (inta & CSR_INT_BIT_RF_KILL) {
  974. int hw_rf_kill = 0;
  975. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  976. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  977. hw_rf_kill = 1;
  978. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  979. hw_rf_kill ? "disable radio" : "enable radio");
  980. priv->isr_stats.rfkill++;
  981. /* driver only loads ucode once setting the interface up.
  982. * the driver allows loading the ucode even if the radio
  983. * is killed. Hence update the killswitch state here. The
  984. * rfkill handler will care about restarting if needed.
  985. */
  986. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  987. if (hw_rf_kill)
  988. set_bit(STATUS_RF_KILL_HW, &priv->status);
  989. else
  990. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  991. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  992. }
  993. handled |= CSR_INT_BIT_RF_KILL;
  994. }
  995. /* Chip got too hot and stopped itself */
  996. if (inta & CSR_INT_BIT_CT_KILL) {
  997. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  998. priv->isr_stats.ctkill++;
  999. handled |= CSR_INT_BIT_CT_KILL;
  1000. }
  1001. /* Error detected by uCode */
  1002. if (inta & CSR_INT_BIT_SW_ERR) {
  1003. IWL_ERR(priv, "Microcode SW error detected. "
  1004. " Restarting 0x%X.\n", inta);
  1005. priv->isr_stats.sw++;
  1006. priv->isr_stats.sw_err = inta;
  1007. iwl_irq_handle_error(priv);
  1008. handled |= CSR_INT_BIT_SW_ERR;
  1009. }
  1010. /*
  1011. * uCode wakes up after power-down sleep.
  1012. * Tell device about any new tx or host commands enqueued,
  1013. * and about any Rx buffers made available while asleep.
  1014. */
  1015. if (inta & CSR_INT_BIT_WAKEUP) {
  1016. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1017. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1018. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1019. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1020. priv->isr_stats.wakeup++;
  1021. handled |= CSR_INT_BIT_WAKEUP;
  1022. }
  1023. /* All uCode command responses, including Tx command responses,
  1024. * Rx "responses" (frame-received notification), and other
  1025. * notifications from uCode come through here*/
  1026. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1027. iwl_rx_handle(priv);
  1028. priv->isr_stats.rx++;
  1029. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1030. }
  1031. /* This "Tx" DMA channel is used only for loading uCode */
  1032. if (inta & CSR_INT_BIT_FH_TX) {
  1033. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1034. priv->isr_stats.tx++;
  1035. handled |= CSR_INT_BIT_FH_TX;
  1036. /* Wake up uCode load routine, now that load is complete */
  1037. priv->ucode_write_complete = 1;
  1038. wake_up_interruptible(&priv->wait_command_queue);
  1039. }
  1040. if (inta & ~handled) {
  1041. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1042. priv->isr_stats.unhandled++;
  1043. }
  1044. if (inta & ~(priv->inta_mask)) {
  1045. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1046. inta & ~priv->inta_mask);
  1047. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1048. }
  1049. /* Re-enable all interrupts */
  1050. /* only Re-enable if diabled by irq */
  1051. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1052. iwl_enable_interrupts(priv);
  1053. #ifdef CONFIG_IWLWIFI_DEBUG
  1054. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1055. inta = iwl_read32(priv, CSR_INT);
  1056. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1057. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1058. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1059. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1060. }
  1061. #endif
  1062. }
  1063. /* tasklet for iwlagn interrupt */
  1064. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1065. {
  1066. u32 inta = 0;
  1067. u32 handled = 0;
  1068. unsigned long flags;
  1069. u32 i;
  1070. #ifdef CONFIG_IWLWIFI_DEBUG
  1071. u32 inta_mask;
  1072. #endif
  1073. spin_lock_irqsave(&priv->lock, flags);
  1074. /* Ack/clear/reset pending uCode interrupts.
  1075. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1076. */
  1077. /* There is a hardware bug in the interrupt mask function that some
  1078. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1079. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1080. * ICT interrupt handling mechanism has another bug that might cause
  1081. * these unmasked interrupts fail to be detected. We workaround the
  1082. * hardware bugs here by ACKing all the possible interrupts so that
  1083. * interrupt coalescing can still be achieved.
  1084. */
  1085. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1086. inta = priv->_agn.inta;
  1087. #ifdef CONFIG_IWLWIFI_DEBUG
  1088. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1089. /* just for debug */
  1090. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1091. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1092. inta, inta_mask);
  1093. }
  1094. #endif
  1095. spin_unlock_irqrestore(&priv->lock, flags);
  1096. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1097. priv->_agn.inta = 0;
  1098. /* Now service all interrupt bits discovered above. */
  1099. if (inta & CSR_INT_BIT_HW_ERR) {
  1100. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1101. /* Tell the device to stop sending interrupts */
  1102. iwl_disable_interrupts(priv);
  1103. priv->isr_stats.hw++;
  1104. iwl_irq_handle_error(priv);
  1105. handled |= CSR_INT_BIT_HW_ERR;
  1106. return;
  1107. }
  1108. #ifdef CONFIG_IWLWIFI_DEBUG
  1109. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1110. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1111. if (inta & CSR_INT_BIT_SCD) {
  1112. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1113. "the frame/frames.\n");
  1114. priv->isr_stats.sch++;
  1115. }
  1116. /* Alive notification via Rx interrupt will do the real work */
  1117. if (inta & CSR_INT_BIT_ALIVE) {
  1118. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1119. priv->isr_stats.alive++;
  1120. }
  1121. }
  1122. #endif
  1123. /* Safely ignore these bits for debug checks below */
  1124. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1125. /* HW RF KILL switch toggled */
  1126. if (inta & CSR_INT_BIT_RF_KILL) {
  1127. int hw_rf_kill = 0;
  1128. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1129. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1130. hw_rf_kill = 1;
  1131. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1132. hw_rf_kill ? "disable radio" : "enable radio");
  1133. priv->isr_stats.rfkill++;
  1134. /* driver only loads ucode once setting the interface up.
  1135. * the driver allows loading the ucode even if the radio
  1136. * is killed. Hence update the killswitch state here. The
  1137. * rfkill handler will care about restarting if needed.
  1138. */
  1139. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1140. if (hw_rf_kill)
  1141. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1142. else
  1143. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1144. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1145. }
  1146. handled |= CSR_INT_BIT_RF_KILL;
  1147. }
  1148. /* Chip got too hot and stopped itself */
  1149. if (inta & CSR_INT_BIT_CT_KILL) {
  1150. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1151. priv->isr_stats.ctkill++;
  1152. handled |= CSR_INT_BIT_CT_KILL;
  1153. }
  1154. /* Error detected by uCode */
  1155. if (inta & CSR_INT_BIT_SW_ERR) {
  1156. IWL_ERR(priv, "Microcode SW error detected. "
  1157. " Restarting 0x%X.\n", inta);
  1158. priv->isr_stats.sw++;
  1159. priv->isr_stats.sw_err = inta;
  1160. iwl_irq_handle_error(priv);
  1161. handled |= CSR_INT_BIT_SW_ERR;
  1162. }
  1163. /* uCode wakes up after power-down sleep */
  1164. if (inta & CSR_INT_BIT_WAKEUP) {
  1165. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1166. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1167. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1168. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1169. priv->isr_stats.wakeup++;
  1170. handled |= CSR_INT_BIT_WAKEUP;
  1171. }
  1172. /* All uCode command responses, including Tx command responses,
  1173. * Rx "responses" (frame-received notification), and other
  1174. * notifications from uCode come through here*/
  1175. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1176. CSR_INT_BIT_RX_PERIODIC)) {
  1177. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1178. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1179. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1180. iwl_write32(priv, CSR_FH_INT_STATUS,
  1181. CSR49_FH_INT_RX_MASK);
  1182. }
  1183. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1184. handled |= CSR_INT_BIT_RX_PERIODIC;
  1185. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1186. }
  1187. /* Sending RX interrupt require many steps to be done in the
  1188. * the device:
  1189. * 1- write interrupt to current index in ICT table.
  1190. * 2- dma RX frame.
  1191. * 3- update RX shared data to indicate last write index.
  1192. * 4- send interrupt.
  1193. * This could lead to RX race, driver could receive RX interrupt
  1194. * but the shared data changes does not reflect this;
  1195. * periodic interrupt will detect any dangling Rx activity.
  1196. */
  1197. /* Disable periodic interrupt; we use it as just a one-shot. */
  1198. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1199. CSR_INT_PERIODIC_DIS);
  1200. iwl_rx_handle(priv);
  1201. /*
  1202. * Enable periodic interrupt in 8 msec only if we received
  1203. * real RX interrupt (instead of just periodic int), to catch
  1204. * any dangling Rx interrupt. If it was just the periodic
  1205. * interrupt, there was no dangling Rx activity, and no need
  1206. * to extend the periodic interrupt; one-shot is enough.
  1207. */
  1208. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1209. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1210. CSR_INT_PERIODIC_ENA);
  1211. priv->isr_stats.rx++;
  1212. }
  1213. /* This "Tx" DMA channel is used only for loading uCode */
  1214. if (inta & CSR_INT_BIT_FH_TX) {
  1215. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1216. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1217. priv->isr_stats.tx++;
  1218. handled |= CSR_INT_BIT_FH_TX;
  1219. /* Wake up uCode load routine, now that load is complete */
  1220. priv->ucode_write_complete = 1;
  1221. wake_up_interruptible(&priv->wait_command_queue);
  1222. }
  1223. if (inta & ~handled) {
  1224. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1225. priv->isr_stats.unhandled++;
  1226. }
  1227. if (inta & ~(priv->inta_mask)) {
  1228. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1229. inta & ~priv->inta_mask);
  1230. }
  1231. /* Re-enable all interrupts */
  1232. /* only Re-enable if diabled by irq */
  1233. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1234. iwl_enable_interrupts(priv);
  1235. }
  1236. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1237. #define ACK_CNT_RATIO (50)
  1238. #define BA_TIMEOUT_CNT (5)
  1239. #define BA_TIMEOUT_MAX (16)
  1240. /**
  1241. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1242. *
  1243. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1244. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1245. * operation state.
  1246. */
  1247. bool iwl_good_ack_health(struct iwl_priv *priv,
  1248. struct iwl_rx_packet *pkt)
  1249. {
  1250. bool rc = true;
  1251. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1252. int ba_timeout_delta;
  1253. actual_ack_cnt_delta =
  1254. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1255. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1256. expected_ack_cnt_delta =
  1257. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1258. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1259. ba_timeout_delta =
  1260. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1261. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1262. if ((priv->_agn.agg_tids_count > 0) &&
  1263. (expected_ack_cnt_delta > 0) &&
  1264. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1265. < ACK_CNT_RATIO) &&
  1266. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1267. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1268. " expected_ack_cnt = %d\n",
  1269. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1270. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1271. /*
  1272. * This is ifdef'ed on DEBUGFS because otherwise the
  1273. * statistics aren't available. If DEBUGFS is set but
  1274. * DEBUG is not, these will just compile out.
  1275. */
  1276. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1277. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1278. IWL_DEBUG_RADIO(priv,
  1279. "ack_or_ba_timeout_collision delta = %d\n",
  1280. priv->_agn.delta_statistics.tx.
  1281. ack_or_ba_timeout_collision);
  1282. #endif
  1283. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1284. ba_timeout_delta);
  1285. if (!actual_ack_cnt_delta &&
  1286. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1287. rc = false;
  1288. }
  1289. return rc;
  1290. }
  1291. /*****************************************************************************
  1292. *
  1293. * sysfs attributes
  1294. *
  1295. *****************************************************************************/
  1296. #ifdef CONFIG_IWLWIFI_DEBUG
  1297. /*
  1298. * The following adds a new attribute to the sysfs representation
  1299. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1300. * used for controlling the debug level.
  1301. *
  1302. * See the level definitions in iwl for details.
  1303. *
  1304. * The debug_level being managed using sysfs below is a per device debug
  1305. * level that is used instead of the global debug level if it (the per
  1306. * device debug level) is set.
  1307. */
  1308. static ssize_t show_debug_level(struct device *d,
  1309. struct device_attribute *attr, char *buf)
  1310. {
  1311. struct iwl_priv *priv = dev_get_drvdata(d);
  1312. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1313. }
  1314. static ssize_t store_debug_level(struct device *d,
  1315. struct device_attribute *attr,
  1316. const char *buf, size_t count)
  1317. {
  1318. struct iwl_priv *priv = dev_get_drvdata(d);
  1319. unsigned long val;
  1320. int ret;
  1321. ret = strict_strtoul(buf, 0, &val);
  1322. if (ret)
  1323. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1324. else {
  1325. priv->debug_level = val;
  1326. if (iwl_alloc_traffic_mem(priv))
  1327. IWL_ERR(priv,
  1328. "Not enough memory to generate traffic log\n");
  1329. }
  1330. return strnlen(buf, count);
  1331. }
  1332. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1333. show_debug_level, store_debug_level);
  1334. #endif /* CONFIG_IWLWIFI_DEBUG */
  1335. static ssize_t show_temperature(struct device *d,
  1336. struct device_attribute *attr, char *buf)
  1337. {
  1338. struct iwl_priv *priv = dev_get_drvdata(d);
  1339. if (!iwl_is_alive(priv))
  1340. return -EAGAIN;
  1341. return sprintf(buf, "%d\n", priv->temperature);
  1342. }
  1343. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1344. static ssize_t show_tx_power(struct device *d,
  1345. struct device_attribute *attr, char *buf)
  1346. {
  1347. struct iwl_priv *priv = dev_get_drvdata(d);
  1348. if (!iwl_is_ready_rf(priv))
  1349. return sprintf(buf, "off\n");
  1350. else
  1351. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1352. }
  1353. static ssize_t store_tx_power(struct device *d,
  1354. struct device_attribute *attr,
  1355. const char *buf, size_t count)
  1356. {
  1357. struct iwl_priv *priv = dev_get_drvdata(d);
  1358. unsigned long val;
  1359. int ret;
  1360. ret = strict_strtoul(buf, 10, &val);
  1361. if (ret)
  1362. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1363. else {
  1364. ret = iwl_set_tx_power(priv, val, false);
  1365. if (ret)
  1366. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1367. ret);
  1368. else
  1369. ret = count;
  1370. }
  1371. return ret;
  1372. }
  1373. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1374. static ssize_t show_rts_ht_protection(struct device *d,
  1375. struct device_attribute *attr, char *buf)
  1376. {
  1377. struct iwl_priv *priv = dev_get_drvdata(d);
  1378. return sprintf(buf, "%s\n",
  1379. priv->cfg->use_rts_for_ht ? "RTS/CTS" : "CTS-to-self");
  1380. }
  1381. static ssize_t store_rts_ht_protection(struct device *d,
  1382. struct device_attribute *attr,
  1383. const char *buf, size_t count)
  1384. {
  1385. struct iwl_priv *priv = dev_get_drvdata(d);
  1386. unsigned long val;
  1387. int ret;
  1388. ret = strict_strtoul(buf, 10, &val);
  1389. if (ret)
  1390. IWL_INFO(priv, "Input is not in decimal form.\n");
  1391. else {
  1392. if (!iwl_is_associated(priv))
  1393. priv->cfg->use_rts_for_ht = val ? true : false;
  1394. else
  1395. IWL_ERR(priv, "Sta associated with AP - "
  1396. "Change protection mechanism is not allowed\n");
  1397. ret = count;
  1398. }
  1399. return ret;
  1400. }
  1401. static DEVICE_ATTR(rts_ht_protection, S_IWUSR | S_IRUGO,
  1402. show_rts_ht_protection, store_rts_ht_protection);
  1403. static struct attribute *iwl_sysfs_entries[] = {
  1404. &dev_attr_temperature.attr,
  1405. &dev_attr_tx_power.attr,
  1406. &dev_attr_rts_ht_protection.attr,
  1407. #ifdef CONFIG_IWLWIFI_DEBUG
  1408. &dev_attr_debug_level.attr,
  1409. #endif
  1410. NULL
  1411. };
  1412. static struct attribute_group iwl_attribute_group = {
  1413. .name = NULL, /* put in device directory */
  1414. .attrs = iwl_sysfs_entries,
  1415. };
  1416. /******************************************************************************
  1417. *
  1418. * uCode download functions
  1419. *
  1420. ******************************************************************************/
  1421. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1422. {
  1423. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1424. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1425. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1426. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1427. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1428. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1429. }
  1430. static void iwl_nic_start(struct iwl_priv *priv)
  1431. {
  1432. /* Remove all resets to allow NIC to operate */
  1433. iwl_write32(priv, CSR_RESET, 0);
  1434. }
  1435. struct iwlagn_ucode_capabilities {
  1436. u32 max_probe_length;
  1437. u32 standard_phy_calibration_size;
  1438. };
  1439. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1440. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1441. struct iwlagn_ucode_capabilities *capa);
  1442. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1443. {
  1444. const char *name_pre = priv->cfg->fw_name_pre;
  1445. if (first)
  1446. priv->fw_index = priv->cfg->ucode_api_max;
  1447. else
  1448. priv->fw_index--;
  1449. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1450. IWL_ERR(priv, "no suitable firmware found!\n");
  1451. return -ENOENT;
  1452. }
  1453. sprintf(priv->firmware_name, "%s%d%s",
  1454. name_pre, priv->fw_index, ".ucode");
  1455. IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
  1456. priv->firmware_name);
  1457. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1458. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1459. iwl_ucode_callback);
  1460. }
  1461. struct iwlagn_firmware_pieces {
  1462. const void *inst, *data, *init, *init_data, *boot;
  1463. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1464. u32 build;
  1465. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1466. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1467. };
  1468. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1469. const struct firmware *ucode_raw,
  1470. struct iwlagn_firmware_pieces *pieces)
  1471. {
  1472. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1473. u32 api_ver, hdr_size;
  1474. const u8 *src;
  1475. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1476. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1477. switch (api_ver) {
  1478. default:
  1479. /*
  1480. * 4965 doesn't revision the firmware file format
  1481. * along with the API version, it always uses v1
  1482. * file format.
  1483. */
  1484. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1485. CSR_HW_REV_TYPE_4965) {
  1486. hdr_size = 28;
  1487. if (ucode_raw->size < hdr_size) {
  1488. IWL_ERR(priv, "File size too small!\n");
  1489. return -EINVAL;
  1490. }
  1491. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1492. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1493. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1494. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1495. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1496. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1497. src = ucode->u.v2.data;
  1498. break;
  1499. }
  1500. /* fall through for 4965 */
  1501. case 0:
  1502. case 1:
  1503. case 2:
  1504. hdr_size = 24;
  1505. if (ucode_raw->size < hdr_size) {
  1506. IWL_ERR(priv, "File size too small!\n");
  1507. return -EINVAL;
  1508. }
  1509. pieces->build = 0;
  1510. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1511. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1512. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1513. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1514. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1515. src = ucode->u.v1.data;
  1516. break;
  1517. }
  1518. /* Verify size of file vs. image size info in file's header */
  1519. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1520. pieces->data_size + pieces->init_size +
  1521. pieces->init_data_size + pieces->boot_size) {
  1522. IWL_ERR(priv,
  1523. "uCode file size %d does not match expected size\n",
  1524. (int)ucode_raw->size);
  1525. return -EINVAL;
  1526. }
  1527. pieces->inst = src;
  1528. src += pieces->inst_size;
  1529. pieces->data = src;
  1530. src += pieces->data_size;
  1531. pieces->init = src;
  1532. src += pieces->init_size;
  1533. pieces->init_data = src;
  1534. src += pieces->init_data_size;
  1535. pieces->boot = src;
  1536. src += pieces->boot_size;
  1537. return 0;
  1538. }
  1539. static int iwlagn_wanted_ucode_alternative = 1;
  1540. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1541. const struct firmware *ucode_raw,
  1542. struct iwlagn_firmware_pieces *pieces,
  1543. struct iwlagn_ucode_capabilities *capa)
  1544. {
  1545. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1546. struct iwl_ucode_tlv *tlv;
  1547. size_t len = ucode_raw->size;
  1548. const u8 *data;
  1549. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1550. u64 alternatives;
  1551. u32 tlv_len;
  1552. enum iwl_ucode_tlv_type tlv_type;
  1553. const u8 *tlv_data;
  1554. if (len < sizeof(*ucode)) {
  1555. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1556. return -EINVAL;
  1557. }
  1558. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1559. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1560. le32_to_cpu(ucode->magic));
  1561. return -EINVAL;
  1562. }
  1563. /*
  1564. * Check which alternatives are present, and "downgrade"
  1565. * when the chosen alternative is not present, warning
  1566. * the user when that happens. Some files may not have
  1567. * any alternatives, so don't warn in that case.
  1568. */
  1569. alternatives = le64_to_cpu(ucode->alternatives);
  1570. tmp = wanted_alternative;
  1571. if (wanted_alternative > 63)
  1572. wanted_alternative = 63;
  1573. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1574. wanted_alternative--;
  1575. if (wanted_alternative && wanted_alternative != tmp)
  1576. IWL_WARN(priv,
  1577. "uCode alternative %d not available, choosing %d\n",
  1578. tmp, wanted_alternative);
  1579. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1580. pieces->build = le32_to_cpu(ucode->build);
  1581. data = ucode->data;
  1582. len -= sizeof(*ucode);
  1583. while (len >= sizeof(*tlv)) {
  1584. u16 tlv_alt;
  1585. len -= sizeof(*tlv);
  1586. tlv = (void *)data;
  1587. tlv_len = le32_to_cpu(tlv->length);
  1588. tlv_type = le16_to_cpu(tlv->type);
  1589. tlv_alt = le16_to_cpu(tlv->alternative);
  1590. tlv_data = tlv->data;
  1591. if (len < tlv_len) {
  1592. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1593. len, tlv_len);
  1594. return -EINVAL;
  1595. }
  1596. len -= ALIGN(tlv_len, 4);
  1597. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1598. /*
  1599. * Alternative 0 is always valid.
  1600. *
  1601. * Skip alternative TLVs that are not selected.
  1602. */
  1603. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1604. continue;
  1605. switch (tlv_type) {
  1606. case IWL_UCODE_TLV_INST:
  1607. pieces->inst = tlv_data;
  1608. pieces->inst_size = tlv_len;
  1609. break;
  1610. case IWL_UCODE_TLV_DATA:
  1611. pieces->data = tlv_data;
  1612. pieces->data_size = tlv_len;
  1613. break;
  1614. case IWL_UCODE_TLV_INIT:
  1615. pieces->init = tlv_data;
  1616. pieces->init_size = tlv_len;
  1617. break;
  1618. case IWL_UCODE_TLV_INIT_DATA:
  1619. pieces->init_data = tlv_data;
  1620. pieces->init_data_size = tlv_len;
  1621. break;
  1622. case IWL_UCODE_TLV_BOOT:
  1623. pieces->boot = tlv_data;
  1624. pieces->boot_size = tlv_len;
  1625. break;
  1626. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1627. if (tlv_len != sizeof(u32))
  1628. goto invalid_tlv_len;
  1629. capa->max_probe_length =
  1630. le32_to_cpup((__le32 *)tlv_data);
  1631. break;
  1632. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1633. if (tlv_len != sizeof(u32))
  1634. goto invalid_tlv_len;
  1635. pieces->init_evtlog_ptr =
  1636. le32_to_cpup((__le32 *)tlv_data);
  1637. break;
  1638. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1639. if (tlv_len != sizeof(u32))
  1640. goto invalid_tlv_len;
  1641. pieces->init_evtlog_size =
  1642. le32_to_cpup((__le32 *)tlv_data);
  1643. break;
  1644. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1645. if (tlv_len != sizeof(u32))
  1646. goto invalid_tlv_len;
  1647. pieces->init_errlog_ptr =
  1648. le32_to_cpup((__le32 *)tlv_data);
  1649. break;
  1650. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1651. if (tlv_len != sizeof(u32))
  1652. goto invalid_tlv_len;
  1653. pieces->inst_evtlog_ptr =
  1654. le32_to_cpup((__le32 *)tlv_data);
  1655. break;
  1656. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1657. if (tlv_len != sizeof(u32))
  1658. goto invalid_tlv_len;
  1659. pieces->inst_evtlog_size =
  1660. le32_to_cpup((__le32 *)tlv_data);
  1661. break;
  1662. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1663. if (tlv_len != sizeof(u32))
  1664. goto invalid_tlv_len;
  1665. pieces->inst_errlog_ptr =
  1666. le32_to_cpup((__le32 *)tlv_data);
  1667. break;
  1668. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1669. if (tlv_len)
  1670. goto invalid_tlv_len;
  1671. priv->enhance_sensitivity_table = true;
  1672. break;
  1673. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1674. if (tlv_len != sizeof(u32))
  1675. goto invalid_tlv_len;
  1676. capa->standard_phy_calibration_size =
  1677. le32_to_cpup((__le32 *)tlv_data);
  1678. break;
  1679. default:
  1680. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1681. break;
  1682. }
  1683. }
  1684. if (len) {
  1685. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1686. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1687. return -EINVAL;
  1688. }
  1689. return 0;
  1690. invalid_tlv_len:
  1691. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1692. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1693. return -EINVAL;
  1694. }
  1695. /**
  1696. * iwl_ucode_callback - callback when firmware was loaded
  1697. *
  1698. * If loaded successfully, copies the firmware into buffers
  1699. * for the card to fetch (via DMA).
  1700. */
  1701. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1702. {
  1703. struct iwl_priv *priv = context;
  1704. struct iwl_ucode_header *ucode;
  1705. int err;
  1706. struct iwlagn_firmware_pieces pieces;
  1707. const unsigned int api_max = priv->cfg->ucode_api_max;
  1708. const unsigned int api_min = priv->cfg->ucode_api_min;
  1709. u32 api_ver;
  1710. char buildstr[25];
  1711. u32 build;
  1712. struct iwlagn_ucode_capabilities ucode_capa = {
  1713. .max_probe_length = 200,
  1714. .standard_phy_calibration_size =
  1715. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1716. };
  1717. memset(&pieces, 0, sizeof(pieces));
  1718. if (!ucode_raw) {
  1719. IWL_ERR(priv, "request for firmware file '%s' failed.\n",
  1720. priv->firmware_name);
  1721. goto try_again;
  1722. }
  1723. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1724. priv->firmware_name, ucode_raw->size);
  1725. /* Make sure that we got at least the API version number */
  1726. if (ucode_raw->size < 4) {
  1727. IWL_ERR(priv, "File size way too small!\n");
  1728. goto try_again;
  1729. }
  1730. /* Data from ucode file: header followed by uCode images */
  1731. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1732. if (ucode->ver)
  1733. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1734. else
  1735. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1736. &ucode_capa);
  1737. if (err)
  1738. goto try_again;
  1739. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1740. build = pieces.build;
  1741. /*
  1742. * api_ver should match the api version forming part of the
  1743. * firmware filename ... but we don't check for that and only rely
  1744. * on the API version read from firmware header from here on forward
  1745. */
  1746. if (api_ver < api_min || api_ver > api_max) {
  1747. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1748. "Driver supports v%u, firmware is v%u.\n",
  1749. api_max, api_ver);
  1750. goto try_again;
  1751. }
  1752. if (api_ver != api_max)
  1753. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1754. "got v%u. New firmware can be obtained "
  1755. "from http://www.intellinuxwireless.org.\n",
  1756. api_max, api_ver);
  1757. if (build)
  1758. sprintf(buildstr, " build %u", build);
  1759. else
  1760. buildstr[0] = '\0';
  1761. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1762. IWL_UCODE_MAJOR(priv->ucode_ver),
  1763. IWL_UCODE_MINOR(priv->ucode_ver),
  1764. IWL_UCODE_API(priv->ucode_ver),
  1765. IWL_UCODE_SERIAL(priv->ucode_ver),
  1766. buildstr);
  1767. snprintf(priv->hw->wiphy->fw_version,
  1768. sizeof(priv->hw->wiphy->fw_version),
  1769. "%u.%u.%u.%u%s",
  1770. IWL_UCODE_MAJOR(priv->ucode_ver),
  1771. IWL_UCODE_MINOR(priv->ucode_ver),
  1772. IWL_UCODE_API(priv->ucode_ver),
  1773. IWL_UCODE_SERIAL(priv->ucode_ver),
  1774. buildstr);
  1775. /*
  1776. * For any of the failures below (before allocating pci memory)
  1777. * we will try to load a version with a smaller API -- maybe the
  1778. * user just got a corrupted version of the latest API.
  1779. */
  1780. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1781. priv->ucode_ver);
  1782. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1783. pieces.inst_size);
  1784. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1785. pieces.data_size);
  1786. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1787. pieces.init_size);
  1788. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1789. pieces.init_data_size);
  1790. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1791. pieces.boot_size);
  1792. /* Verify that uCode images will fit in card's SRAM */
  1793. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1794. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1795. pieces.inst_size);
  1796. goto try_again;
  1797. }
  1798. if (pieces.data_size > priv->hw_params.max_data_size) {
  1799. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1800. pieces.data_size);
  1801. goto try_again;
  1802. }
  1803. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1804. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1805. pieces.init_size);
  1806. goto try_again;
  1807. }
  1808. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1809. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1810. pieces.init_data_size);
  1811. goto try_again;
  1812. }
  1813. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1814. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1815. pieces.boot_size);
  1816. goto try_again;
  1817. }
  1818. /* Allocate ucode buffers for card's bus-master loading ... */
  1819. /* Runtime instructions and 2 copies of data:
  1820. * 1) unmodified from disk
  1821. * 2) backup cache for save/restore during power-downs */
  1822. priv->ucode_code.len = pieces.inst_size;
  1823. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1824. priv->ucode_data.len = pieces.data_size;
  1825. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1826. priv->ucode_data_backup.len = pieces.data_size;
  1827. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1828. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1829. !priv->ucode_data_backup.v_addr)
  1830. goto err_pci_alloc;
  1831. /* Initialization instructions and data */
  1832. if (pieces.init_size && pieces.init_data_size) {
  1833. priv->ucode_init.len = pieces.init_size;
  1834. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1835. priv->ucode_init_data.len = pieces.init_data_size;
  1836. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1837. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1838. goto err_pci_alloc;
  1839. }
  1840. /* Bootstrap (instructions only, no data) */
  1841. if (pieces.boot_size) {
  1842. priv->ucode_boot.len = pieces.boot_size;
  1843. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1844. if (!priv->ucode_boot.v_addr)
  1845. goto err_pci_alloc;
  1846. }
  1847. /* Now that we can no longer fail, copy information */
  1848. /*
  1849. * The (size - 16) / 12 formula is based on the information recorded
  1850. * for each event, which is of mode 1 (including timestamp) for all
  1851. * new microcodes that include this information.
  1852. */
  1853. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1854. if (pieces.init_evtlog_size)
  1855. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1856. else
  1857. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1858. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1859. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1860. if (pieces.inst_evtlog_size)
  1861. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1862. else
  1863. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1864. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1865. /* Copy images into buffers for card's bus-master reads ... */
  1866. /* Runtime instructions (first block of data in file) */
  1867. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1868. pieces.inst_size);
  1869. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1870. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1871. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1872. /*
  1873. * Runtime data
  1874. * NOTE: Copy into backup buffer will be done in iwl_up()
  1875. */
  1876. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1877. pieces.data_size);
  1878. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1879. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1880. /* Initialization instructions */
  1881. if (pieces.init_size) {
  1882. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1883. pieces.init_size);
  1884. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1885. }
  1886. /* Initialization data */
  1887. if (pieces.init_data_size) {
  1888. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1889. pieces.init_data_size);
  1890. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1891. pieces.init_data_size);
  1892. }
  1893. /* Bootstrap instructions */
  1894. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1895. pieces.boot_size);
  1896. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1897. /*
  1898. * figure out the offset of chain noise reset and gain commands
  1899. * base on the size of standard phy calibration commands table size
  1900. */
  1901. if (ucode_capa.standard_phy_calibration_size >
  1902. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1903. ucode_capa.standard_phy_calibration_size =
  1904. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1905. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1906. ucode_capa.standard_phy_calibration_size;
  1907. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1908. ucode_capa.standard_phy_calibration_size + 1;
  1909. /**************************************************
  1910. * This is still part of probe() in a sense...
  1911. *
  1912. * 9. Setup and register with mac80211 and debugfs
  1913. **************************************************/
  1914. err = iwl_mac_setup_register(priv, &ucode_capa);
  1915. if (err)
  1916. goto out_unbind;
  1917. err = iwl_dbgfs_register(priv, DRV_NAME);
  1918. if (err)
  1919. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1920. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1921. &iwl_attribute_group);
  1922. if (err) {
  1923. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1924. goto out_unbind;
  1925. }
  1926. /* We have our copies now, allow OS release its copies */
  1927. release_firmware(ucode_raw);
  1928. complete(&priv->_agn.firmware_loading_complete);
  1929. return;
  1930. try_again:
  1931. /* try next, if any */
  1932. if (iwl_request_firmware(priv, false))
  1933. goto out_unbind;
  1934. release_firmware(ucode_raw);
  1935. return;
  1936. err_pci_alloc:
  1937. IWL_ERR(priv, "failed to allocate pci memory\n");
  1938. iwl_dealloc_ucode_pci(priv);
  1939. out_unbind:
  1940. complete(&priv->_agn.firmware_loading_complete);
  1941. device_release_driver(&priv->pci_dev->dev);
  1942. release_firmware(ucode_raw);
  1943. }
  1944. static const char *desc_lookup_text[] = {
  1945. "OK",
  1946. "FAIL",
  1947. "BAD_PARAM",
  1948. "BAD_CHECKSUM",
  1949. "NMI_INTERRUPT_WDG",
  1950. "SYSASSERT",
  1951. "FATAL_ERROR",
  1952. "BAD_COMMAND",
  1953. "HW_ERROR_TUNE_LOCK",
  1954. "HW_ERROR_TEMPERATURE",
  1955. "ILLEGAL_CHAN_FREQ",
  1956. "VCC_NOT_STABLE",
  1957. "FH_ERROR",
  1958. "NMI_INTERRUPT_HOST",
  1959. "NMI_INTERRUPT_ACTION_PT",
  1960. "NMI_INTERRUPT_UNKNOWN",
  1961. "UCODE_VERSION_MISMATCH",
  1962. "HW_ERROR_ABS_LOCK",
  1963. "HW_ERROR_CAL_LOCK_FAIL",
  1964. "NMI_INTERRUPT_INST_ACTION_PT",
  1965. "NMI_INTERRUPT_DATA_ACTION_PT",
  1966. "NMI_TRM_HW_ER",
  1967. "NMI_INTERRUPT_TRM",
  1968. "NMI_INTERRUPT_BREAK_POINT"
  1969. "DEBUG_0",
  1970. "DEBUG_1",
  1971. "DEBUG_2",
  1972. "DEBUG_3",
  1973. };
  1974. static struct { char *name; u8 num; } advanced_lookup[] = {
  1975. { "NMI_INTERRUPT_WDG", 0x34 },
  1976. { "SYSASSERT", 0x35 },
  1977. { "UCODE_VERSION_MISMATCH", 0x37 },
  1978. { "BAD_COMMAND", 0x38 },
  1979. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1980. { "FATAL_ERROR", 0x3D },
  1981. { "NMI_TRM_HW_ERR", 0x46 },
  1982. { "NMI_INTERRUPT_TRM", 0x4C },
  1983. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1984. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1985. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1986. { "NMI_INTERRUPT_HOST", 0x66 },
  1987. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1988. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1989. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1990. { "ADVANCED_SYSASSERT", 0 },
  1991. };
  1992. static const char *desc_lookup(u32 num)
  1993. {
  1994. int i;
  1995. int max = ARRAY_SIZE(desc_lookup_text);
  1996. if (num < max)
  1997. return desc_lookup_text[num];
  1998. max = ARRAY_SIZE(advanced_lookup) - 1;
  1999. for (i = 0; i < max; i++) {
  2000. if (advanced_lookup[i].num == num)
  2001. break;;
  2002. }
  2003. return advanced_lookup[i].name;
  2004. }
  2005. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2006. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2007. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2008. {
  2009. u32 data2, line;
  2010. u32 desc, time, count, base, data1;
  2011. u32 blink1, blink2, ilink1, ilink2;
  2012. u32 pc, hcmd;
  2013. if (priv->ucode_type == UCODE_INIT) {
  2014. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2015. if (!base)
  2016. base = priv->_agn.init_errlog_ptr;
  2017. } else {
  2018. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2019. if (!base)
  2020. base = priv->_agn.inst_errlog_ptr;
  2021. }
  2022. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2023. IWL_ERR(priv,
  2024. "Not valid error log pointer 0x%08X for %s uCode\n",
  2025. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2026. return;
  2027. }
  2028. count = iwl_read_targ_mem(priv, base);
  2029. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2030. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2031. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2032. priv->status, count);
  2033. }
  2034. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2035. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2036. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2037. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2038. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2039. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2040. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2041. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2042. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2043. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2044. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2045. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2046. blink1, blink2, ilink1, ilink2);
  2047. IWL_ERR(priv, "Desc Time "
  2048. "data1 data2 line\n");
  2049. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2050. desc_lookup(desc), desc, time, data1, data2, line);
  2051. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2052. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2053. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2054. }
  2055. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2056. /**
  2057. * iwl_print_event_log - Dump error event log to syslog
  2058. *
  2059. */
  2060. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2061. u32 num_events, u32 mode,
  2062. int pos, char **buf, size_t bufsz)
  2063. {
  2064. u32 i;
  2065. u32 base; /* SRAM byte address of event log header */
  2066. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2067. u32 ptr; /* SRAM byte address of log data */
  2068. u32 ev, time, data; /* event log data */
  2069. unsigned long reg_flags;
  2070. if (num_events == 0)
  2071. return pos;
  2072. if (priv->ucode_type == UCODE_INIT) {
  2073. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2074. if (!base)
  2075. base = priv->_agn.init_evtlog_ptr;
  2076. } else {
  2077. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2078. if (!base)
  2079. base = priv->_agn.inst_evtlog_ptr;
  2080. }
  2081. if (mode == 0)
  2082. event_size = 2 * sizeof(u32);
  2083. else
  2084. event_size = 3 * sizeof(u32);
  2085. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2086. /* Make sure device is powered up for SRAM reads */
  2087. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2088. iwl_grab_nic_access(priv);
  2089. /* Set starting address; reads will auto-increment */
  2090. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2091. rmb();
  2092. /* "time" is actually "data" for mode 0 (no timestamp).
  2093. * place event id # at far right for easier visual parsing. */
  2094. for (i = 0; i < num_events; i++) {
  2095. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2096. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2097. if (mode == 0) {
  2098. /* data, ev */
  2099. if (bufsz) {
  2100. pos += scnprintf(*buf + pos, bufsz - pos,
  2101. "EVT_LOG:0x%08x:%04u\n",
  2102. time, ev);
  2103. } else {
  2104. trace_iwlwifi_dev_ucode_event(priv, 0,
  2105. time, ev);
  2106. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2107. time, ev);
  2108. }
  2109. } else {
  2110. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2111. if (bufsz) {
  2112. pos += scnprintf(*buf + pos, bufsz - pos,
  2113. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2114. time, data, ev);
  2115. } else {
  2116. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2117. time, data, ev);
  2118. trace_iwlwifi_dev_ucode_event(priv, time,
  2119. data, ev);
  2120. }
  2121. }
  2122. }
  2123. /* Allow device to power down */
  2124. iwl_release_nic_access(priv);
  2125. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2126. return pos;
  2127. }
  2128. /**
  2129. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2130. */
  2131. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2132. u32 num_wraps, u32 next_entry,
  2133. u32 size, u32 mode,
  2134. int pos, char **buf, size_t bufsz)
  2135. {
  2136. /*
  2137. * display the newest DEFAULT_LOG_ENTRIES entries
  2138. * i.e the entries just before the next ont that uCode would fill.
  2139. */
  2140. if (num_wraps) {
  2141. if (next_entry < size) {
  2142. pos = iwl_print_event_log(priv,
  2143. capacity - (size - next_entry),
  2144. size - next_entry, mode,
  2145. pos, buf, bufsz);
  2146. pos = iwl_print_event_log(priv, 0,
  2147. next_entry, mode,
  2148. pos, buf, bufsz);
  2149. } else
  2150. pos = iwl_print_event_log(priv, next_entry - size,
  2151. size, mode, pos, buf, bufsz);
  2152. } else {
  2153. if (next_entry < size) {
  2154. pos = iwl_print_event_log(priv, 0, next_entry,
  2155. mode, pos, buf, bufsz);
  2156. } else {
  2157. pos = iwl_print_event_log(priv, next_entry - size,
  2158. size, mode, pos, buf, bufsz);
  2159. }
  2160. }
  2161. return pos;
  2162. }
  2163. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2164. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2165. char **buf, bool display)
  2166. {
  2167. u32 base; /* SRAM byte address of event log header */
  2168. u32 capacity; /* event log capacity in # entries */
  2169. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2170. u32 num_wraps; /* # times uCode wrapped to top of log */
  2171. u32 next_entry; /* index of next entry to be written by uCode */
  2172. u32 size; /* # entries that we'll print */
  2173. u32 logsize;
  2174. int pos = 0;
  2175. size_t bufsz = 0;
  2176. if (priv->ucode_type == UCODE_INIT) {
  2177. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2178. logsize = priv->_agn.init_evtlog_size;
  2179. if (!base)
  2180. base = priv->_agn.init_evtlog_ptr;
  2181. } else {
  2182. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2183. logsize = priv->_agn.inst_evtlog_size;
  2184. if (!base)
  2185. base = priv->_agn.inst_evtlog_ptr;
  2186. }
  2187. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2188. IWL_ERR(priv,
  2189. "Invalid event log pointer 0x%08X for %s uCode\n",
  2190. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2191. return -EINVAL;
  2192. }
  2193. /* event log header */
  2194. capacity = iwl_read_targ_mem(priv, base);
  2195. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2196. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2197. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2198. if (capacity > logsize) {
  2199. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2200. capacity, logsize);
  2201. capacity = logsize;
  2202. }
  2203. if (next_entry > logsize) {
  2204. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2205. next_entry, logsize);
  2206. next_entry = logsize;
  2207. }
  2208. size = num_wraps ? capacity : next_entry;
  2209. /* bail out if nothing in log */
  2210. if (size == 0) {
  2211. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2212. return pos;
  2213. }
  2214. #ifdef CONFIG_IWLWIFI_DEBUG
  2215. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2216. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2217. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2218. #else
  2219. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2220. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2221. #endif
  2222. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2223. size);
  2224. #ifdef CONFIG_IWLWIFI_DEBUG
  2225. if (display) {
  2226. if (full_log)
  2227. bufsz = capacity * 48;
  2228. else
  2229. bufsz = size * 48;
  2230. *buf = kmalloc(bufsz, GFP_KERNEL);
  2231. if (!*buf)
  2232. return -ENOMEM;
  2233. }
  2234. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2235. /*
  2236. * if uCode has wrapped back to top of log,
  2237. * start at the oldest entry,
  2238. * i.e the next one that uCode would fill.
  2239. */
  2240. if (num_wraps)
  2241. pos = iwl_print_event_log(priv, next_entry,
  2242. capacity - next_entry, mode,
  2243. pos, buf, bufsz);
  2244. /* (then/else) start at top of log */
  2245. pos = iwl_print_event_log(priv, 0,
  2246. next_entry, mode, pos, buf, bufsz);
  2247. } else
  2248. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2249. next_entry, size, mode,
  2250. pos, buf, bufsz);
  2251. #else
  2252. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2253. next_entry, size, mode,
  2254. pos, buf, bufsz);
  2255. #endif
  2256. return pos;
  2257. }
  2258. /**
  2259. * iwl_alive_start - called after REPLY_ALIVE notification received
  2260. * from protocol/runtime uCode (initialization uCode's
  2261. * Alive gets handled by iwl_init_alive_start()).
  2262. */
  2263. static void iwl_alive_start(struct iwl_priv *priv)
  2264. {
  2265. int ret = 0;
  2266. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2267. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2268. /* We had an error bringing up the hardware, so take it
  2269. * all the way back down so we can try again */
  2270. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2271. goto restart;
  2272. }
  2273. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2274. * This is a paranoid check, because we would not have gotten the
  2275. * "runtime" alive if code weren't properly loaded. */
  2276. if (iwl_verify_ucode(priv)) {
  2277. /* Runtime instruction load was bad;
  2278. * take it all the way back down so we can try again */
  2279. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2280. goto restart;
  2281. }
  2282. ret = priv->cfg->ops->lib->alive_notify(priv);
  2283. if (ret) {
  2284. IWL_WARN(priv,
  2285. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2286. goto restart;
  2287. }
  2288. /* After the ALIVE response, we can send host commands to the uCode */
  2289. set_bit(STATUS_ALIVE, &priv->status);
  2290. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2291. /* Enable timer to monitor the driver queues */
  2292. mod_timer(&priv->monitor_recover,
  2293. jiffies +
  2294. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2295. }
  2296. if (iwl_is_rfkill(priv))
  2297. return;
  2298. ieee80211_wake_queues(priv->hw);
  2299. priv->active_rate = IWL_RATES_MASK;
  2300. /* Configure Tx antenna selection based on H/W config */
  2301. if (priv->cfg->ops->hcmd->set_tx_ant)
  2302. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2303. if (iwl_is_associated(priv)) {
  2304. struct iwl_rxon_cmd *active_rxon =
  2305. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2306. /* apply any changes in staging */
  2307. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2308. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2309. } else {
  2310. /* Initialize our rx_config data */
  2311. iwl_connection_init_rx_config(priv, NULL);
  2312. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2313. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2314. }
  2315. /* Configure Bluetooth device coexistence support */
  2316. priv->cfg->ops->hcmd->send_bt_config(priv);
  2317. iwl_reset_run_time_calib(priv);
  2318. /* Configure the adapter for unassociated operation */
  2319. iwlcore_commit_rxon(priv);
  2320. /* At this point, the NIC is initialized and operational */
  2321. iwl_rf_kill_ct_config(priv);
  2322. iwl_leds_init(priv);
  2323. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2324. set_bit(STATUS_READY, &priv->status);
  2325. wake_up_interruptible(&priv->wait_command_queue);
  2326. iwl_power_update_mode(priv, true);
  2327. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2328. return;
  2329. restart:
  2330. queue_work(priv->workqueue, &priv->restart);
  2331. }
  2332. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2333. static void __iwl_down(struct iwl_priv *priv)
  2334. {
  2335. unsigned long flags;
  2336. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2337. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2338. if (!exit_pending)
  2339. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2340. iwl_clear_ucode_stations(priv);
  2341. iwl_dealloc_bcast_station(priv);
  2342. iwl_clear_driver_stations(priv);
  2343. /* Unblock any waiting calls */
  2344. wake_up_interruptible_all(&priv->wait_command_queue);
  2345. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2346. * exiting the module */
  2347. if (!exit_pending)
  2348. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2349. /* stop and reset the on-board processor */
  2350. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2351. /* tell the device to stop sending interrupts */
  2352. spin_lock_irqsave(&priv->lock, flags);
  2353. iwl_disable_interrupts(priv);
  2354. spin_unlock_irqrestore(&priv->lock, flags);
  2355. iwl_synchronize_irq(priv);
  2356. if (priv->mac80211_registered)
  2357. ieee80211_stop_queues(priv->hw);
  2358. /* If we have not previously called iwl_init() then
  2359. * clear all bits but the RF Kill bit and return */
  2360. if (!iwl_is_init(priv)) {
  2361. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2362. STATUS_RF_KILL_HW |
  2363. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2364. STATUS_GEO_CONFIGURED |
  2365. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2366. STATUS_EXIT_PENDING;
  2367. goto exit;
  2368. }
  2369. /* ...otherwise clear out all the status bits but the RF Kill
  2370. * bit and continue taking the NIC down. */
  2371. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2372. STATUS_RF_KILL_HW |
  2373. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2374. STATUS_GEO_CONFIGURED |
  2375. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2376. STATUS_FW_ERROR |
  2377. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2378. STATUS_EXIT_PENDING;
  2379. /* device going down, Stop using ICT table */
  2380. iwl_disable_ict(priv);
  2381. iwlagn_txq_ctx_stop(priv);
  2382. iwlagn_rxq_stop(priv);
  2383. /* Power-down device's busmaster DMA clocks */
  2384. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2385. udelay(5);
  2386. /* Make sure (redundant) we've released our request to stay awake */
  2387. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2388. /* Stop the device, and put it in low power state */
  2389. priv->cfg->ops->lib->apm_ops.stop(priv);
  2390. exit:
  2391. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2392. if (priv->ibss_beacon)
  2393. dev_kfree_skb(priv->ibss_beacon);
  2394. priv->ibss_beacon = NULL;
  2395. /* clear out any free frames */
  2396. iwl_clear_free_frames(priv);
  2397. }
  2398. static void iwl_down(struct iwl_priv *priv)
  2399. {
  2400. mutex_lock(&priv->mutex);
  2401. __iwl_down(priv);
  2402. mutex_unlock(&priv->mutex);
  2403. iwl_cancel_deferred_work(priv);
  2404. }
  2405. #define HW_READY_TIMEOUT (50)
  2406. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2407. {
  2408. int ret = 0;
  2409. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2410. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2411. /* See if we got it */
  2412. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2413. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2414. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2415. HW_READY_TIMEOUT);
  2416. if (ret != -ETIMEDOUT)
  2417. priv->hw_ready = true;
  2418. else
  2419. priv->hw_ready = false;
  2420. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2421. (priv->hw_ready == 1) ? "ready" : "not ready");
  2422. return ret;
  2423. }
  2424. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2425. {
  2426. int ret = 0;
  2427. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2428. ret = iwl_set_hw_ready(priv);
  2429. if (priv->hw_ready)
  2430. return ret;
  2431. /* If HW is not ready, prepare the conditions to check again */
  2432. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2433. CSR_HW_IF_CONFIG_REG_PREPARE);
  2434. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2435. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2436. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2437. /* HW should be ready by now, check again. */
  2438. if (ret != -ETIMEDOUT)
  2439. iwl_set_hw_ready(priv);
  2440. return ret;
  2441. }
  2442. #define MAX_HW_RESTARTS 5
  2443. static int __iwl_up(struct iwl_priv *priv)
  2444. {
  2445. int i;
  2446. int ret;
  2447. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2448. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2449. return -EIO;
  2450. }
  2451. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2452. IWL_ERR(priv, "ucode not available for device bringup\n");
  2453. return -EIO;
  2454. }
  2455. ret = iwl_alloc_bcast_station(priv, true);
  2456. if (ret)
  2457. return ret;
  2458. iwl_prepare_card_hw(priv);
  2459. if (!priv->hw_ready) {
  2460. IWL_WARN(priv, "Exit HW not ready\n");
  2461. return -EIO;
  2462. }
  2463. /* If platform's RF_KILL switch is NOT set to KILL */
  2464. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2465. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2466. else
  2467. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2468. if (iwl_is_rfkill(priv)) {
  2469. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2470. iwl_enable_interrupts(priv);
  2471. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2472. return 0;
  2473. }
  2474. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2475. ret = iwlagn_hw_nic_init(priv);
  2476. if (ret) {
  2477. IWL_ERR(priv, "Unable to init nic\n");
  2478. return ret;
  2479. }
  2480. /* make sure rfkill handshake bits are cleared */
  2481. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2482. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2483. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2484. /* clear (again), then enable host interrupts */
  2485. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2486. iwl_enable_interrupts(priv);
  2487. /* really make sure rfkill handshake bits are cleared */
  2488. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2489. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2490. /* Copy original ucode data image from disk into backup cache.
  2491. * This will be used to initialize the on-board processor's
  2492. * data SRAM for a clean start when the runtime program first loads. */
  2493. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2494. priv->ucode_data.len);
  2495. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2496. /* load bootstrap state machine,
  2497. * load bootstrap program into processor's memory,
  2498. * prepare to load the "initialize" uCode */
  2499. ret = priv->cfg->ops->lib->load_ucode(priv);
  2500. if (ret) {
  2501. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2502. ret);
  2503. continue;
  2504. }
  2505. /* start card; "initialize" will load runtime ucode */
  2506. iwl_nic_start(priv);
  2507. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2508. return 0;
  2509. }
  2510. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2511. __iwl_down(priv);
  2512. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2513. /* tried to restart and config the device for as long as our
  2514. * patience could withstand */
  2515. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2516. return -EIO;
  2517. }
  2518. /*****************************************************************************
  2519. *
  2520. * Workqueue callbacks
  2521. *
  2522. *****************************************************************************/
  2523. static void iwl_bg_init_alive_start(struct work_struct *data)
  2524. {
  2525. struct iwl_priv *priv =
  2526. container_of(data, struct iwl_priv, init_alive_start.work);
  2527. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2528. return;
  2529. mutex_lock(&priv->mutex);
  2530. priv->cfg->ops->lib->init_alive_start(priv);
  2531. mutex_unlock(&priv->mutex);
  2532. }
  2533. static void iwl_bg_alive_start(struct work_struct *data)
  2534. {
  2535. struct iwl_priv *priv =
  2536. container_of(data, struct iwl_priv, alive_start.work);
  2537. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2538. return;
  2539. /* enable dram interrupt */
  2540. iwl_reset_ict(priv);
  2541. mutex_lock(&priv->mutex);
  2542. iwl_alive_start(priv);
  2543. mutex_unlock(&priv->mutex);
  2544. }
  2545. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2546. {
  2547. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2548. run_time_calib_work);
  2549. mutex_lock(&priv->mutex);
  2550. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2551. test_bit(STATUS_SCANNING, &priv->status)) {
  2552. mutex_unlock(&priv->mutex);
  2553. return;
  2554. }
  2555. if (priv->start_calib) {
  2556. if (priv->cfg->bt_statistics) {
  2557. iwl_chain_noise_calibration(priv,
  2558. (void *)&priv->_agn.statistics_bt);
  2559. iwl_sensitivity_calibration(priv,
  2560. (void *)&priv->_agn.statistics_bt);
  2561. } else {
  2562. iwl_chain_noise_calibration(priv,
  2563. (void *)&priv->_agn.statistics);
  2564. iwl_sensitivity_calibration(priv,
  2565. (void *)&priv->_agn.statistics);
  2566. }
  2567. }
  2568. mutex_unlock(&priv->mutex);
  2569. }
  2570. static void iwl_bg_restart(struct work_struct *data)
  2571. {
  2572. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2573. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2574. return;
  2575. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2576. mutex_lock(&priv->mutex);
  2577. priv->vif = NULL;
  2578. priv->is_open = 0;
  2579. mutex_unlock(&priv->mutex);
  2580. iwl_down(priv);
  2581. ieee80211_restart_hw(priv->hw);
  2582. } else {
  2583. iwl_down(priv);
  2584. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2585. return;
  2586. mutex_lock(&priv->mutex);
  2587. __iwl_up(priv);
  2588. mutex_unlock(&priv->mutex);
  2589. }
  2590. }
  2591. static void iwl_bg_rx_replenish(struct work_struct *data)
  2592. {
  2593. struct iwl_priv *priv =
  2594. container_of(data, struct iwl_priv, rx_replenish);
  2595. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2596. return;
  2597. mutex_lock(&priv->mutex);
  2598. iwlagn_rx_replenish(priv);
  2599. mutex_unlock(&priv->mutex);
  2600. }
  2601. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2602. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2603. {
  2604. struct ieee80211_conf *conf = NULL;
  2605. int ret = 0;
  2606. if (!vif || !priv->is_open)
  2607. return;
  2608. if (vif->type == NL80211_IFTYPE_AP) {
  2609. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2610. return;
  2611. }
  2612. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2613. return;
  2614. iwl_scan_cancel_timeout(priv, 200);
  2615. conf = ieee80211_get_hw_conf(priv->hw);
  2616. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2617. iwlcore_commit_rxon(priv);
  2618. iwl_setup_rxon_timing(priv, vif);
  2619. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2620. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2621. if (ret)
  2622. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2623. "Attempting to continue.\n");
  2624. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2625. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2626. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2627. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2628. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2629. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2630. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2631. if (vif->bss_conf.use_short_preamble)
  2632. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2633. else
  2634. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2635. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2636. if (vif->bss_conf.use_short_slot)
  2637. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2638. else
  2639. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2640. }
  2641. iwlcore_commit_rxon(priv);
  2642. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2643. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2644. switch (vif->type) {
  2645. case NL80211_IFTYPE_STATION:
  2646. break;
  2647. case NL80211_IFTYPE_ADHOC:
  2648. iwl_send_beacon_cmd(priv);
  2649. break;
  2650. default:
  2651. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2652. __func__, vif->type);
  2653. break;
  2654. }
  2655. /* the chain noise calibration will enabled PM upon completion
  2656. * If chain noise has already been run, then we need to enable
  2657. * power management here */
  2658. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2659. iwl_power_update_mode(priv, false);
  2660. /* Enable Rx differential gain and sensitivity calibrations */
  2661. iwl_chain_noise_reset(priv);
  2662. priv->start_calib = 1;
  2663. }
  2664. /*****************************************************************************
  2665. *
  2666. * mac80211 entry point functions
  2667. *
  2668. *****************************************************************************/
  2669. #define UCODE_READY_TIMEOUT (4 * HZ)
  2670. /*
  2671. * Not a mac80211 entry point function, but it fits in with all the
  2672. * other mac80211 functions grouped here.
  2673. */
  2674. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2675. struct iwlagn_ucode_capabilities *capa)
  2676. {
  2677. int ret;
  2678. struct ieee80211_hw *hw = priv->hw;
  2679. hw->rate_control_algorithm = "iwl-agn-rs";
  2680. /* Tell mac80211 our characteristics */
  2681. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2682. IEEE80211_HW_AMPDU_AGGREGATION |
  2683. IEEE80211_HW_SPECTRUM_MGMT;
  2684. if (!priv->cfg->broken_powersave)
  2685. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2686. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2687. if (priv->cfg->sku & IWL_SKU_N)
  2688. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2689. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2690. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2691. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2692. hw->wiphy->interface_modes =
  2693. BIT(NL80211_IFTYPE_STATION) |
  2694. BIT(NL80211_IFTYPE_ADHOC);
  2695. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2696. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2697. /*
  2698. * For now, disable PS by default because it affects
  2699. * RX performance significantly.
  2700. */
  2701. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2702. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2703. /* we create the 802.11 header and a zero-length SSID element */
  2704. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2705. /* Default value; 4 EDCA QOS priorities */
  2706. hw->queues = 4;
  2707. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2708. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2709. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2710. &priv->bands[IEEE80211_BAND_2GHZ];
  2711. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2712. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2713. &priv->bands[IEEE80211_BAND_5GHZ];
  2714. ret = ieee80211_register_hw(priv->hw);
  2715. if (ret) {
  2716. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2717. return ret;
  2718. }
  2719. priv->mac80211_registered = 1;
  2720. return 0;
  2721. }
  2722. static int iwl_mac_start(struct ieee80211_hw *hw)
  2723. {
  2724. struct iwl_priv *priv = hw->priv;
  2725. int ret;
  2726. IWL_DEBUG_MAC80211(priv, "enter\n");
  2727. /* we should be verifying the device is ready to be opened */
  2728. mutex_lock(&priv->mutex);
  2729. ret = __iwl_up(priv);
  2730. mutex_unlock(&priv->mutex);
  2731. if (ret)
  2732. return ret;
  2733. if (iwl_is_rfkill(priv))
  2734. goto out;
  2735. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2736. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2737. * mac80211 will not be run successfully. */
  2738. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2739. test_bit(STATUS_READY, &priv->status),
  2740. UCODE_READY_TIMEOUT);
  2741. if (!ret) {
  2742. if (!test_bit(STATUS_READY, &priv->status)) {
  2743. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2744. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2745. return -ETIMEDOUT;
  2746. }
  2747. }
  2748. iwl_led_start(priv);
  2749. out:
  2750. priv->is_open = 1;
  2751. IWL_DEBUG_MAC80211(priv, "leave\n");
  2752. return 0;
  2753. }
  2754. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2755. {
  2756. struct iwl_priv *priv = hw->priv;
  2757. IWL_DEBUG_MAC80211(priv, "enter\n");
  2758. if (!priv->is_open)
  2759. return;
  2760. priv->is_open = 0;
  2761. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2762. /* stop mac, cancel any scan request and clear
  2763. * RXON_FILTER_ASSOC_MSK BIT
  2764. */
  2765. mutex_lock(&priv->mutex);
  2766. iwl_scan_cancel_timeout(priv, 100);
  2767. mutex_unlock(&priv->mutex);
  2768. }
  2769. iwl_down(priv);
  2770. flush_workqueue(priv->workqueue);
  2771. /* enable interrupts again in order to receive rfkill changes */
  2772. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2773. iwl_enable_interrupts(priv);
  2774. IWL_DEBUG_MAC80211(priv, "leave\n");
  2775. }
  2776. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2777. {
  2778. struct iwl_priv *priv = hw->priv;
  2779. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2780. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2781. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2782. if (iwlagn_tx_skb(priv, skb))
  2783. dev_kfree_skb_any(skb);
  2784. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2785. return NETDEV_TX_OK;
  2786. }
  2787. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2788. {
  2789. int ret = 0;
  2790. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2791. return;
  2792. /* The following should be done only at AP bring up */
  2793. if (!iwl_is_associated(priv)) {
  2794. /* RXON - unassoc (to set timing command) */
  2795. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2796. iwlcore_commit_rxon(priv);
  2797. /* RXON Timing */
  2798. iwl_setup_rxon_timing(priv, vif);
  2799. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  2800. sizeof(priv->rxon_timing), &priv->rxon_timing);
  2801. if (ret)
  2802. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2803. "Attempting to continue.\n");
  2804. /* AP has all antennas */
  2805. priv->chain_noise_data.active_chains =
  2806. priv->hw_params.valid_rx_ant;
  2807. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2808. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2809. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2810. priv->staging_rxon.assoc_id = 0;
  2811. if (vif->bss_conf.use_short_preamble)
  2812. priv->staging_rxon.flags |=
  2813. RXON_FLG_SHORT_PREAMBLE_MSK;
  2814. else
  2815. priv->staging_rxon.flags &=
  2816. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2817. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2818. if (vif->bss_conf.use_short_slot)
  2819. priv->staging_rxon.flags |=
  2820. RXON_FLG_SHORT_SLOT_MSK;
  2821. else
  2822. priv->staging_rxon.flags &=
  2823. ~RXON_FLG_SHORT_SLOT_MSK;
  2824. }
  2825. /* restore RXON assoc */
  2826. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2827. iwlcore_commit_rxon(priv);
  2828. }
  2829. iwl_send_beacon_cmd(priv);
  2830. /* FIXME - we need to add code here to detect a totally new
  2831. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2832. * clear sta table, add BCAST sta... */
  2833. }
  2834. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2835. struct ieee80211_vif *vif,
  2836. struct ieee80211_key_conf *keyconf,
  2837. struct ieee80211_sta *sta,
  2838. u32 iv32, u16 *phase1key)
  2839. {
  2840. struct iwl_priv *priv = hw->priv;
  2841. IWL_DEBUG_MAC80211(priv, "enter\n");
  2842. iwl_update_tkip_key(priv, keyconf, sta,
  2843. iv32, phase1key);
  2844. IWL_DEBUG_MAC80211(priv, "leave\n");
  2845. }
  2846. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2847. struct ieee80211_vif *vif,
  2848. struct ieee80211_sta *sta,
  2849. struct ieee80211_key_conf *key)
  2850. {
  2851. struct iwl_priv *priv = hw->priv;
  2852. int ret;
  2853. u8 sta_id;
  2854. bool is_default_wep_key = false;
  2855. IWL_DEBUG_MAC80211(priv, "enter\n");
  2856. if (priv->cfg->mod_params->sw_crypto) {
  2857. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2858. return -EOPNOTSUPP;
  2859. }
  2860. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2861. if (sta_id == IWL_INVALID_STATION)
  2862. return -EINVAL;
  2863. mutex_lock(&priv->mutex);
  2864. iwl_scan_cancel_timeout(priv, 100);
  2865. /*
  2866. * If we are getting WEP group key and we didn't receive any key mapping
  2867. * so far, we are in legacy wep mode (group key only), otherwise we are
  2868. * in 1X mode.
  2869. * In legacy wep mode, we use another host command to the uCode.
  2870. */
  2871. if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
  2872. if (cmd == SET_KEY)
  2873. is_default_wep_key = !priv->key_mapping_key;
  2874. else
  2875. is_default_wep_key =
  2876. (key->hw_key_idx == HW_KEY_DEFAULT);
  2877. }
  2878. switch (cmd) {
  2879. case SET_KEY:
  2880. if (is_default_wep_key)
  2881. ret = iwl_set_default_wep_key(priv, key);
  2882. else
  2883. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2884. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2885. break;
  2886. case DISABLE_KEY:
  2887. if (is_default_wep_key)
  2888. ret = iwl_remove_default_wep_key(priv, key);
  2889. else
  2890. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2891. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2892. break;
  2893. default:
  2894. ret = -EINVAL;
  2895. }
  2896. mutex_unlock(&priv->mutex);
  2897. IWL_DEBUG_MAC80211(priv, "leave\n");
  2898. return ret;
  2899. }
  2900. /*
  2901. * switch to RTS/CTS for TX
  2902. */
  2903. static void iwl_enable_rts_cts(struct iwl_priv *priv)
  2904. {
  2905. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2906. return;
  2907. priv->staging_rxon.flags &= ~RXON_FLG_SELF_CTS_EN;
  2908. if (!test_bit(STATUS_SCANNING, &priv->status)) {
  2909. IWL_DEBUG_INFO(priv, "use RTS/CTS protection\n");
  2910. iwlcore_commit_rxon(priv);
  2911. } else {
  2912. /* scanning, defer the request until scan completed */
  2913. IWL_DEBUG_INFO(priv, "defer setting RTS/CTS protection\n");
  2914. }
  2915. }
  2916. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2917. struct ieee80211_vif *vif,
  2918. enum ieee80211_ampdu_mlme_action action,
  2919. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2920. {
  2921. struct iwl_priv *priv = hw->priv;
  2922. int ret = -EINVAL;
  2923. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2924. sta->addr, tid);
  2925. if (!(priv->cfg->sku & IWL_SKU_N))
  2926. return -EACCES;
  2927. mutex_lock(&priv->mutex);
  2928. switch (action) {
  2929. case IEEE80211_AMPDU_RX_START:
  2930. IWL_DEBUG_HT(priv, "start Rx\n");
  2931. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2932. break;
  2933. case IEEE80211_AMPDU_RX_STOP:
  2934. IWL_DEBUG_HT(priv, "stop Rx\n");
  2935. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2936. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2937. ret = 0;
  2938. break;
  2939. case IEEE80211_AMPDU_TX_START:
  2940. IWL_DEBUG_HT(priv, "start Tx\n");
  2941. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2942. if (ret == 0) {
  2943. priv->_agn.agg_tids_count++;
  2944. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2945. priv->_agn.agg_tids_count);
  2946. }
  2947. break;
  2948. case IEEE80211_AMPDU_TX_STOP:
  2949. IWL_DEBUG_HT(priv, "stop Tx\n");
  2950. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2951. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2952. priv->_agn.agg_tids_count--;
  2953. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2954. priv->_agn.agg_tids_count);
  2955. }
  2956. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2957. ret = 0;
  2958. break;
  2959. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2960. if (priv->cfg->use_rts_for_ht) {
  2961. /*
  2962. * switch to RTS/CTS if it is the prefer protection
  2963. * method for HT traffic
  2964. */
  2965. iwl_enable_rts_cts(priv);
  2966. }
  2967. ret = 0;
  2968. break;
  2969. }
  2970. mutex_unlock(&priv->mutex);
  2971. return ret;
  2972. }
  2973. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  2974. struct ieee80211_vif *vif,
  2975. enum sta_notify_cmd cmd,
  2976. struct ieee80211_sta *sta)
  2977. {
  2978. struct iwl_priv *priv = hw->priv;
  2979. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2980. int sta_id;
  2981. switch (cmd) {
  2982. case STA_NOTIFY_SLEEP:
  2983. WARN_ON(!sta_priv->client);
  2984. sta_priv->asleep = true;
  2985. if (atomic_read(&sta_priv->pending_frames) > 0)
  2986. ieee80211_sta_block_awake(hw, sta, true);
  2987. break;
  2988. case STA_NOTIFY_AWAKE:
  2989. WARN_ON(!sta_priv->client);
  2990. if (!sta_priv->asleep)
  2991. break;
  2992. sta_priv->asleep = false;
  2993. sta_id = iwl_sta_id(sta);
  2994. if (sta_id != IWL_INVALID_STATION)
  2995. iwl_sta_modify_ps_wake(priv, sta_id);
  2996. break;
  2997. default:
  2998. break;
  2999. }
  3000. }
  3001. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3002. struct ieee80211_vif *vif,
  3003. struct ieee80211_sta *sta)
  3004. {
  3005. struct iwl_priv *priv = hw->priv;
  3006. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3007. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3008. int ret;
  3009. u8 sta_id;
  3010. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3011. sta->addr);
  3012. mutex_lock(&priv->mutex);
  3013. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3014. sta->addr);
  3015. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3016. atomic_set(&sta_priv->pending_frames, 0);
  3017. if (vif->type == NL80211_IFTYPE_AP)
  3018. sta_priv->client = true;
  3019. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  3020. &sta_id);
  3021. if (ret) {
  3022. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3023. sta->addr, ret);
  3024. /* Should we return success if return code is EEXIST ? */
  3025. mutex_unlock(&priv->mutex);
  3026. return ret;
  3027. }
  3028. sta_priv->common.sta_id = sta_id;
  3029. /* Initialize rate scaling */
  3030. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3031. sta->addr);
  3032. iwl_rs_rate_init(priv, sta, sta_id);
  3033. mutex_unlock(&priv->mutex);
  3034. return 0;
  3035. }
  3036. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3037. struct ieee80211_channel_switch *ch_switch)
  3038. {
  3039. struct iwl_priv *priv = hw->priv;
  3040. const struct iwl_channel_info *ch_info;
  3041. struct ieee80211_conf *conf = &hw->conf;
  3042. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3043. u16 ch;
  3044. unsigned long flags = 0;
  3045. IWL_DEBUG_MAC80211(priv, "enter\n");
  3046. if (iwl_is_rfkill(priv))
  3047. goto out_exit;
  3048. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3049. test_bit(STATUS_SCANNING, &priv->status))
  3050. goto out_exit;
  3051. if (!iwl_is_associated(priv))
  3052. goto out_exit;
  3053. /* channel switch in progress */
  3054. if (priv->switch_rxon.switch_in_progress == true)
  3055. goto out_exit;
  3056. mutex_lock(&priv->mutex);
  3057. if (priv->cfg->ops->lib->set_channel_switch) {
  3058. ch = ieee80211_frequency_to_channel(
  3059. ch_switch->channel->center_freq);
  3060. if (le16_to_cpu(priv->active_rxon.channel) != ch) {
  3061. ch_info = iwl_get_channel_info(priv,
  3062. conf->channel->band,
  3063. ch);
  3064. if (!is_channel_valid(ch_info)) {
  3065. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3066. goto out;
  3067. }
  3068. spin_lock_irqsave(&priv->lock, flags);
  3069. priv->current_ht_config.smps = conf->smps_mode;
  3070. /* Configure HT40 channels */
  3071. ht_conf->is_ht = conf_is_ht(conf);
  3072. if (ht_conf->is_ht) {
  3073. if (conf_is_ht40_minus(conf)) {
  3074. ht_conf->extension_chan_offset =
  3075. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3076. ht_conf->is_40mhz = true;
  3077. } else if (conf_is_ht40_plus(conf)) {
  3078. ht_conf->extension_chan_offset =
  3079. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3080. ht_conf->is_40mhz = true;
  3081. } else {
  3082. ht_conf->extension_chan_offset =
  3083. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3084. ht_conf->is_40mhz = false;
  3085. }
  3086. } else
  3087. ht_conf->is_40mhz = false;
  3088. /* if we are switching from ht to 2.4 clear flags
  3089. * from any ht related info since 2.4 does not
  3090. * support ht */
  3091. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  3092. priv->staging_rxon.flags = 0;
  3093. iwl_set_rxon_channel(priv, conf->channel);
  3094. iwl_set_rxon_ht(priv, ht_conf);
  3095. iwl_set_flags_for_band(priv, conf->channel->band,
  3096. priv->vif);
  3097. spin_unlock_irqrestore(&priv->lock, flags);
  3098. iwl_set_rate(priv);
  3099. /*
  3100. * at this point, staging_rxon has the
  3101. * configuration for channel switch
  3102. */
  3103. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3104. ch_switch))
  3105. priv->switch_rxon.switch_in_progress = false;
  3106. }
  3107. }
  3108. out:
  3109. mutex_unlock(&priv->mutex);
  3110. out_exit:
  3111. if (!priv->switch_rxon.switch_in_progress)
  3112. ieee80211_chswitch_done(priv->vif, false);
  3113. IWL_DEBUG_MAC80211(priv, "leave\n");
  3114. }
  3115. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3116. {
  3117. struct iwl_priv *priv = hw->priv;
  3118. mutex_lock(&priv->mutex);
  3119. IWL_DEBUG_MAC80211(priv, "enter\n");
  3120. /* do not support "flush" */
  3121. if (!priv->cfg->ops->lib->txfifo_flush)
  3122. goto done;
  3123. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3124. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3125. goto done;
  3126. }
  3127. if (iwl_is_rfkill(priv)) {
  3128. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3129. goto done;
  3130. }
  3131. /*
  3132. * mac80211 will not push any more frames for transmit
  3133. * until the flush is completed
  3134. */
  3135. if (drop) {
  3136. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3137. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3138. IWL_ERR(priv, "flush request fail\n");
  3139. goto done;
  3140. }
  3141. }
  3142. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3143. iwlagn_wait_tx_queue_empty(priv);
  3144. done:
  3145. mutex_unlock(&priv->mutex);
  3146. IWL_DEBUG_MAC80211(priv, "leave\n");
  3147. }
  3148. /*****************************************************************************
  3149. *
  3150. * driver setup and teardown
  3151. *
  3152. *****************************************************************************/
  3153. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3154. {
  3155. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3156. init_waitqueue_head(&priv->wait_command_queue);
  3157. INIT_WORK(&priv->restart, iwl_bg_restart);
  3158. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3159. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3160. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3161. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3162. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3163. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3164. iwl_setup_scan_deferred_work(priv);
  3165. if (priv->cfg->ops->lib->setup_deferred_work)
  3166. priv->cfg->ops->lib->setup_deferred_work(priv);
  3167. init_timer(&priv->statistics_periodic);
  3168. priv->statistics_periodic.data = (unsigned long)priv;
  3169. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3170. init_timer(&priv->ucode_trace);
  3171. priv->ucode_trace.data = (unsigned long)priv;
  3172. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3173. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3174. init_timer(&priv->monitor_recover);
  3175. priv->monitor_recover.data = (unsigned long)priv;
  3176. priv->monitor_recover.function =
  3177. priv->cfg->ops->lib->recover_from_tx_stall;
  3178. }
  3179. if (!priv->cfg->use_isr_legacy)
  3180. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3181. iwl_irq_tasklet, (unsigned long)priv);
  3182. else
  3183. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3184. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3185. }
  3186. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3187. {
  3188. if (priv->cfg->ops->lib->cancel_deferred_work)
  3189. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3190. cancel_delayed_work_sync(&priv->init_alive_start);
  3191. cancel_delayed_work(&priv->scan_check);
  3192. cancel_work_sync(&priv->start_internal_scan);
  3193. cancel_delayed_work(&priv->alive_start);
  3194. cancel_work_sync(&priv->run_time_calib_work);
  3195. cancel_work_sync(&priv->beacon_update);
  3196. del_timer_sync(&priv->statistics_periodic);
  3197. del_timer_sync(&priv->ucode_trace);
  3198. if (priv->cfg->ops->lib->recover_from_tx_stall)
  3199. del_timer_sync(&priv->monitor_recover);
  3200. }
  3201. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3202. struct ieee80211_rate *rates)
  3203. {
  3204. int i;
  3205. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3206. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3207. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3208. rates[i].hw_value_short = i;
  3209. rates[i].flags = 0;
  3210. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3211. /*
  3212. * If CCK != 1M then set short preamble rate flag.
  3213. */
  3214. rates[i].flags |=
  3215. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3216. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3217. }
  3218. }
  3219. }
  3220. static int iwl_init_drv(struct iwl_priv *priv)
  3221. {
  3222. int ret;
  3223. priv->ibss_beacon = NULL;
  3224. spin_lock_init(&priv->sta_lock);
  3225. spin_lock_init(&priv->hcmd_lock);
  3226. INIT_LIST_HEAD(&priv->free_frames);
  3227. mutex_init(&priv->mutex);
  3228. mutex_init(&priv->sync_cmd_mutex);
  3229. priv->ieee_channels = NULL;
  3230. priv->ieee_rates = NULL;
  3231. priv->band = IEEE80211_BAND_2GHZ;
  3232. priv->iw_mode = NL80211_IFTYPE_STATION;
  3233. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3234. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3235. priv->_agn.agg_tids_count = 0;
  3236. /* initialize force reset */
  3237. priv->force_reset[IWL_RF_RESET].reset_duration =
  3238. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3239. priv->force_reset[IWL_FW_RESET].reset_duration =
  3240. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3241. /* Choose which receivers/antennas to use */
  3242. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3243. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  3244. iwl_init_scan_params(priv);
  3245. /* Set the tx_power_user_lmt to the lowest power level
  3246. * this value will get overwritten by channel max power avg
  3247. * from eeprom */
  3248. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3249. ret = iwl_init_channel_map(priv);
  3250. if (ret) {
  3251. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3252. goto err;
  3253. }
  3254. ret = iwlcore_init_geos(priv);
  3255. if (ret) {
  3256. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3257. goto err_free_channel_map;
  3258. }
  3259. iwl_init_hw_rates(priv, priv->ieee_rates);
  3260. return 0;
  3261. err_free_channel_map:
  3262. iwl_free_channel_map(priv);
  3263. err:
  3264. return ret;
  3265. }
  3266. static void iwl_uninit_drv(struct iwl_priv *priv)
  3267. {
  3268. iwl_calib_free_results(priv);
  3269. iwlcore_free_geos(priv);
  3270. iwl_free_channel_map(priv);
  3271. kfree(priv->scan_cmd);
  3272. }
  3273. static struct ieee80211_ops iwl_hw_ops = {
  3274. .tx = iwl_mac_tx,
  3275. .start = iwl_mac_start,
  3276. .stop = iwl_mac_stop,
  3277. .add_interface = iwl_mac_add_interface,
  3278. .remove_interface = iwl_mac_remove_interface,
  3279. .config = iwl_mac_config,
  3280. .configure_filter = iwl_configure_filter,
  3281. .set_key = iwl_mac_set_key,
  3282. .update_tkip_key = iwl_mac_update_tkip_key,
  3283. .conf_tx = iwl_mac_conf_tx,
  3284. .reset_tsf = iwl_mac_reset_tsf,
  3285. .bss_info_changed = iwl_bss_info_changed,
  3286. .ampdu_action = iwl_mac_ampdu_action,
  3287. .hw_scan = iwl_mac_hw_scan,
  3288. .sta_notify = iwl_mac_sta_notify,
  3289. .sta_add = iwlagn_mac_sta_add,
  3290. .sta_remove = iwl_mac_sta_remove,
  3291. .channel_switch = iwl_mac_channel_switch,
  3292. .flush = iwl_mac_flush,
  3293. };
  3294. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3295. {
  3296. int err = 0;
  3297. struct iwl_priv *priv;
  3298. struct ieee80211_hw *hw;
  3299. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3300. unsigned long flags;
  3301. u16 pci_cmd, num_mac;
  3302. /************************
  3303. * 1. Allocating HW data
  3304. ************************/
  3305. /* Disabling hardware scan means that mac80211 will perform scans
  3306. * "the hard way", rather than using device's scan. */
  3307. if (cfg->mod_params->disable_hw_scan) {
  3308. if (iwl_debug_level & IWL_DL_INFO)
  3309. dev_printk(KERN_DEBUG, &(pdev->dev),
  3310. "Disabling hw_scan\n");
  3311. iwl_hw_ops.hw_scan = NULL;
  3312. }
  3313. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3314. if (!hw) {
  3315. err = -ENOMEM;
  3316. goto out;
  3317. }
  3318. priv = hw->priv;
  3319. /* At this point both hw and priv are allocated. */
  3320. SET_IEEE80211_DEV(hw, &pdev->dev);
  3321. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3322. priv->cfg = cfg;
  3323. priv->pci_dev = pdev;
  3324. priv->inta_mask = CSR_INI_SET_MASK;
  3325. if (iwl_alloc_traffic_mem(priv))
  3326. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3327. /**************************
  3328. * 2. Initializing PCI bus
  3329. **************************/
  3330. if (pci_enable_device(pdev)) {
  3331. err = -ENODEV;
  3332. goto out_ieee80211_free_hw;
  3333. }
  3334. pci_set_master(pdev);
  3335. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3336. if (!err)
  3337. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3338. if (err) {
  3339. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3340. if (!err)
  3341. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3342. /* both attempts failed: */
  3343. if (err) {
  3344. IWL_WARN(priv, "No suitable DMA available.\n");
  3345. goto out_pci_disable_device;
  3346. }
  3347. }
  3348. err = pci_request_regions(pdev, DRV_NAME);
  3349. if (err)
  3350. goto out_pci_disable_device;
  3351. pci_set_drvdata(pdev, priv);
  3352. /***********************
  3353. * 3. Read REV register
  3354. ***********************/
  3355. priv->hw_base = pci_iomap(pdev, 0, 0);
  3356. if (!priv->hw_base) {
  3357. err = -ENODEV;
  3358. goto out_pci_release_regions;
  3359. }
  3360. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3361. (unsigned long long) pci_resource_len(pdev, 0));
  3362. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3363. /* these spin locks will be used in apm_ops.init and EEPROM access
  3364. * we should init now
  3365. */
  3366. spin_lock_init(&priv->reg_lock);
  3367. spin_lock_init(&priv->lock);
  3368. /*
  3369. * stop and reset the on-board processor just in case it is in a
  3370. * strange state ... like being left stranded by a primary kernel
  3371. * and this is now the kdump kernel trying to start up
  3372. */
  3373. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3374. iwl_hw_detect(priv);
  3375. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3376. priv->cfg->name, priv->hw_rev);
  3377. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3378. * PCI Tx retries from interfering with C3 CPU state */
  3379. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3380. iwl_prepare_card_hw(priv);
  3381. if (!priv->hw_ready) {
  3382. IWL_WARN(priv, "Failed, HW not ready\n");
  3383. goto out_iounmap;
  3384. }
  3385. /*****************
  3386. * 4. Read EEPROM
  3387. *****************/
  3388. /* Read the EEPROM */
  3389. err = iwl_eeprom_init(priv);
  3390. if (err) {
  3391. IWL_ERR(priv, "Unable to init EEPROM\n");
  3392. goto out_iounmap;
  3393. }
  3394. err = iwl_eeprom_check_version(priv);
  3395. if (err)
  3396. goto out_free_eeprom;
  3397. /* extract MAC Address */
  3398. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3399. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3400. priv->hw->wiphy->addresses = priv->addresses;
  3401. priv->hw->wiphy->n_addresses = 1;
  3402. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3403. if (num_mac > 1) {
  3404. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3405. ETH_ALEN);
  3406. priv->addresses[1].addr[5]++;
  3407. priv->hw->wiphy->n_addresses++;
  3408. }
  3409. /************************
  3410. * 5. Setup HW constants
  3411. ************************/
  3412. if (iwl_set_hw_params(priv)) {
  3413. IWL_ERR(priv, "failed to set hw parameters\n");
  3414. goto out_free_eeprom;
  3415. }
  3416. /*******************
  3417. * 6. Setup priv
  3418. *******************/
  3419. err = iwl_init_drv(priv);
  3420. if (err)
  3421. goto out_free_eeprom;
  3422. /* At this point both hw and priv are initialized. */
  3423. /********************
  3424. * 7. Setup services
  3425. ********************/
  3426. spin_lock_irqsave(&priv->lock, flags);
  3427. iwl_disable_interrupts(priv);
  3428. spin_unlock_irqrestore(&priv->lock, flags);
  3429. pci_enable_msi(priv->pci_dev);
  3430. iwl_alloc_isr_ict(priv);
  3431. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3432. IRQF_SHARED, DRV_NAME, priv);
  3433. if (err) {
  3434. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3435. goto out_disable_msi;
  3436. }
  3437. iwl_setup_deferred_work(priv);
  3438. iwl_setup_rx_handlers(priv);
  3439. /*********************************************
  3440. * 8. Enable interrupts and read RFKILL state
  3441. *********************************************/
  3442. /* enable interrupts if needed: hw bug w/a */
  3443. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3444. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3445. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3446. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3447. }
  3448. iwl_enable_interrupts(priv);
  3449. /* If platform's RF_KILL switch is NOT set to KILL */
  3450. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3451. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3452. else
  3453. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3454. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3455. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3456. iwl_power_initialize(priv);
  3457. iwl_tt_initialize(priv);
  3458. init_completion(&priv->_agn.firmware_loading_complete);
  3459. err = iwl_request_firmware(priv, true);
  3460. if (err)
  3461. goto out_destroy_workqueue;
  3462. return 0;
  3463. out_destroy_workqueue:
  3464. destroy_workqueue(priv->workqueue);
  3465. priv->workqueue = NULL;
  3466. free_irq(priv->pci_dev->irq, priv);
  3467. iwl_free_isr_ict(priv);
  3468. out_disable_msi:
  3469. pci_disable_msi(priv->pci_dev);
  3470. iwl_uninit_drv(priv);
  3471. out_free_eeprom:
  3472. iwl_eeprom_free(priv);
  3473. out_iounmap:
  3474. pci_iounmap(pdev, priv->hw_base);
  3475. out_pci_release_regions:
  3476. pci_set_drvdata(pdev, NULL);
  3477. pci_release_regions(pdev);
  3478. out_pci_disable_device:
  3479. pci_disable_device(pdev);
  3480. out_ieee80211_free_hw:
  3481. iwl_free_traffic_mem(priv);
  3482. ieee80211_free_hw(priv->hw);
  3483. out:
  3484. return err;
  3485. }
  3486. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3487. {
  3488. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3489. unsigned long flags;
  3490. if (!priv)
  3491. return;
  3492. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3493. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3494. iwl_dbgfs_unregister(priv);
  3495. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3496. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3497. * to be called and iwl_down since we are removing the device
  3498. * we need to set STATUS_EXIT_PENDING bit.
  3499. */
  3500. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3501. if (priv->mac80211_registered) {
  3502. ieee80211_unregister_hw(priv->hw);
  3503. priv->mac80211_registered = 0;
  3504. } else {
  3505. iwl_down(priv);
  3506. }
  3507. /*
  3508. * Make sure device is reset to low power before unloading driver.
  3509. * This may be redundant with iwl_down(), but there are paths to
  3510. * run iwl_down() without calling apm_ops.stop(), and there are
  3511. * paths to avoid running iwl_down() at all before leaving driver.
  3512. * This (inexpensive) call *makes sure* device is reset.
  3513. */
  3514. priv->cfg->ops->lib->apm_ops.stop(priv);
  3515. iwl_tt_exit(priv);
  3516. /* make sure we flush any pending irq or
  3517. * tasklet for the driver
  3518. */
  3519. spin_lock_irqsave(&priv->lock, flags);
  3520. iwl_disable_interrupts(priv);
  3521. spin_unlock_irqrestore(&priv->lock, flags);
  3522. iwl_synchronize_irq(priv);
  3523. iwl_dealloc_ucode_pci(priv);
  3524. if (priv->rxq.bd)
  3525. iwlagn_rx_queue_free(priv, &priv->rxq);
  3526. iwlagn_hw_txq_ctx_free(priv);
  3527. iwl_eeprom_free(priv);
  3528. /*netif_stop_queue(dev); */
  3529. flush_workqueue(priv->workqueue);
  3530. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3531. * priv->workqueue... so we can't take down the workqueue
  3532. * until now... */
  3533. destroy_workqueue(priv->workqueue);
  3534. priv->workqueue = NULL;
  3535. iwl_free_traffic_mem(priv);
  3536. free_irq(priv->pci_dev->irq, priv);
  3537. pci_disable_msi(priv->pci_dev);
  3538. pci_iounmap(pdev, priv->hw_base);
  3539. pci_release_regions(pdev);
  3540. pci_disable_device(pdev);
  3541. pci_set_drvdata(pdev, NULL);
  3542. iwl_uninit_drv(priv);
  3543. iwl_free_isr_ict(priv);
  3544. if (priv->ibss_beacon)
  3545. dev_kfree_skb(priv->ibss_beacon);
  3546. ieee80211_free_hw(priv->hw);
  3547. }
  3548. /*****************************************************************************
  3549. *
  3550. * driver and module entry point
  3551. *
  3552. *****************************************************************************/
  3553. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3554. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3555. #ifdef CONFIG_IWL4965
  3556. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3557. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3558. #endif /* CONFIG_IWL4965 */
  3559. #ifdef CONFIG_IWL5000
  3560. /* 5100 Series WiFi */
  3561. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3562. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3563. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3564. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3565. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3566. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3567. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3568. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3569. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3570. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3571. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3572. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3573. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3574. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3575. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3576. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3577. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3578. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3579. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3580. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3581. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3582. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3583. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3584. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3585. /* 5300 Series WiFi */
  3586. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3587. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3588. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3589. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3590. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3591. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3592. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3593. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3594. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3595. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3596. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3597. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3598. /* 5350 Series WiFi/WiMax */
  3599. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3600. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3601. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3602. /* 5150 Series Wifi/WiMax */
  3603. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3604. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3605. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3606. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3607. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3608. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3609. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3610. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3611. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3612. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3613. /* 6x00 Series */
  3614. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3615. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3616. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3617. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3618. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3619. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3620. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3621. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3622. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3623. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3624. /* 6x00 Series Gen2a */
  3625. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3626. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3627. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3628. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3629. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3630. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3631. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3632. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3633. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3634. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3635. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3636. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3637. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3638. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3639. /* 6x00 Series Gen2b */
  3640. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3641. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3642. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3643. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3644. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3645. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3646. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3647. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3648. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3649. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3650. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3651. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3652. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3653. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3654. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3655. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3656. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3657. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3658. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3659. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3660. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3661. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3662. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3663. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3664. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3665. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3666. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3667. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3668. /* 6x50 WiFi/WiMax Series */
  3669. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3670. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3671. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3672. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3673. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3674. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3675. /* 6x50 WiFi/WiMax Series Gen2 */
  3676. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3677. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3678. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3679. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3680. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3681. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3682. /* 1000 Series WiFi */
  3683. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3684. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3685. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3686. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3687. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3688. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3689. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3690. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3691. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3692. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3693. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3694. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3695. #endif /* CONFIG_IWL5000 */
  3696. {0}
  3697. };
  3698. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3699. static struct pci_driver iwl_driver = {
  3700. .name = DRV_NAME,
  3701. .id_table = iwl_hw_card_ids,
  3702. .probe = iwl_pci_probe,
  3703. .remove = __devexit_p(iwl_pci_remove),
  3704. #ifdef CONFIG_PM
  3705. .suspend = iwl_pci_suspend,
  3706. .resume = iwl_pci_resume,
  3707. #endif
  3708. };
  3709. static int __init iwl_init(void)
  3710. {
  3711. int ret;
  3712. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3713. pr_info(DRV_COPYRIGHT "\n");
  3714. ret = iwlagn_rate_control_register();
  3715. if (ret) {
  3716. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3717. return ret;
  3718. }
  3719. ret = pci_register_driver(&iwl_driver);
  3720. if (ret) {
  3721. pr_err("Unable to initialize PCI module\n");
  3722. goto error_register;
  3723. }
  3724. return ret;
  3725. error_register:
  3726. iwlagn_rate_control_unregister();
  3727. return ret;
  3728. }
  3729. static void __exit iwl_exit(void)
  3730. {
  3731. pci_unregister_driver(&iwl_driver);
  3732. iwlagn_rate_control_unregister();
  3733. }
  3734. module_exit(iwl_exit);
  3735. module_init(iwl_init);
  3736. #ifdef CONFIG_IWLWIFI_DEBUG
  3737. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3738. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3739. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3740. MODULE_PARM_DESC(debug, "debug output mask");
  3741. #endif
  3742. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3743. MODULE_PARM_DESC(swcrypto50,
  3744. "using crypto in software (default 0 [hardware]) (deprecated)");
  3745. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3746. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3747. module_param_named(queues_num50,
  3748. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3749. MODULE_PARM_DESC(queues_num50,
  3750. "number of hw queues in 50xx series (deprecated)");
  3751. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3752. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3753. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3754. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3755. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3756. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3757. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3758. int, S_IRUGO);
  3759. MODULE_PARM_DESC(amsdu_size_8K50,
  3760. "enable 8K amsdu size in 50XX series (deprecated)");
  3761. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3762. int, S_IRUGO);
  3763. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3764. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3765. MODULE_PARM_DESC(fw_restart50,
  3766. "restart firmware in case of error (deprecated)");
  3767. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3768. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3769. module_param_named(
  3770. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3771. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3772. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3773. S_IRUGO);
  3774. MODULE_PARM_DESC(ucode_alternative,
  3775. "specify ucode alternative to use from ucode file");